]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/hermes.h
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / include / configs / hermes.h
CommitLineData
e0648062
WD
1/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1 /* This is a MPC860T CPU */
37#define CONFIG_HERMES 1 /* ...on a HERMES-PRO board */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 9600
43#if 0
44#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
45#else
46#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
47#endif
48
49#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
50
51#define CONFIG_BOARD_TYPES 1 /* support board types */
52
53#define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
54
55#undef CONFIG_BOOTARGS
56#define CONFIG_BOOTCOMMAND \
53677ef1
WD
57 "bootp; " \
58 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
59 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
e0648062
WD
60 "bootm"
61
62#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 63#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
e0648062
WD
64
65#undef CONFIG_WATCHDOG /* watchdog disabled */
66
e0648062 67
48d5d102
JL
68/*
69 * Command line configuration.
70 */
71#include <config_cmd_default.h>
e0648062 72
e0648062 73
2fd90ce5
JL
74/*
75 * BOOTP options
76 */
77#define CONFIG_BOOTP_SUBNETMASK
78#define CONFIG_BOOTP_GATEWAY
79#define CONFIG_BOOTP_HOSTNAME
80#define CONFIG_BOOTP_BOOTPATH
81
e0648062
WD
82
83/*
84 * Miscellaneous configurable options
85 */
6d0f6bcf
JCPV
86#define CONFIG_SYS_LONGHELP /* undef to save memory */
87#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
48d5d102 88#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 89#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
e0648062 90#else
6d0f6bcf 91#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
e0648062 92#endif
6d0f6bcf
JCPV
93#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
94#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
95#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
e0648062 96
6d0f6bcf
JCPV
97#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
98#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
e0648062 99
6d0f6bcf 100#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
e0648062 101
6d0f6bcf 102#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
e0648062 103
6d0f6bcf 104#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
e0648062 105
6d0f6bcf 106#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
e0648062 107
6d0f6bcf 108#define CONFIG_SYS_ALLOC_DPRAM 1 /* use allocation routines */
e0648062
WD
109/*
110 * Low Level Configuration Settings
111 * (address mappings, register initial values, etc.)
112 * You should know what you are doing if you make changes here.
113 */
114/*-----------------------------------------------------------------------
115 * Internal Memory Mapped Register
116 */
6d0f6bcf 117#define CONFIG_SYS_IMMR 0xFF000000 /* Non-Standard value! */
e0648062
WD
118
119/*-----------------------------------------------------------------------
120 * Definitions for initial stack pointer and data area (in DPRAM)
121 */
6d0f6bcf
JCPV
122#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
123#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
124#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
125#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
126#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
e0648062
WD
127
128/*-----------------------------------------------------------------------
129 * Start addresses for the final memory configuration
130 * (Set up by the startup code)
6d0f6bcf 131 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
e0648062 132 */
6d0f6bcf
JCPV
133#define CONFIG_SYS_SDRAM_BASE 0x00000000
134#define CONFIG_SYS_FLASH_BASE 0xFE000000
e0648062 135#ifdef DEBUG
6d0f6bcf 136#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
e0648062 137#else
6d0f6bcf 138#define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
e0648062 139#endif
6d0f6bcf
JCPV
140#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
141#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
e0648062
WD
142
143/*
144 * For booting Linux, the board info and command line data
145 * have to be in the first 8 MB of memory, since this is
146 * the maximum mapped by the Linux kernel during initialization.
147 */
6d0f6bcf 148#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
e0648062
WD
149/*-----------------------------------------------------------------------
150 * FLASH organization
151 */
6d0f6bcf
JCPV
152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 124 /* max number of sectors on one chip */
e0648062 154
6d0f6bcf
JCPV
155#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
156#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
e0648062 157
5a1aceb0 158#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
159#define CONFIG_ENV_OFFSET 0x4000 /* Offset of Environment Sector */
160#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
e0648062
WD
161/*-----------------------------------------------------------------------
162 * Cache Configuration
163 */
6d0f6bcf 164#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
48d5d102 165#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 166#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
e0648062
WD
167#endif
168
169/*-----------------------------------------------------------------------
170 * SYPCR - System Protection Control 11-9
171 * SYPCR can only be written once after reset!
172 *-----------------------------------------------------------------------
173 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
174 * +0x0004
175 */
176#if defined(CONFIG_WATCHDOG)
6d0f6bcf 177#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
e0648062
WD
178 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
179#else
6d0f6bcf 180#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
e0648062
WD
181#endif
182
183/*-----------------------------------------------------------------------
184 * SIUMCR - SIU Module Configuration 11-6
185 *-----------------------------------------------------------------------
186 * +0x0000 => 0x000000C0
187 */
6d0f6bcf 188#define CONFIG_SYS_SIUMCR 0
e0648062
WD
189
190/*-----------------------------------------------------------------------
191 * TBSCR - Time Base Status and Control 11-26
192 *-----------------------------------------------------------------------
193 * Clear Reference Interrupt Status, Timebase freezing enabled
194 * +0x0200 => 0x00C2
195 */
6d0f6bcf 196#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
e0648062
WD
197
198/*-----------------------------------------------------------------------
199 * PISCR - Periodic Interrupt Status and Control 11-31
200 *-----------------------------------------------------------------------
201 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
202 * +0x0240 => 0x0082
203 */
6d0f6bcf 204#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
e0648062
WD
205
206/*-----------------------------------------------------------------------
207 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
208 *-----------------------------------------------------------------------
209 * Reset PLL lock status sticky bit, timer expired status bit and timer
210 * interrupt status bit, set PLL multiplication factor !
211 */
212/* +0x0286 => 0x00B0D0C0 */
6d0f6bcf 213#define CONFIG_SYS_PLPRCR \
e0648062
WD
214 ( (11 << PLPRCR_MF_SHIFT) | \
215 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
216 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
217 PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
218 )
219
220/*-----------------------------------------------------------------------
221 * SCCR - System Clock and reset Control Register 15-27
222 *-----------------------------------------------------------------------
223 * Set clock output, timebase and RTC source and divider,
224 * power management and some other internal clocks
225 */
226#define SCCR_MASK SCCR_EBDF11
227/* +0x0282 => 0x03800000 */
6d0f6bcf 228#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS | \
e0648062 229 SCCR_RTDIV | SCCR_RTSEL | \
53677ef1 230 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
e0648062
WD
231 SCCR_EBDF00 | SCCR_DFSYNC00 | \
232 SCCR_DFBRG00 | SCCR_DFNL000 | \
233 SCCR_DFNH000)
234
235/*-----------------------------------------------------------------------
236 * RTCSC - Real-Time Clock Status and Control Register 11-27
237 *-----------------------------------------------------------------------
238 */
239/* +0x0220 => 0x00C3 */
6d0f6bcf 240#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
e0648062
WD
241
242
243/*-----------------------------------------------------------------------
244 * RCCR - RISC Controller Configuration Register 19-4
245 *-----------------------------------------------------------------------
246 */
247/* +0x09C4 => TIMEP=1 */
6d0f6bcf 248#define CONFIG_SYS_RCCR 0x0100
e0648062
WD
249
250/*-----------------------------------------------------------------------
251 * RMDS - RISC Microcode Development Support Control Register
252 *-----------------------------------------------------------------------
253 */
6d0f6bcf 254#define CONFIG_SYS_RMDS 0
e0648062
WD
255
256/*-----------------------------------------------------------------------
257 *
258 *-----------------------------------------------------------------------
259 *
260 */
6d0f6bcf 261#define CONFIG_SYS_DER 0
e0648062
WD
262
263/*
264 * Init Memory Controller:
265 *
266 * BR0 and OR0 (FLASH)
267 */
268
269#define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0 */
270
271/* used to re-map FLASH
272 * restrict access enough to keep SRAM working (if any)
273 * but not too much to meddle with FLASH accesses
274 */
275/* allow for max 4 MB of Flash */
6d0f6bcf
JCPV
276#define CONFIG_SYS_REMAP_OR_AM 0xFFC00000 /* OR addr mask */
277#define CONFIG_SYS_PRELIM_OR_AM 0xFFC00000 /* OR addr mask */
e0648062
WD
278
279/* FLASH timing: ACS = 11, TRLX = 1, CSNT = 1, SCY = 5, EHTR = 0 */
6d0f6bcf 280#define CONFIG_SYS_OR_TIMING_FLASH ( OR_CSNT_SAM | /*OR_ACS_DIV4 |*/ OR_BI | \
e0648062
WD
281 OR_SCY_5_CLK | OR_TRLX)
282
6d0f6bcf
JCPV
283#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
284#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
e0648062 285/* 8 bit, bank valid */
6d0f6bcf 286#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
e0648062
WD
287
288/*
289 * BR1/OR1 - SDRAM
290 *
291 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
292 */
293#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank */
294#define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
295#define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
296
297#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
298
6d0f6bcf
JCPV
299#define CONFIG_SYS_OR1_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
300#define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
e0648062
WD
301
302/*
303 * BR2/OR2 - HPRO2: PEB2256 @ 0xE0000000, 8 Bit wide
304 */
305#define HPRO2_BASE 0xE0000000
306#define HPRO2_OR_AM 0xFFFF8000
307#define HPRO2_TIMING 0x00000934
308
6d0f6bcf
JCPV
309#define CONFIG_SYS_OR2 (HPRO2_OR_AM | HPRO2_TIMING)
310#define CONFIG_SYS_BR2 ((HPRO2_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
e0648062
WD
311
312/*
313 * BR3/OR3: not used
314 * BR4/OR4: not used
315 * BR5/OR5: not used
316 * BR6/OR6: not used
317 * BR7/OR7: not used
318 */
319
320/*
321 * MAMR settings for SDRAM
322 */
323
324/* periodic timer for refresh */
6d0f6bcf 325#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
e0648062
WD
326
327/* 8 column SDRAM */
6d0f6bcf 328#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
e0648062
WD
329 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
330 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
331/* 9 column SDRAM */
6d0f6bcf 332#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
e0648062
WD
333 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
334 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
335
336/*
337 * Internal Definitions
338 *
339 * Boot Flags
340 */
341#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
342#define BOOTFLAG_WARM 0x02 /* Software reboot */
343
344#endif /* __CONFIG_H */