]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/km/km_arm.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / include / configs / km / km_arm.h
CommitLineData
67fa8c25
HS
1/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * (C) Copyright 2009
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
b11f53f3
HS
9 * (C) Copyright 2010-2011
10 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
11 *
1a459660 12 * SPDX-License-Identifier: GPL-2.0+
67fa8c25
HS
13 */
14
b11f53f3
HS
15/*
16 * for linking errors see
17 * http://lists.denx.de/pipermail/u-boot/2009-July/057350.html
18 */
67fa8c25
HS
19
20#ifndef _CONFIG_KM_ARM_H
21#define _CONFIG_KM_ARM_H
22
8620ca2a
VL
23/* We got removed from Linux mach-types.h */
24#define MACH_TYPE_KM_KIRKWOOD 2255
25
67fa8c25
HS
26/*
27 * High Level Configuration Options (easy to change)
28 */
29#define CONFIG_MARVELL
67fa8c25
HS
30#define CONFIG_FEROCEON_88FR131 /* CPU Core subversion */
31#define CONFIG_KIRKWOOD /* SOC Family Name */
32#define CONFIG_KW88F6281 /* SOC Name */
802d9963 33#define CONFIG_MACH_KM_KIRKWOOD /* Machine type */
67fa8c25 34
8620ca2a
VL
35#define CONFIG_MACH_TYPE MACH_TYPE_KM_KIRKWOOD
36
dfeafde4
HB
37#define CONFIG_NAND_ECC_BCH
38#define CONFIG_BCH
39
67fa8c25
HS
40/* include common defines/options for all Keymile boards */
41#include "keymile-common.h"
de3ad13d 42
b5befd82
HB
43#define CONFIG_CMD_NAND
44#define CONFIG_CMD_SF
45#define CONFIG_SOFT_I2C /* I2C bit-banged */
46
f46b4a1a
VL
47/* SPI NOR Flash default params, used by sf commands */
48#define CONFIG_SF_DEFAULT_SPEED 8100000
49#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
50
8170aefc
HB
51#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
52#define CONFIG_ENV_SPI_BUS 0
53#define CONFIG_ENV_SPI_CS 0
05c8e81f 54#define CONFIG_ENV_SPI_MAX_HZ 8100000
8170aefc
HB
55#define CONFIG_ENV_SPI_MODE SPI_MODE_3
56#endif
57
b5befd82
HB
58#include "asm/arch/config.h"
59
e5847b77 60#define CONFIG_SYS_TEXT_BASE 0x07d00000 /* code address before reloc */
de3ad13d
HB
61#define CONFIG_SYS_MEMTEST_START 0x00400000 /* 4M */
62#define CONFIG_SYS_MEMTEST_END 0x007fffff /*(_8M -1) */
63#define CONFIG_SYS_LOAD_ADDR 0x00800000 /* default load adr- 8M */
64
65/* pseudo-non volatile RAM [hex] */
66#define CONFIG_KM_PNVRAM 0x80000
67/* physical RAM MTD size [hex] */
68#define CONFIG_KM_PHRAM 0x17F000
69
70#define CONFIG_KM_CRAMFS_ADDR 0x2400000
71#define CONFIG_KM_KERNEL_ADDR 0x2000000 /* 4096KBytes */
72
db0bb572
HB
73/* architecture specific default bootargs */
74#define CONFIG_KM_DEF_BOOT_ARGS_CPU \
66072a8c
HB
75 "bootcountaddr=${bootcountaddr} ${mtdparts}" \
76 " boardid=0x${IVM_BoardId} hwkey=0x${IVM_HWKey}"
db0bb572 77
de3ad13d 78#define CONFIG_KM_DEF_ENV_CPU \
db0bb572 79 "boot=bootm ${load_addr_r} - -\0" \
2d9528e3 80 "cramfsloadfdt=true\0" \
93ea89f0 81 "u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.kwb\0" \
af85f085 82 CONFIG_KM_UPDATE_UBOOT \
de3ad13d
HB
83 ""
84
67fa8c25 85#define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
67fa8c25
HS
86#define CONFIG_MISC_INIT_R
87
88/*
89 * NS16550 Configuration
90 */
91#define CONFIG_SYS_NS16550
92#define CONFIG_SYS_NS16550_SERIAL
93#define CONFIG_SYS_NS16550_REG_SIZE (-4)
94#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
95#define CONFIG_SYS_NS16550_COM1 KW_UART0_BASE
3d3c7096 96#define CONFIG_SYS_NS16550_COM2 KW_UART1_BASE
67fa8c25
HS
97
98/*
99 * Serial Port configuration
100 * The following definitions let you select what serial you want to use
101 * for your console driver.
102 */
103
104#define CONFIG_CONS_INDEX 1 /* Console on UART0 */
105
106/*
107 * For booting Linux, the board info and command line data
108 * have to be in the first 8 MB of memory, since this is
109 * the maximum mapped by the Linux kernel during initialization.
110 */
111#define CONFIG_BOOTMAPSZ (8 << 20) /* Initial Memmap for Linux */
112#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
113#define CONFIG_INITRD_TAG /* enable INITRD tag */
499b1a4d 114#define CONFIG_SETUP_MEMORY_TAGS /* enable memory tag */
67fa8c25
HS
115
116/*
117 * Commands configuration
118 */
119#define CONFIG_CMD_ELF
120#define CONFIG_CMD_MTDPARTS
67fa8c25
HS
121#define CONFIG_CMD_NFS
122
123/*
124 * Without NOR FLASH we need this
125 */
126#define CONFIG_SYS_NO_FLASH
127#undef CONFIG_CMD_FLASH
128#undef CONFIG_CMD_IMLS
129
130/*
131 * NAND Flash configuration
132 */
133#define CONFIG_SYS_MAX_NAND_DEVICE 1
67fa8c25
HS
134
135#define BOOTFLASH_START 0x0
136
3d3c7096
HB
137/* Kirkwood has two serial IF */
138#if (CONFIG_CONS_INDEX == 2)
139#define CONFIG_KM_CONSOLE_TTY "ttyS1"
140#else
67fa8c25 141#define CONFIG_KM_CONSOLE_TTY "ttyS0"
3d3c7096 142#endif
67fa8c25 143
67fa8c25
HS
144/*
145 * Other required minimal configurations
146 */
147#define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
148#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
149#define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
150#define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
151#define CONFIG_NR_DRAM_BANKS 4
67fa8c25
HS
152#define CONFIG_SYS_RESET_ADDRESS 0xffff0000 /* Rst Vector Adr */
153
154/*
155 * Ethernet Driver configuration
156 */
157#define CONFIG_NETCONSOLE /* include NetConsole support */
67fa8c25 158#define CONFIG_MII /* expose smi ove miiphy interface */
002ec08d 159#define CONFIG_CMD_MII /* to debug mdio phy config */
d44265ad 160#define CONFIG_MVGBE /* Enable Marvell Gbe Controller Driver */
67fa8c25 161#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
d44265ad 162#define CONFIG_MVGBE_PORTS {1, 0} /* enable port 0 only */
67fa8c25
HS
163#define CONFIG_PHY_BASE_ADR 0
164#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
67fa8c25
HS
165
166/*
167 * UBI related stuff
168 */
169#define CONFIG_SYS_USE_UBI
170
171/*
172 * I2C related stuff
173 */
67fa8c25
HS
174#define CONFIG_KIRKWOOD_GPIO /* Enable GPIO Support */
175#if defined(CONFIG_SOFT_I2C)
176#ifndef __ASSEMBLY__
177#include <asm/arch-kirkwood/gpio.h>
178extern void __set_direction(unsigned pin, int high);
499b1a4d
HB
179void set_sda(int state);
180void set_scl(int state);
181int get_sda(void);
182int get_scl(void);
44097e26
HS
183#define KM_KIRKWOOD_SDA_PIN 8
184#define KM_KIRKWOOD_SCL_PIN 9
c471d848 185#define KM_KIRKWOOD_SOFT_I2C_GPIOS 0x0300
44097e26
HS
186#define KM_KIRKWOOD_ENV_WP 38
187
188#define I2C_ACTIVE __set_direction(KM_KIRKWOOD_SDA_PIN, 0)
189#define I2C_TRISTATE __set_direction(KM_KIRKWOOD_SDA_PIN, 1)
190#define I2C_READ (kw_gpio_get_value(KM_KIRKWOOD_SDA_PIN) ? 1 : 0)
191#define I2C_SDA(bit) kw_gpio_set_value(KM_KIRKWOOD_SDA_PIN, bit)
192#define I2C_SCL(bit) kw_gpio_set_value(KM_KIRKWOOD_SCL_PIN, bit)
67fa8c25
HS
193#endif
194
9e9c6d7c 195#define I2C_DELAY udelay(1)
67fa8c25
HS
196#define I2C_SOFT_DECLARATIONS
197
67fa8c25
HS
198#endif
199
4daea6ff
SB
200/* EEprom support 24C128, 24C256 valid for environment eeprom */
201#define CONFIG_SYS_I2C_MULTI_EEPROMS
202#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
203#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 Byte write page */
204#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
205
67fa8c25
HS
206#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
207#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
208
331a30dc
HS
209/*
210 * Environment variables configurations
211 */
8170aefc
HB
212#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
213#define CONFIG_ENV_IS_IN_SPI_FLASH /* use SPI-Flash for environment vars */
214#define CONFIG_ENV_OFFSET 0xc0000 /* no bracets! */
215#define CONFIG_ENV_SIZE 0x02000 /* Size of Environment */
216#define CONFIG_ENV_SECT_SIZE 0x10000
217#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
218 CONFIG_ENV_SECT_SIZE)
219#define CONFIG_ENV_TOTAL_SIZE 0x20000 /* no bracets! */
220#else
331a30dc
HS
221#define CONFIG_ENV_IS_IN_EEPROM /* use EEPROM for environment vars */
222#define CONFIG_SYS_DEF_EEPROM_ADDR 0x50
223#define CONFIG_ENV_EEPROM_IS_ON_I2C
224#define CONFIG_SYS_EEPROM_WREN
225#define CONFIG_ENV_OFFSET 0x0 /* no bracets! */
331a30dc 226#define CONFIG_ENV_SIZE (0x2000 - CONFIG_ENV_OFFSET)
680cfaf8 227#define CONFIG_I2C_ENV_EEPROM_BUS KM_ENV_BUS "\0"
331a30dc
HS
228#define CONFIG_ENV_OFFSET_REDUND 0x2000 /* no bracets! */
229#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8170aefc
HB
230#endif
231
232#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
331a30dc 233
331a30dc 234#define CONFIG_SPI_FLASH
331a30dc 235#define CONFIG_SPI_FLASH_STMICRO
331a30dc 236
0c25defc
VL
237/* SPI bus claim MPP configuration */
238#define CONFIG_SYS_KW_SPI_MPP 0x0
239
331a30dc 240#define FLASH_GPIO_PIN 0x00010000
0c25defc 241#define KM_FLASH_GPIO_PIN 16
331a30dc 242
cf73639d
AH
243#ifndef MTDIDS_DEFAULT
244# define MTDIDS_DEFAULT "nand0=orion_nand"
245#endif /* MTDIDS_DEFAULT */
246
247#ifndef MTDPARTS_DEFAULT
248# define MTDPARTS_DEFAULT "mtdparts=" \
249 "orion_nand:" \
250 "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
251#endif /* MTDPARTS_DEFAULT */
331a30dc 252
af85f085 253#define CONFIG_KM_UPDATE_UBOOT \
331a30dc 254 "update=" \
0c25defc
VL
255 "sf probe 0;sf erase 0 +${filesize};" \
256 "sf write ${load_addr_r} 0 ${filesize};\0"
331a30dc 257
8170aefc
HB
258#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
259#define CONFIG_KM_NEW_ENV \
260 "newenv=sf probe 0;" \
93ea89f0
MV
261 "sf erase " __stringify(CONFIG_ENV_OFFSET) " " \
262 __stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
8170aefc
HB
263#else
264#define CONFIG_KM_NEW_ENV \
ea616d4d
VL
265 "newenv=setenv addr 0x100000 && " \
266 "i2c dev 1; mw.b ${addr} 0 4 && " \
93ea89f0
MV
267 "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \
268 " ${addr} " __stringify(CONFIG_ENV_OFFSET) " 4 && " \
269 "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \
270 " ${addr} " __stringify(CONFIG_ENV_OFFSET_REDUND) " 4\0"
8170aefc
HB
271#endif
272
273/*
274 * Default environment variables
275 */
276#define CONFIG_EXTRA_ENV_SETTINGS \
277 CONFIG_KM_DEF_ENV \
278 CONFIG_KM_NEW_ENV \
b648bfc2 279 "arch=arm\0" \
ea616d4d
VL
280 "EEprom_ivm=" KM_IVM_BUS "\0" \
281 ""
282
67fa8c25 283#if defined(CONFIG_SYS_NO_FLASH)
67fa8c25
HS
284#undef CONFIG_FLASH_CFI_MTD
285#undef CONFIG_JFFS2_CMDLINE
286#endif
287
a784c01a 288/* additions for new relocation code, must be added to all boards */
ab86f72c 289#define CONFIG_SYS_SDRAM_BASE 0x00000000
6b0ccc3b
HS
290/* Do early setups now in board_init_f() */
291#define CONFIG_BOARD_EARLY_INIT_F
f1fef1d8
HS
292
293/*
294 * resereved pram area at the end of memroy [hex]
295 * 8Mbytes for switch + 4Kbytes for bootcount
296 */
297#define CONFIG_KM_RESERVED_PRAM 0x801000
a21b5d4b
HB
298/* address for the bootcount (taken from end of RAM) */
299#define BOOTCOUNT_ADDR (CONFIG_KM_RESERVED_PRAM)
0044c42e
SR
300/* Use generic bootcount RAM driver */
301#define CONFIG_BOOTCOUNT_RAM
f1fef1d8 302
9400f8fa
VL
303/* enable POST tests */
304#define CONFIG_POST (CONFIG_SYS_POST_MEM_REGIONS)
305#define CONFIG_POST_SKIP_ENV_FLAGS
306#define CONFIG_POST_EXTERNAL_WORD_FUNCS
307#define CONFIG_CMD_DIAG
308
b37f7724 309/* we do the whole PCIe FPGA config stuff here */
45bd01ef 310#define CONFIG_BOARD_LATE_INIT
b37f7724 311
67fa8c25 312#endif /* _CONFIG_KM_ARM_H */