]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1021aqds.h
arm: layerscape: Remove CONFIG_USB_MAX_CONTROLLER_COUNT
[people/ms/u-boot.git] / include / configs / ls1021aqds.h
CommitLineData
550e3dc0
WH
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
aeb901f2 10#define CONFIG_ARMV7_PSCI_1_0
340848b1 11
3288628a
HZ
12#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
18fb0e3c 14#define CONFIG_SYS_FSL_CLK
550e3dc0 15
550e3dc0 16#define CONFIG_SKIP_LOWLEVEL_INIT
550e3dc0 17
41ba57d0 18#define CONFIG_DEEP_SLEEP
41ba57d0 19
550e3dc0
WH
20/*
21 * Size of malloc() pool
22 */
23#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
24
25#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
26#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
27
550e3dc0
WH
28#ifndef __ASSEMBLY__
29unsigned long get_board_sys_clk(void);
30unsigned long get_board_ddr_clk(void);
31#endif
32
70097027 33#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
d612f0ab
AW
34#define CONFIG_SYS_CLK_FREQ 100000000
35#define CONFIG_DDR_CLK_FREQ 100000000
36#define CONFIG_QIXIS_I2C_ACCESS
37#else
550e3dc0
WH
38#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
39#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
d612f0ab 40#endif
550e3dc0 41
86949c2b
AW
42#ifdef CONFIG_RAMBOOT_PBL
43#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
44#endif
45
46#ifdef CONFIG_SD_BOOT
70097027
AW
47#ifdef CONFIG_SD_BOOT_QSPI
48#define CONFIG_SYS_FSL_PBL_RCW \
49 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
50#else
51#define CONFIG_SYS_FSL_PBL_RCW \
52 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
53#endif
86949c2b 54#define CONFIG_SPL_FRAMEWORK
86949c2b
AW
55
56#define CONFIG_SPL_TEXT_BASE 0x10000000
57#define CONFIG_SPL_MAX_SIZE 0x1a000
58#define CONFIG_SPL_STACK 0x1001d000
59#define CONFIG_SPL_PAD_TO 0x1c000
60#define CONFIG_SYS_TEXT_BASE 0x82000000
61
41ba57d0 62#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
63 CONFIG_SYS_MONITOR_LEN)
86949c2b
AW
64#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
65#define CONFIG_SPL_BSS_START_ADDR 0x80100000
66#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
7ee52af4 67#define CONFIG_SYS_MONITOR_LEN 0xc0000
86949c2b
AW
68#endif
69
d612f0ab 70#ifdef CONFIG_QSPI_BOOT
615bfce5 71#define CONFIG_SYS_TEXT_BASE 0x40100000
70097027
AW
72#endif
73
8ab967b6
AW
74#ifdef CONFIG_NAND_BOOT
75#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
76#define CONFIG_SPL_FRAMEWORK
8ab967b6
AW
77
78#define CONFIG_SPL_TEXT_BASE 0x10000000
79#define CONFIG_SPL_MAX_SIZE 0x1a000
80#define CONFIG_SPL_STACK 0x1001d000
81#define CONFIG_SPL_PAD_TO 0x1c000
82#define CONFIG_SYS_TEXT_BASE 0x82000000
83
84#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
85#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
86#define CONFIG_SYS_NAND_PAGE_SIZE 2048
87#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
88#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
89
90#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
91#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
92#define CONFIG_SPL_BSS_START_ADDR 0x80100000
93#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
94#define CONFIG_SYS_MONITOR_LEN 0x80000
95#endif
96
550e3dc0 97#ifndef CONFIG_SYS_TEXT_BASE
1c69a51c 98#define CONFIG_SYS_TEXT_BASE 0x60100000
550e3dc0
WH
99#endif
100
101#define CONFIG_NR_DRAM_BANKS 1
102
103#define CONFIG_DDR_SPD
104#define SPD_EEPROM_ADDRESS 0x51
105#define CONFIG_SYS_SPD_BUS_NUM 0
550e3dc0
WH
106
107#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
c7eae7fc 108#ifndef CONFIG_SYS_FSL_DDR4
c7eae7fc
YS
109#define CONFIG_SYS_DDR_RAW_TIMING
110#endif
550e3dc0
WH
111#define CONFIG_DIMM_SLOTS_PER_CTLR 1
112#define CONFIG_CHIP_SELECTS_PER_CTRL 4
113
114#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
115#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
116
117#define CONFIG_DDR_ECC
118#ifdef CONFIG_DDR_ECC
119#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
120#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
121#endif
122
4c59ab9c
AW
123#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
124 !defined(CONFIG_QSPI_BOOT)
63e75fd7 125#define CONFIG_U_QE
5aa03ddd 126#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
63e75fd7
ZQ
127#endif
128
550e3dc0
WH
129/*
130 * IFC Definitions
131 */
70097027 132#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
550e3dc0
WH
133#define CONFIG_FSL_IFC
134#define CONFIG_SYS_FLASH_BASE 0x60000000
135#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
136
137#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
138#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
139 CSPR_PORT_SIZE_16 | \
140 CSPR_MSEL_NOR | \
141 CSPR_V)
142#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
143#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
144 + 0x8000000) | \
145 CSPR_PORT_SIZE_16 | \
146 CSPR_MSEL_NOR | \
147 CSPR_V)
148#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
149
150#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
151 CSOR_NOR_TRHZ_80)
152#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
153 FTIM0_NOR_TEADC(0x5) | \
154 FTIM0_NOR_TEAHC(0x5))
155#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
156 FTIM1_NOR_TRAD_NOR(0x1a) | \
157 FTIM1_NOR_TSEQRAD_NOR(0x13))
158#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
159 FTIM2_NOR_TCH(0x4) | \
160 FTIM2_NOR_TWPH(0xe) | \
161 FTIM2_NOR_TWP(0x1c))
162#define CONFIG_SYS_NOR_FTIM3 0
163
164#define CONFIG_FLASH_CFI_DRIVER
165#define CONFIG_SYS_FLASH_CFI
166#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
167#define CONFIG_SYS_FLASH_QUIET_TEST
168#define CONFIG_FLASH_SHOW_PROGRESS 45
169#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
272c5265 170#define CONFIG_SYS_WRITE_SWAPPED_DATA
550e3dc0
WH
171
172#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
173#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
174#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
175#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
176
177#define CONFIG_SYS_FLASH_EMPTY_INFO
178#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
179 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
180
181/*
182 * NAND Flash Definitions
183 */
184#define CONFIG_NAND_FSL_IFC
185
186#define CONFIG_SYS_NAND_BASE 0x7e800000
187#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
188
189#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
190
191#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
192 | CSPR_PORT_SIZE_8 \
193 | CSPR_MSEL_NAND \
194 | CSPR_V)
195#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
196#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
197 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
198 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
199 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
200 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
201 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
202 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
203
204#define CONFIG_SYS_NAND_ONFI_DETECTION
205
206#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
207 FTIM0_NAND_TWP(0x18) | \
208 FTIM0_NAND_TWCHT(0x7) | \
209 FTIM0_NAND_TWH(0xa))
210#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
211 FTIM1_NAND_TWBE(0x39) | \
212 FTIM1_NAND_TRR(0xe) | \
213 FTIM1_NAND_TRP(0x18))
214#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
215 FTIM2_NAND_TREH(0xa) | \
216 FTIM2_NAND_TWHRE(0x1e))
217#define CONFIG_SYS_NAND_FTIM3 0x0
218
219#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
220#define CONFIG_SYS_MAX_NAND_DEVICE 1
550e3dc0
WH
221
222#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
d612f0ab 223#endif
550e3dc0
WH
224
225/*
226 * QIXIS Definitions
227 */
228#define CONFIG_FSL_QIXIS
229
230#ifdef CONFIG_FSL_QIXIS
231#define QIXIS_BASE 0x7fb00000
232#define QIXIS_BASE_PHYS QIXIS_BASE
233#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
234#define QIXIS_LBMAP_SWITCH 6
235#define QIXIS_LBMAP_MASK 0x0f
236#define QIXIS_LBMAP_SHIFT 0
237#define QIXIS_LBMAP_DFLTBANK 0x00
238#define QIXIS_LBMAP_ALTBANK 0x04
aeb901f2
HZ
239#define QIXIS_PWR_CTL 0x21
240#define QIXIS_PWR_CTL_POWEROFF 0x80
550e3dc0
WH
241#define QIXIS_RST_CTL_RESET 0x44
242#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
243#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
244#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
349cfc97
HZ
245#define QIXIS_CTL_SYS 0x5
246#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
247#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
248#define QIXIS_RST_FORCE_3 0x45
249#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
250#define QIXIS_PWR_CTL2 0x21
251#define QIXIS_PWR_CTL2_PCTL 0x2
550e3dc0
WH
252
253#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
254#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
255 CSPR_PORT_SIZE_8 | \
256 CSPR_MSEL_GPCM | \
257 CSPR_V)
258#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
259#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
260 CSOR_NOR_NOR_MODE_AVD_NOR | \
261 CSOR_NOR_TRHZ_80)
262
263/*
264 * QIXIS Timing parameters for IFC GPCM
265 */
266#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
267 FTIM0_GPCM_TEADC(0xe) | \
268 FTIM0_GPCM_TEAHC(0xe))
269#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
270 FTIM1_GPCM_TRAD(0x1f))
271#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
272 FTIM2_GPCM_TCH(0xe) | \
273 FTIM2_GPCM_TWP(0xf0))
274#define CONFIG_SYS_FPGA_FTIM3 0x0
275#endif
276
8ab967b6
AW
277#if defined(CONFIG_NAND_BOOT)
278#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
279#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
280#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
281#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
282#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
283#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
284#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
285#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
286#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
287#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
288#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
289#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
290#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
291#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
292#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
293#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
294#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
295#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
296#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
297#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
298#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
299#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
300#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
301#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
302#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
303#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
304#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
305#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
306#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
307#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
308#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
309#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
310#else
550e3dc0
WH
311#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
312#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
313#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
314#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
315#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
316#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
317#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
318#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
319#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
320#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
321#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
322#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
323#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
324#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
325#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
326#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
327#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
328#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
329#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
330#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
331#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
332#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
333#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
334#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
335#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
336#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
337#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
338#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
339#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
340#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
341#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
342#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
8ab967b6 343#endif
550e3dc0
WH
344
345/*
346 * Serial Port
347 */
8fc2121a 348#ifdef CONFIG_LPUART
8fc2121a
AW
349#define CONFIG_LPUART_32B_REG
350#else
550e3dc0 351#define CONFIG_CONS_INDEX 1
550e3dc0 352#define CONFIG_SYS_NS16550_SERIAL
d83b47b7 353#ifndef CONFIG_DM_SERIAL
550e3dc0 354#define CONFIG_SYS_NS16550_REG_SIZE 1
d83b47b7 355#endif
550e3dc0 356#define CONFIG_SYS_NS16550_CLK get_serial_clock()
8fc2121a 357#endif
550e3dc0 358
550e3dc0
WH
359/*
360 * I2C
361 */
550e3dc0
WH
362#define CONFIG_SYS_I2C
363#define CONFIG_SYS_I2C_MXC
03544c66
AA
364#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
365#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 366#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
550e3dc0
WH
367
368/*
369 * I2C bus multiplexer
370 */
371#define I2C_MUX_PCA_ADDR_PRI 0x77
372#define I2C_MUX_CH_DEFAULT 0x8
dd04832d 373#define I2C_MUX_CH_CH7301 0xC
550e3dc0
WH
374
375/*
376 * MMC
377 */
550e3dc0 378#define CONFIG_FSL_ESDHC
550e3dc0 379
e5493d4e 380/* SPI */
70097027 381#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
e5493d4e 382/* QSPI */
d612f0ab
AW
383#define QSPI0_AMBA_BASE 0x40000000
384#define FSL_QSPI_FLASH_SIZE (1 << 24)
385#define FSL_QSPI_FLASH_NUM 2
386
e5493d4e 387/* DSPI */
e5493d4e
HW
388
389/* DM SPI */
390#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
e5493d4e 391#define CONFIG_DM_SPI_FLASH
6812484a 392#define CONFIG_SPI_FLASH_DATAFLASH
e5493d4e 393#endif
d612f0ab
AW
394#endif
395
8776cb20
NB
396/*
397 * USB
398 */
081a1b73
RM
399/* EHCI Support - disbaled by default */
400/*#define CONFIG_HAS_FSL_DR_USB*/
8776cb20
NB
401
402#ifdef CONFIG_HAS_FSL_DR_USB
081a1b73
RM
403#define CONFIG_USB_EHCI_FSL
404#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
405#endif
8776cb20 406
dd04832d
XL
407/*
408 * Video
409 */
b215fb3f 410#ifdef CONFIG_VIDEO_FSL_DCU_FB
dd04832d
XL
411#define CONFIG_VIDEO_LOGO
412#define CONFIG_VIDEO_BMP_LOGO
413
414#define CONFIG_FSL_DIU_CH7301
415#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
416#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
417#define CONFIG_SYS_I2C_DVI_ADDR 0x75
418#endif
419
550e3dc0
WH
420/*
421 * eTSEC
422 */
423#define CONFIG_TSEC_ENET
424
425#ifdef CONFIG_TSEC_ENET
426#define CONFIG_MII
427#define CONFIG_MII_DEFAULT_TSEC 3
428#define CONFIG_TSEC1 1
429#define CONFIG_TSEC1_NAME "eTSEC1"
430#define CONFIG_TSEC2 1
431#define CONFIG_TSEC2_NAME "eTSEC2"
432#define CONFIG_TSEC3 1
433#define CONFIG_TSEC3_NAME "eTSEC3"
434
435#define TSEC1_PHY_ADDR 1
436#define TSEC2_PHY_ADDR 2
437#define TSEC3_PHY_ADDR 3
438
439#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
440#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
441#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
442
443#define TSEC1_PHYIDX 0
444#define TSEC2_PHYIDX 0
445#define TSEC3_PHYIDX 0
446
447#define CONFIG_ETHPRIME "eTSEC1"
448
550e3dc0
WH
449#define CONFIG_PHY_REALTEK
450
451#define CONFIG_HAS_ETH0
452#define CONFIG_HAS_ETH1
453#define CONFIG_HAS_ETH2
454
455#define CONFIG_FSL_SGMII_RISER 1
456#define SGMII_RISER_PHY_OFFSET 0x1b
457
458#ifdef CONFIG_FSL_SGMII_RISER
459#define CONFIG_SYS_TBIPA_VALUE 8
460#endif
461
462#endif
da419027
ML
463
464/* PCIe */
b38eaec5
RD
465#define CONFIG_PCIE1 /* PCIE controller 1 */
466#define CONFIG_PCIE2 /* PCIE controller 2 */
da419027 467
180b8688 468#ifdef CONFIG_PCI
180b8688 469#define CONFIG_PCI_SCAN_SHOW
180b8688
ML
470#endif
471
550e3dc0
WH
472#define CONFIG_CMDLINE_TAG
473#define CONFIG_CMDLINE_EDITING
86949c2b 474
1a2826f6 475#define CONFIG_PEN_ADDR_BIG_ENDIAN
435acd83 476#define CONFIG_LAYERSCAPE_NS_ACCESS
1a2826f6 477#define CONFIG_SMP_PEN_ADDR 0x01ee0200
e4916e85 478#define COUNTER_FREQUENCY 12500000
1a2826f6 479
550e3dc0 480#define CONFIG_HWCONFIG
03c22449
ZZ
481#define HWCONFIG_BUFFER_SIZE 256
482
483#define CONFIG_FSL_DEVICE_DISABLE
550e3dc0 484
550e3dc0 485
615bfce5 486#define CONFIG_SYS_QE_FW_ADDR 0x60940000
63e75fd7 487
8fc2121a
AW
488#ifdef CONFIG_LPUART
489#define CONFIG_EXTRA_ENV_SETTINGS \
490 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
99fe4541
AW
491 "fdt_high=0xffffffff\0" \
492 "initrd_high=0xffffffff\0" \
8fc2121a
AW
493 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
494#else
550e3dc0
WH
495#define CONFIG_EXTRA_ENV_SETTINGS \
496 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
99fe4541
AW
497 "fdt_high=0xffffffff\0" \
498 "initrd_high=0xffffffff\0" \
550e3dc0 499 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
8fc2121a 500#endif
550e3dc0
WH
501
502/*
503 * Miscellaneous configurable options
504 */
505#define CONFIG_SYS_LONGHELP /* undef to save memory */
550e3dc0 506#define CONFIG_AUTO_COMPLETE
550e3dc0 507
550e3dc0
WH
508#define CONFIG_SYS_MEMTEST_START 0x80000000
509#define CONFIG_SYS_MEMTEST_END 0x9fffffff
510
511#define CONFIG_SYS_LOAD_ADDR 0x82000000
550e3dc0 512
660673af
XL
513#define CONFIG_LS102XA_STREAM_ID
514
550e3dc0
WH
515#define CONFIG_SYS_INIT_SP_OFFSET \
516 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
517#define CONFIG_SYS_INIT_SP_ADDR \
518 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
519
86949c2b
AW
520#ifdef CONFIG_SPL_BUILD
521#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
522#else
550e3dc0 523#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
86949c2b 524#endif
550e3dc0
WH
525
526/*
527 * Environment
528 */
529#define CONFIG_ENV_OVERWRITE
530
86949c2b 531#if defined(CONFIG_SD_BOOT)
615bfce5 532#define CONFIG_ENV_OFFSET 0x300000
86949c2b
AW
533#define CONFIG_SYS_MMC_ENV_DEV 0
534#define CONFIG_ENV_SIZE 0x2000
d612f0ab 535#elif defined(CONFIG_QSPI_BOOT)
d612f0ab 536#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
615bfce5 537#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
d612f0ab 538#define CONFIG_ENV_SECT_SIZE 0x10000
8ab967b6 539#elif defined(CONFIG_NAND_BOOT)
8ab967b6
AW
540#define CONFIG_ENV_SIZE 0x2000
541#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
86949c2b 542#else
615bfce5 543#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
550e3dc0
WH
544#define CONFIG_ENV_SIZE 0x2000
545#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
86949c2b 546#endif
550e3dc0 547
4ba4a095
RG
548#define CONFIG_MISC_INIT_R
549
ef6c55a2 550#include <asm/fsl_secure_boot.h>
cc7b8b9a 551#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
4ba4a095 552
550e3dc0 553#endif