]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/lwmon.h
config: Add a default CONFIG_SYS_PROMPT
[people/ms/u-boot.git] / include / configs / lwmon.h
CommitLineData
e2211743 1/*
414eec35 2 * (C) Copyright 2001-2005
e2211743
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
e2211743
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
56f94be3
WD
15/* External logbuffer support */
16#define CONFIG_LOGBUFFER
17
e2211743
WD
18/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
23#define CONFIG_MPC823 1 /* This is a MPC823E CPU */
24#define CONFIG_LWMON 1 /* ...on a LWMON board */
25
2ae18241
WD
26#define CONFIG_SYS_TEXT_BASE 0x40000000
27
e3c9b9f9
WD
28/* Default Ethernet MAC address */
29#define CONFIG_ETHADDR 00:11:B0:00:00:00
30
31/* The default Ethernet MAC address can be overwritten just once */
32#ifdef CONFIG_ETHADDR
33#define CONFIG_OVERWRITE_ETHADDR_ONCE 1
34#endif
35
3a8f28d0
PT
36#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f() */
37#define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init() */
38#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r() */
e2211743
WD
39
40#define CONFIG_LCD 1 /* use LCD controller ... */
59155f4c 41#define CONFIG_MPC8XX_LCD
e2211743
WD
42#define CONFIG_HLD1045 1 /* ... with a HLD1045 display */
43
88804d19
WD
44#define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
45#define CONFIG_LCD_INFO 1 /* ... and some board info */
4532cb69
WD
46#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
47
e2211743 48#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
281e00a3 49#define CONFIG_8xx_CONS_SCC2 1 /* Console is on SCC2 */
e2211743
WD
50
51#define CONFIG_BAUDRATE 115200 /* with watchdog >= 38400 needed */
52
53#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
54
55#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
56
57/* pre-boot commands */
58#define CONFIG_PREBOOT "setenv bootdelay 15"
59
60#undef CONFIG_BOOTARGS
61
62/* POST support */
6d0f6bcf
JCPV
63#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
64 CONFIG_SYS_POST_WATCHDOG | \
65 CONFIG_SYS_POST_RTC | \
66 CONFIG_SYS_POST_MEMORY | \
67 CONFIG_SYS_POST_CPU | \
68 CONFIG_SYS_POST_UART | \
69 CONFIG_SYS_POST_ETHER | \
70 CONFIG_SYS_POST_I2C | \
71 CONFIG_SYS_POST_SPI | \
72 CONFIG_SYS_POST_USB | \
73 CONFIG_SYS_POST_SPR | \
74 CONFIG_SYS_POST_SYSMON)
e2211743 75
31a64923
WD
76/*
77 * Keyboard commands:
78 * # = 0x28 = ENTER : enable bootmessages on LCD
79 * 2 = 0x3A+0x3C = F1 + F3 : enable update mode
80 * 3 = 0x3C+0x3F = F3 + F6 : enable test mode
81 */
e3c9b9f9 82
74de7aef 83#define CONFIG_BOOTCOMMAND "source 40040000;saveenv"
e3c9b9f9
WD
84
85/* "gatewayip=10.8.211.250\0" \ */
d126bfbd
WD
86#define CONFIG_EXTRA_ENV_SETTINGS \
87 "kernel_addr=40080000\0" \
88 "ramdisk_addr=40280000\0" \
e3c9b9f9
WD
89 "netmask=255.255.192.0\0" \
90 "serverip=10.8.2.101\0" \
91 "ipaddr=10.8.57.0\0" \
31a64923 92 "magic_keys=#23\0" \
d126bfbd
WD
93 "key_magic#=28\0" \
94 "key_cmd#=setenv addfb setenv 'bootargs $bootargs console=tty0'\0" \
31a64923
WD
95 "key_magic2=3A+3C\0" \
96 "key_cmd2=echo *** Entering Update Mode ***;" \
97 "if fatload ide 0:3 10000 update.scr;" \
74de7aef 98 "then source 10000;" \
31a64923
WD
99 "else echo *** UPDATE FAILED ***;" \
100 "fi\0" \
d126bfbd
WD
101 "key_magic3=3C+3F\0" \
102 "key_cmd3=echo *** Entering Test Mode ***;" \
103 "setenv add_misc 'setenv bootargs $bootargs testmode'\0" \
104 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath\0" \
105 "ramargs=setenv bootargs root=/dev/ram rw\0" \
106 "addfb=setenv bootargs $bootargs console=ttyS1,$baudrate\0" \
107 "addip=setenv bootargs $bootargs " \
108 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off " \
109 "panic=1\0" \
110 "add_wdt=setenv bootargs $bootargs $wdt_args\0" \
111 "add_misc=setenv bootargs $bootargs runmode\0" \
112 "flash_nfs=run nfsargs addip add_wdt addfb add_misc;" \
113 "bootm $kernel_addr\0" \
114 "flash_self=run ramargs addip add_wdt addfb add_misc;" \
115 "bootm $kernel_addr $ramdisk_addr\0" \
116 "net_nfs=tftp 100000 /tftpboot/uImage.lwmon;" \
117 "run nfsargs addip add_wdt addfb;bootm\0" \
118 "rootpath=/opt/eldk/ppc_8xx\0" \
119 "load=tftp 100000 /tftpboot/u-boot.bin\0" \
120 "update=protect off 1:0;era 1:0;cp.b 100000 40000000 $filesize\0" \
121 "wdt_args=wdt_8xx=off\0" \
e2211743
WD
122 "verify=no"
123
124#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 125#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
e2211743
WD
126
127#define CONFIG_WATCHDOG 1 /* watchdog enabled */
6d0f6bcf 128#define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 20)
e2211743
WD
129
130#undef CONFIG_STATUS_LED /* Status LED disabled */
131
132/* enable I2C and select the hardware/software driver */
ea818dbb
HS
133#define CONFIG_SYS_I2C
134#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
135#define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
136#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
e2211743
WD
137/*
138 * Software (bit-bang) I2C driver configuration
139 */
140#define PB_SCL 0x00000020 /* PB 26 */
141#define PB_SDA 0x00000010 /* PB 27 */
142
143#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
144#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
145#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
146#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
147#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
148 else immr->im_cpm.cp_pbdat &= ~PB_SDA
149#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
150 else immr->im_cpm.cp_pbdat &= ~PB_SCL
4532cb69 151#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
e2211743
WD
152
153
154#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
155
9bbb1c08
JL
156
157/*
158 * Command line configuration.
159 */
160#include <config_cmd_default.h>
161
162#define CONFIG_CMD_ASKENV
163#define CONFIG_CMD_BMP
164#define CONFIG_CMD_BSP
165#define CONFIG_CMD_DATE
166#define CONFIG_CMD_DHCP
167#define CONFIG_CMD_EEPROM
168#define CONFIG_CMD_FAT
169#define CONFIG_CMD_I2C
170#define CONFIG_CMD_IDE
171#define CONFIG_CMD_NFS
9bbb1c08
JL
172#define CONFIG_CMD_SNTP
173
af075ee9
JL
174#ifdef CONFIG_POST
175#define CONFIG_CMD_DIAG
176#endif
177
9bbb1c08 178
e2211743
WD
179#define CONFIG_MAC_PARTITION
180#define CONFIG_DOS_PARTITION
181
2fd90ce5
JL
182/*
183 * BOOTP options
184 */
185#define CONFIG_BOOTP_SUBNETMASK
186#define CONFIG_BOOTP_GATEWAY
187#define CONFIG_BOOTP_HOSTNAME
188#define CONFIG_BOOTP_BOOTPATH
189#define CONFIG_BOOTP_BOOTFILESIZE
e2211743 190
e2211743
WD
191
192/*
193 * Miscellaneous configurable options
194 */
6d0f6bcf 195#define CONFIG_SYS_LONGHELP /* undef to save memory */
e2211743 196
6d0f6bcf 197#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
e2211743 198
9bbb1c08 199#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 200#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
e2211743 201#else
6d0f6bcf 202#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
e2211743 203#endif
6d0f6bcf
JCPV
204#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
205#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
206#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
e2211743 207
6d0f6bcf
JCPV
208#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
209#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
e2211743 210
6d0f6bcf 211#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
e2211743 212
6d0f6bcf 213#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
e2211743 214
6d0f6bcf 215#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
e2211743 216
d0fb80c3
WD
217/*
218 * When the watchdog is enabled, output must be fast enough in Linux.
219 */
220#ifdef CONFIG_WATCHDOG
6d0f6bcf 221#define CONFIG_SYS_BAUDRATE_TABLE { 38400, 57600, 115200 }
d0fb80c3 222#endif
e2211743 223
2e5983d2
WD
224/*----------------------------------------------------------------------*/
225#define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
226#undef CONFIG_MODEM_SUPPORT_DEBUG
227
ad12965d 228#define CONFIG_MODEM_KEY_MAGIC "3C+3D" /* press F3 + F4 keys to enable modem */
2e5983d2
WD
229#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
230#if 0
231#define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
f2302d44
SR
232#define CONFIG_AUTOBOOT_PROMPT \
233 "\nEnter password - autoboot in %d sec...\n", bootdelay
2e5983d2
WD
234#define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
235#endif
236/*----------------------------------------------------------------------*/
237
e2211743
WD
238/*
239 * Low Level Configuration Settings
240 * (address mappings, register initial values, etc.)
241 * You should know what you are doing if you make changes here.
242 */
243/*-----------------------------------------------------------------------
244 * Internal Memory Mapped Register
245 */
6d0f6bcf 246#define CONFIG_SYS_IMMR 0xFFF00000
e2211743
WD
247
248/*-----------------------------------------------------------------------
249 * Definitions for initial stack pointer and data area (in DPRAM)
250 */
6d0f6bcf 251#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 252#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
25ddd1fb 253#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 254#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
e2211743
WD
255
256/*-----------------------------------------------------------------------
257 * Start addresses for the final memory configuration
258 * (Set up by the startup code)
6d0f6bcf 259 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
e2211743 260 */
6d0f6bcf
JCPV
261#define CONFIG_SYS_SDRAM_BASE 0x00000000
262#define CONFIG_SYS_FLASH_BASE 0x40000000
e4dbe1b2 263#if defined(DEBUG) || defined(CONFIG_CMD_IDE)
6d0f6bcf 264#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
e2211743 265#else
6d0f6bcf 266#define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
e2211743 267#endif
6d0f6bcf
JCPV
268#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
269#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
e2211743
WD
270
271/*
272 * For booting Linux, the board info and command line data
273 * have to be in the first 8 MB of memory, since this is
274 * the maximum mapped by the Linux kernel during initialization.
275 */
6d0f6bcf 276#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
e2211743
WD
277/*-----------------------------------------------------------------------
278 * FLASH organization
279 */
6d0f6bcf
JCPV
280#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
281#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
e2211743 282
6d0f6bcf
JCPV
283#define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
284#define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
285#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
286#define CONFIG_SYS_FLASH_BUFFER_WRITE_TOUT 2048 /* Timeout for Flash Buffer Write (in ms) */
a2d18bb7
WD
287/* Buffer size.
288 We have two flash devices connected in parallel.
289 Each device incorporates a Write Buffer of 32 bytes.
290 */
6d0f6bcf 291#define CONFIG_SYS_FLASH_BUFFER_SIZE (2*32)
e2211743 292
31a64923 293/* Put environment in flash which is much faster to boot than using the EEPROM */
5a1aceb0 294#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
295#define CONFIG_ENV_ADDR 0x40040000 /* Address of Environment Sector */
296#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment */
297#define CONFIG_ENV_SECT_SIZE 0x40000 /* we have BIG sectors only :-( */
31a64923 298
e2211743
WD
299/*-----------------------------------------------------------------------
300 * I2C/EEPROM Configuration
301 */
302
6d0f6bcf
JCPV
303#define CONFIG_SYS_I2C_AUDIO_ADDR 0x28 /* Audio volume control */
304#define CONFIG_SYS_I2C_SYSMON_ADDR 0x2E /* LM87 System Monitor */
305#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
306#define CONFIG_SYS_I2C_POWER_A_ADDR 0x52 /* PCMCIA/USB power switch, channel A */
307#define CONFIG_SYS_I2C_POWER_B_ADDR 0x53 /* PCMCIA/USB power switch, channel B */
308#define CONFIG_SYS_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
309#define CONFIG_SYS_I2C_PICIO_ADDR 0x57 /* PIC IO Expander */
e2211743 310
288b3d7f
WD
311#undef CONFIG_USE_FRAM /* Use FRAM instead of EEPROM */
312
e2211743 313#ifdef CONFIG_USE_FRAM /* use FRAM */
6d0f6bcf
JCPV
314#define CONFIG_SYS_I2C_EEPROM_ADDR 0x55 /* FRAM FM24CL64 */
315#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e2211743 316#else /* use EEPROM */
6d0f6bcf
JCPV
317#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
318#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
319#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
e2211743 320#endif /* CONFIG_USE_FRAM */
6d0f6bcf 321#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
e2211743 322
6aff3115 323/* List of I2C addresses to be verified by POST */
288b3d7f 324#ifdef CONFIG_USE_FRAM
60aaaa07
PT
325#define CONFIG_SYS_POST_I2C_ADDRS {/* CONFIG_SYS_I2C_AUDIO_ADDR, */ \
326 CONFIG_SYS_I2C_SYSMON_ADDR, \
327 CONFIG_SYS_I2C_RTC_ADDR, \
328 CONFIG_SYS_I2C_POWER_A_ADDR, \
329 CONFIG_SYS_I2C_POWER_B_ADDR, \
330 CONFIG_SYS_I2C_KEYBD_ADDR, \
331 CONFIG_SYS_I2C_PICIO_ADDR, \
332 CONFIG_SYS_I2C_EEPROM_ADDR, \
333 }
288b3d7f 334#else /* Use EEPROM - which show up on 8 consequtive addresses */
60aaaa07
PT
335#define CONFIG_SYS_POST_I2C_ADDRS {/* CONFIG_SYS_I2C_AUDIO_ADDR, */ \
336 CONFIG_SYS_I2C_SYSMON_ADDR, \
337 CONFIG_SYS_I2C_RTC_ADDR, \
338 CONFIG_SYS_I2C_POWER_A_ADDR, \
339 CONFIG_SYS_I2C_POWER_B_ADDR, \
340 CONFIG_SYS_I2C_KEYBD_ADDR, \
341 CONFIG_SYS_I2C_PICIO_ADDR, \
342 CONFIG_SYS_I2C_EEPROM_ADDR+0, \
343 CONFIG_SYS_I2C_EEPROM_ADDR+1, \
344 CONFIG_SYS_I2C_EEPROM_ADDR+2, \
345 CONFIG_SYS_I2C_EEPROM_ADDR+3, \
346 CONFIG_SYS_I2C_EEPROM_ADDR+4, \
347 CONFIG_SYS_I2C_EEPROM_ADDR+5, \
348 CONFIG_SYS_I2C_EEPROM_ADDR+6, \
349 CONFIG_SYS_I2C_EEPROM_ADDR+7, \
350 }
288b3d7f 351#endif /* CONFIG_USE_FRAM */
6aff3115 352
e2211743
WD
353/*-----------------------------------------------------------------------
354 * Cache Configuration
355 */
6d0f6bcf 356#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
9bbb1c08 357#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 358#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
e2211743
WD
359#endif
360
361/*-----------------------------------------------------------------------
362 * SYPCR - System Protection Control 11-9
363 * SYPCR can only be written once after reset!
364 *-----------------------------------------------------------------------
365 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
366 */
367#if 0 && defined(CONFIG_WATCHDOG) /* LWMON uses external MAX706TESA WD */
6d0f6bcf 368#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
e2211743
WD
369 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
370#else
6d0f6bcf 371#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
e2211743
WD
372#endif
373
374/*-----------------------------------------------------------------------
375 * SIUMCR - SIU Module Configuration 11-6
376 *-----------------------------------------------------------------------
377 * PCMCIA config., multi-function pin tri-state
378 */
379/* EARB, DBGC and DBPC are initialised by the HCW */
380/* => 0x000000C0 */
6d0f6bcf
JCPV
381#define CONFIG_SYS_SIUMCR (SIUMCR_GB5E)
382/*#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) */
e2211743
WD
383
384/*-----------------------------------------------------------------------
385 * TBSCR - Time Base Status and Control 11-26
386 *-----------------------------------------------------------------------
387 * Clear Reference Interrupt Status, Timebase freezing enabled
388 */
6d0f6bcf 389#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
e2211743
WD
390
391/*-----------------------------------------------------------------------
392 * PISCR - Periodic Interrupt Status and Control 11-31
393 *-----------------------------------------------------------------------
394 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
395 */
6d0f6bcf 396#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
e2211743
WD
397
398/*-----------------------------------------------------------------------
399 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
400 *-----------------------------------------------------------------------
401 * Reset PLL lock status sticky bit, timer expired status bit and timer
402 * interrupt status bit, set PLL multiplication factor !
403 */
404/* 0x00405000 */
6d0f6bcf
JCPV
405#define CONFIG_SYS_PLPRCR_MF 4 /* (4+1) * 13.2 = 66 MHz Clock */
406#define CONFIG_SYS_PLPRCR \
407 ( (CONFIG_SYS_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
e2211743
WD
408 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
409 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
410 PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
411 )
412
6d0f6bcf 413#define CONFIG_8xx_GCLK_FREQ ((CONFIG_SYS_PLPRCR_MF+1)*13200000)
e2211743
WD
414
415/*-----------------------------------------------------------------------
416 * SCCR - System Clock and reset Control Register 15-27
417 *-----------------------------------------------------------------------
418 * Set clock output, timebase and RTC source and divider,
419 * power management and some other internal clocks
420 */
421#define SCCR_MASK SCCR_EBDF11
422/* 0x01800000 */
6d0f6bcf 423#define CONFIG_SYS_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
e2211743
WD
424 SCCR_RTDIV | SCCR_RTSEL | \
425 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
426 SCCR_EBDF00 | SCCR_DFSYNC00 | \
427 SCCR_DFBRG00 | SCCR_DFNL000 | \
428 SCCR_DFNH000 | SCCR_DFLCD100 | \
429 SCCR_DFALCD01)
430
431/*-----------------------------------------------------------------------
432 * RTCSC - Real-Time Clock Status and Control Register 11-27
433 *-----------------------------------------------------------------------
434 */
435/* 0x00C3 => 0x0003 */
6d0f6bcf 436#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
e2211743
WD
437
438
439/*-----------------------------------------------------------------------
440 * RCCR - RISC Controller Configuration Register 19-4
441 *-----------------------------------------------------------------------
442 */
6d0f6bcf 443#define CONFIG_SYS_RCCR 0x0000
e2211743
WD
444
445/*-----------------------------------------------------------------------
446 * RMDS - RISC Microcode Development Support Control Register
447 *-----------------------------------------------------------------------
448 */
6d0f6bcf 449#define CONFIG_SYS_RMDS 0
e2211743
WD
450
451/*-----------------------------------------------------------------------
452 *
453 * Interrupt Levels
454 *-----------------------------------------------------------------------
455 */
6d0f6bcf 456#define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
e2211743
WD
457
458/*-----------------------------------------------------------------------
459 * PCMCIA stuff
460 *-----------------------------------------------------------------------
461 *
462 */
6d0f6bcf
JCPV
463#define CONFIG_SYS_PCMCIA_MEM_ADDR (0x50000000)
464#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
465#define CONFIG_SYS_PCMCIA_DMA_ADDR (0x54000000)
466#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
467#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0x58000000)
468#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
469#define CONFIG_SYS_PCMCIA_IO_ADDR (0x5C000000)
470#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
e2211743
WD
471
472/*-----------------------------------------------------------------------
473 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
474 *-----------------------------------------------------------------------
475 */
476
8d1165e1 477#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
e2211743
WD
478#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
479
480#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
481#undef CONFIG_IDE_LED /* LED for ide not supported */
482#undef CONFIG_IDE_RESET /* reset for ide not supported */
483
6d0f6bcf
JCPV
484#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
485#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
e2211743 486
6d0f6bcf 487#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
e2211743 488
6d0f6bcf 489#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
e2211743
WD
490
491/* Offset for data I/O */
6d0f6bcf 492#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
e2211743
WD
493
494/* Offset for normal register accesses */
6d0f6bcf 495#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
e2211743
WD
496
497/* Offset for alternate registers */
6d0f6bcf 498#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
e2211743 499
31a64923
WD
500#define CONFIG_SUPPORT_VFAT /* enable VFAT support */
501
e2211743
WD
502/*-----------------------------------------------------------------------
503 *
504 *-----------------------------------------------------------------------
505 *
506 */
6d0f6bcf 507#define CONFIG_SYS_DER 0
e2211743
WD
508
509/*
510 * Init Memory Controller:
511 *
512 * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
513 */
514
515#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
516#define FLASH_BASE1_PRELIM 0x41000000 /* FLASH bank #1 */
517
518/* used to re-map FLASH:
519 * restrict access enough to keep SRAM working (if any)
520 * but not too much to meddle with FLASH accesses
521 */
6d0f6bcf
JCPV
522#define CONFIG_SYS_REMAP_OR_AM 0xFF000000 /* OR addr mask */
523#define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
e2211743
WD
524
525/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
6d0f6bcf 526#define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_8_CLK)
e2211743 527
6d0f6bcf
JCPV
528#define CONFIG_SYS_OR0_REMAP ( CONFIG_SYS_REMAP_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
529 CONFIG_SYS_OR_TIMING_FLASH)
530#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
531 CONFIG_SYS_OR_TIMING_FLASH)
e2211743 532/* 16 bit, bank valid */
6d0f6bcf 533#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
e2211743 534
6d0f6bcf
JCPV
535#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
536#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
537#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
e2211743
WD
538
539/*
540 * BR3/OR3: SDRAM
541 *
542 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
543 */
544#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
545#define SDRAM_PRELIM_OR_AM 0xF0000000 /* map 256 MB (>SDRAM_MAX_SIZE!) */
546#define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
547
548#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB SDRAM */
549
6d0f6bcf
JCPV
550#define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
551#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
e2211743
WD
552
553/*
554 * BR5/OR5: Touch Panel
555 *
556 * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
557 */
558#define TOUCHPNL_BASE 0x20000000
559#define TOUCHPNL_OR_AM 0xFFFF8000
560#define TOUCHPNL_TIMING OR_SCY_0_CLK
561
6d0f6bcf 562#define CONFIG_SYS_OR5_PRELIM (TOUCHPNL_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
e2211743 563 TOUCHPNL_TIMING )
6d0f6bcf 564#define CONFIG_SYS_BR5_PRELIM ((TOUCHPNL_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
e2211743 565
6d0f6bcf
JCPV
566#define CONFIG_SYS_MEMORY_75
567#undef CONFIG_SYS_MEMORY_7E
568#undef CONFIG_SYS_MEMORY_8E
e2211743
WD
569
570/*
571 * Memory Periodic Timer Prescaler
572 */
573
574/* periodic timer for refresh */
6d0f6bcf 575#define CONFIG_SYS_MPTPR 0x200
e2211743
WD
576
577/*
578 * MAMR settings for SDRAM
579 */
580
6d0f6bcf
JCPV
581#define CONFIG_SYS_MAMR_8COL 0x80802114
582#define CONFIG_SYS_MAMR_9COL 0x80904114
e2211743
WD
583
584/*
585 * MAR setting for SDRAM
586 */
6d0f6bcf 587#define CONFIG_SYS_MAR 0x00000088
e2211743 588
e2211743 589#endif /* __CONFIG_H */