]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mpc5121ads.h
mpc512x: Streamlined fixed_sdram() init sequence.
[people/ms/u-boot.git] / include / configs / mpc5121ads.h
CommitLineData
8993e54b 1/*
3b74e7ec 2 * (C) Copyright 2007-2009 DENX Software Engineering
8993e54b
RJ
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
72601d04 24 * MPC5121ADS board configuration file
8993e54b
RJ
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
72601d04 30#define CONFIG_MPC5121ADS 1
8993e54b 31/*
72601d04 32 * Memory map for the MPC5121ADS board:
8993e54b
RJ
33 *
34 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
35 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
36 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
37 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
5f91db7f
JR
38 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
39 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
40 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
8993e54b
RJ
41 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
42 */
43
44/*
45 * High Level Configuration Options
46 */
47#define CONFIG_E300 1 /* E300 Family */
48#define CONFIG_MPC512X 1 /* MPC512X family */
0e1bad47 49#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
92c20fbd 50#undef CONFIG_FSL_DIU_LOGO_BMP /* Don't include FSL DIU binary bmp */
0e1bad47
YS
51
52/* video */
53#undef CONFIG_VIDEO
54
55#if defined(CONFIG_VIDEO)
56#define CONFIG_CFB_CONSOLE
57#define CONFIG_VGA_AS_SINGLE_DEVICE
58#endif
8993e54b 59
5f91db7f 60/* CONFIG_PCI is defined at config time */
8993e54b 61
72601d04 62#ifdef CONFIG_MPC5121ADS_REV2
6d0f6bcf 63#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
f31c49db 64#else
6d0f6bcf 65#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
f31c49db
MM
66#define CONFIG_PCI
67#endif
8993e54b
RJ
68
69#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
0e1bad47 70#define CONFIG_MISC_INIT_R
8993e54b 71
6d0f6bcf
JCPV
72#define CONFIG_SYS_IMMR 0x80000000
73#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
8993e54b 74
6d0f6bcf
JCPV
75#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
76#define CONFIG_SYS_MEMTEST_END 0x00400000
8993e54b
RJ
77
78/*
79 * DDR Setup - manually set all parameters as there's no SPD etc.
80 */
72601d04 81#ifdef CONFIG_MPC5121ADS_REV2
6d0f6bcf 82#define CONFIG_SYS_DDR_SIZE 256 /* MB */
f31c49db 83#else
6d0f6bcf 84#define CONFIG_SYS_DDR_SIZE 512 /* MB */
f31c49db 85#endif
6d0f6bcf
JCPV
86#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
87#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
8993e54b
RJ
88
89/* DDR Controller Configuration
b1b54e35
WD
90 *
91 * SYS_CFG:
92 * [31:31] MDDRC Soft Reset: Diabled
93 * [30:30] DRAM CKE pin: Enabled
94 * [29:29] DRAM CLK: Enabled
95 * [28:28] Command Mode: Enabled (For initialization only)
96 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
97 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
98 * [20:19] Read Test: DON'T USE
99 * [18:18] Self Refresh: Enabled
100 * [17:17] 16bit Mode: Disabled
101 * [16:13] Ready Delay: 2
102 * [12:12] Half DQS Delay: Disabled
103 * [11:11] Quarter DQS Delay: Disabled
104 * [10:08] Write Delay: 2
105 * [07:07] Early ODT: Disabled
106 * [06:06] On DIE Termination: Disabled
107 * [05:05] FIFO Overflow Clear: DON'T USE here
108 * [04:04] FIFO Underflow Clear: DON'T USE here
109 * [03:03] FIFO Overflow Pending: DON'T USE here
110 * [02:02] FIFO Underlfow Pending: DON'T USE here
111 * [01:01] FIFO Overlfow Enabled: Enabled
112 * [00:00] FIFO Underflow Enabled: Enabled
113 * TIME_CFG0
114 * [31:16] DRAM Refresh Time: 0 CSB clocks
115 * [15:8] DRAM Command Time: 0 CSB clocks
116 * [07:00] DRAM Precharge Time: 0 CSB clocks
117 * TIME_CFG1
118 * [31:26] DRAM tRFC:
119 * [25:21] DRAM tWR1:
120 * [20:17] DRAM tWRT1:
121 * [16:11] DRAM tDRR:
122 * [10:05] DRAM tRC:
123 * [04:00] DRAM tRAS:
124 * TIME_CFG2
125 * [31:28] DRAM tRCD:
126 * [27:23] DRAM tFAW:
127 * [22:19] DRAM tRTW1:
128 * [18:15] DRAM tCCD:
129 * [14:10] DRAM tRTP:
130 * [09:05] DRAM tRP:
131 * [04:00] DRAM tRPA
132 */
72601d04 133#ifdef CONFIG_MPC5121ADS_REV2
054197ba 134#define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
6d0f6bcf
JCPV
135#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
136#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
f31c49db 137#else
054197ba
MS
138#define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
139#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
140#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
f31c49db 141#endif
054197ba 142#define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
6d0f6bcf 143
054197ba
MS
144#define CONFIG_SYS_DDRCMD_NOP 0x01380000
145#define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
146#define CONFIG_SYS_DDRCMD_EM2 0x01020000
147#define CONFIG_SYS_DDRCMD_EM3 0x01030000
148#define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
149#define CONFIG_SYS_DDRCMD_RFSH 0x01080000
6d0f6bcf 150#define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
054197ba 151#define CONFIG_SYS_DDRCMD_OCD_DEFAULT 0x01010780
8993e54b
RJ
152
153/* DDR Priority Manager Configuration */
6d0f6bcf
JCPV
154#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
155#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
156#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
157#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
158#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
159#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
160#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
161#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
162#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
163#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
164#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
165#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
166#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
167#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
168#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
169#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
170#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
171#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
172#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
173#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
174#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
175#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
176#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
8993e54b
RJ
177
178/*
179 * NOR FLASH on the Local Bus
180 */
f31c49db 181#undef CONFIG_BKUP_FLASH
6d0f6bcf 182#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 183#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
f31c49db 184#ifdef CONFIG_BKUP_FLASH
6d0f6bcf
JCPV
185#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
186#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
f31c49db 187#else
6d0f6bcf
JCPV
188#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
189#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
f31c49db 190#endif
6d0f6bcf
JCPV
191#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
192#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
193#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
194#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
8993e54b 195
6d0f6bcf 196#undef CONFIG_SYS_FLASH_CHECKSUM
8993e54b 197
229549a5
SR
198/*
199 * NAND FLASH
13946925 200 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
229549a5 201 */
7d4450a9
WD
202#define CONFIG_CMD_NAND /* enable NAND support */
203#define CONFIG_JFFS2_NAND /* with JFFS2 on it */
229549a5
SR
204#define CONFIG_NAND_MPC5121_NFC
205#define CONFIG_SYS_NAND_BASE 0x40000000
206
207#define CONFIG_SYS_MAX_NAND_DEVICE 2
208#define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
209#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
210
f5489c42
WD
211#define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
212
229549a5
SR
213/*
214 * Configuration parameters for MPC5121 NAND driver
215 */
216#define CONFIG_FSL_NFC_WIDTH 1
217#define CONFIG_FSL_NFC_WRITE_SIZE 2048
218#define CONFIG_FSL_NFC_SPARE_SIZE 64
219#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
220
8993e54b
RJ
221/*
222 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
223 * window is 64KB
224 */
6d0f6bcf
JCPV
225#define CONFIG_SYS_CPLD_BASE 0x82000000
226#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
8993e54b 227
6d0f6bcf
JCPV
228#define CONFIG_SYS_SRAM_BASE 0x30000000
229#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
8993e54b 230
6d0f6bcf
JCPV
231#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
232#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
233#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
8993e54b
RJ
234
235/* Use SRAM for initial stack */
6d0f6bcf
JCPV
236#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
237#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE /* End of used area in RAM */
8993e54b 238
6d0f6bcf
JCPV
239#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
240#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
241#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
8993e54b 242
6d0f6bcf 243#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* Start of monitor */
229549a5 244#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
0e1bad47 245#ifdef CONFIG_FSL_DIU_FB
6d0f6bcf 246#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
0e1bad47 247#else
6d0f6bcf 248#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
0e1bad47 249#endif
8993e54b
RJ
250
251/*
252 * Serial Port
253 */
254#define CONFIG_CONS_INDEX 1
255#undef CONFIG_SERIAL_SOFTWARE_FIFO
256
257/*
258 * Serial console configuration
259 */
260#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
261#if CONFIG_PSC_CONSOLE != 3
262#error CONFIG_PSC_CONSOLE must be 3
263#endif
264#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 265#define CONFIG_SYS_BAUDRATE_TABLE \
8993e54b
RJ
266 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
267
268#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
269#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
270#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
271#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
272
273#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
274/* Use the HUSH parser */
6d0f6bcf
JCPV
275#define CONFIG_SYS_HUSH_PARSER
276#ifdef CONFIG_SYS_HUSH_PARSER
277#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
8993e54b
RJ
278#endif
279
5f91db7f
JR
280/*
281 * PCI
282 */
283#ifdef CONFIG_PCI
284
285/*
286 * General PCI
287 */
6d0f6bcf
JCPV
288#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
289#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
290#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
291#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
292#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
293#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
294#define CONFIG_SYS_PCI_IO_BASE 0x00000000
295#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
296#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
5f91db7f
JR
297
298
299#define CONFIG_PCI_PNP /* do pci plug-and-play */
300
301#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
302
303#endif
304
8993e54b
RJ
305/* I2C */
306#define CONFIG_HARD_I2C /* I2C with hardware support */
307#undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
308#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
309#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
310#define CONFIG_SYS_I2C_SLAVE 0x7F
8993e54b 311#if 0
6d0f6bcf 312#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
8993e54b
RJ
313#endif
314
abfbd0ae
MM
315/*
316 * IIM - IC Identification Module
317 */
318#undef CONFIG_IIM
319
80020120
GB
320/*
321 * EEPROM configuration
322 */
6d0f6bcf
JCPV
323#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
324#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
325#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
326#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
80020120 327
8993e54b
RJ
328/*
329 * Ethernet configuration
330 */
331#define CONFIG_MPC512x_FEC 1
332#define CONFIG_NET_MULTI
333#define CONFIG_PHY_ADDR 0x1
334#define CONFIG_MII 1 /* MII PHY management */
f31c49db 335#define CONFIG_FEC_AN_TIMEOUT 1
ef11df6b 336#define CONFIG_HAS_ETH0
8993e54b 337
8993e54b
RJ
338/*
339 * Configure on-board RTC
340 */
f31c49db 341#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
6d0f6bcf 342#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
8993e54b
RJ
343
344/*
345 * Environment
346 */
5a1aceb0 347#define CONFIG_ENV_IS_IN_FLASH 1
8993e54b 348/* This has to be a multiple of the Flash sector size */
6d0f6bcf 349#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586 350#define CONFIG_ENV_SIZE 0x2000
f31c49db 351#ifdef CONFIG_BKUP_FLASH
0e8d1586 352#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
f31c49db 353#else
0e8d1586 354#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
f31c49db 355#endif
8993e54b
RJ
356
357/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
358#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
359#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8993e54b
RJ
360
361#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 362#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
8993e54b 363
e27f3a6e
WD
364#include <config_cmd_default.h>
365
366#define CONFIG_CMD_ASKENV
7d4450a9 367#define CONFIG_CMD_DATE
e27f3a6e 368#define CONFIG_CMD_DHCP
7d4450a9
WD
369#define CONFIG_CMD_EEPROM
370#define CONFIG_CMD_EXT2
e27f3a6e 371#define CONFIG_CMD_I2C
7d4450a9
WD
372#define CONFIG_CMD_IDE
373#define CONFIG_CMD_JFFS2
e27f3a6e
WD
374#define CONFIG_CMD_MII
375#define CONFIG_CMD_NFS
376#define CONFIG_CMD_PING
377#define CONFIG_CMD_REGINFO
7d4450a9 378
abfbd0ae 379#undef CONFIG_CMD_FUSE
e27f3a6e 380
8993e54b 381#if defined(CONFIG_PCI)
e27f3a6e 382#define CONFIG_CMD_PCI
8993e54b
RJ
383#endif
384
7d4450a9
WD
385/*
386 * Dynamic MTD partition support
387 */
388#define CONFIG_CMD_MTDPARTS
389#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
390#define CONFIG_FLASH_CFI_MTD
391#define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
392
393/*
394 * NOR flash layout:
395 *
396 * FC000000 - FEABFFFF 42.75 MiB User Data
397 * FEAC0000 - FFABFFFF 16 MiB Root File System
398 * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
399 * FFEC0000 - FFEFFFFF 256 KiB Device Tree
400 * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
401 *
402 * NAND flash layout: one big partition
403 */
404#define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
405 "16m(rootfs)," \
406 "4m(kernel)," \
407 "256k(dtb)," \
408 "1m(u-boot);" \
409 "mpc5121.nand:-(data)"
410
411
412#if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2)
70a4da45
RK
413#define CONFIG_DOS_PARTITION
414#define CONFIG_MAC_PARTITION
415#define CONFIG_ISO_PARTITION
416#endif /* defined(CONFIG_CMD_IDE) */
417
8993e54b 418/*
6d0f6bcf
JCPV
419 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
420 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
8993e54b
RJ
421 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
422 * to chapter 36 of the MPC5121e Reference Manual.
423 */
66ffb188 424/* #define CONFIG_WATCHDOG */ /* enable watchdog */
6d0f6bcf 425#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
8993e54b
RJ
426
427 /*
428 * Miscellaneous configurable options
429 */
6d0f6bcf
JCPV
430#define CONFIG_SYS_LONGHELP /* undef to save memory */
431#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
432#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
8993e54b 433
e27f3a6e 434#ifdef CONFIG_CMD_KGDB
6d0f6bcf 435 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8993e54b 436#else
6d0f6bcf 437 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8993e54b
RJ
438#endif
439
440
6d0f6bcf
JCPV
441#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
442#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
443#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
444#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
8993e54b
RJ
445
446/*
447 * For booting Linux, the board info and command line data
448 * have to be in the first 8 MB of memory, since this is
449 * the maximum mapped by the Linux kernel during initialization.
450 */
6d0f6bcf 451#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
8993e54b
RJ
452
453/* Cache Configuration */
6d0f6bcf
JCPV
454#define CONFIG_SYS_DCACHE_SIZE 32768
455#define CONFIG_SYS_CACHELINE_SIZE 32
e27f3a6e 456#ifdef CONFIG_CMD_KGDB
6d0f6bcf 457#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
8993e54b
RJ
458#endif
459
6d0f6bcf 460#define CONFIG_SYS_HID0_INIT 0x000000000
e2b66fe4 461#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
6d0f6bcf 462#define CONFIG_SYS_HID2 HID2_HBE
8993e54b 463
31d82672
BB
464#define CONFIG_HIGH_BATS 1 /* High BATs supported */
465
8993e54b
RJ
466/*
467 * Internal Definitions
468 *
469 * Boot Flags
470 */
66ffb188
WD
471#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
472#define BOOTFLAG_WARM 0x02 /* Software reboot */
8993e54b 473
e27f3a6e 474#ifdef CONFIG_CMD_KGDB
8993e54b
RJ
475#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
476#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
477#endif
478
479/*
480 * Environment Configuration
481 */
66ffb188 482#define CONFIG_TIMESTAMP
8993e54b 483
72601d04
WD
484#define CONFIG_HOSTNAME mpc5121ads
485#define CONFIG_BOOTFILE mpc5121ads/uImage
dd820b03 486#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
8993e54b 487
8d103071 488#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
8993e54b 489
e27f3a6e 490#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
8993e54b
RJ
491#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
492
493#define CONFIG_BAUDRATE 115200
494
495#define CONFIG_PREBOOT "echo;" \
5b0b2b6f 496 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
8993e54b
RJ
497 "echo"
498
499#define CONFIG_EXTRA_ENV_SETTINGS \
8d103071 500 "u-boot_addr_r=200000\0" \
51e46e28
WD
501 "kernel_addr_r=600000\0" \
502 "fdt_addr_r=880000\0" \
503 "ramdisk_addr_r=900000\0" \
8d103071 504 "u-boot_addr=FFF00000\0" \
7d4450a9 505 "kernel_addr=FFAC0000\0" \
51e46e28 506 "fdt_addr=FFEC0000\0" \
7d4450a9 507 "ramdisk_addr=FEAC0000\0" \
72601d04
WD
508 "ramdiskfile=mpc5121ads/uRamdisk\0" \
509 "u-boot=mpc5121ads/u-boot.bin\0" \
510 "bootfile=mpc5121ads/uImage\0" \
511 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
51e46e28 512 "rootpath=/opt/eldk/ppc_6xx\n" \
8993e54b 513 "netdev=eth0\0" \
8d103071 514 "consdev=ttyPSC0\0" \
8993e54b
RJ
515 "nfsargs=setenv bootargs root=/dev/nfs rw " \
516 "nfsroot=${serverip}:${rootpath}\0" \
517 "ramargs=setenv bootargs root=/dev/ram rw\0" \
518 "addip=setenv bootargs ${bootargs} " \
519 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
520 ":${hostname}:${netdev}:off panic=1\0" \
8d103071
WD
521 "addtty=setenv bootargs ${bootargs} " \
522 "console=${consdev},${baudrate}\0" \
8993e54b 523 "flash_nfs=run nfsargs addip addtty;" \
a99715b8 524 "bootm ${kernel_addr} - ${fdt_addr}\0" \
8993e54b 525 "flash_self=run ramargs addip addtty;" \
8d103071
WD
526 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
527 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
528 "tftp ${fdt_addr_r} ${fdtfile};" \
529 "run nfsargs addip addtty;" \
530 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
531 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
532 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
a99715b8 533 "tftp ${fdt_addr_r} ${fdtfile};" \
8d103071 534 "run ramargs addip addtty;" \
5b0b2b6f 535 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
a99715b8 536 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
8d103071
WD
537 "update=protect off ${u-boot_addr} +${filesize};" \
538 "era ${u-boot_addr} +${filesize};" \
539 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
540 "upd=run load update\0" \
8993e54b
RJ
541 ""
542
8993e54b
RJ
543#define CONFIG_BOOTCOMMAND "run flash_self"
544
281ff9a4
GB
545#define CONFIG_OF_LIBFDT 1
546#define CONFIG_OF_BOARD_SETUP 1
ef11df6b 547#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
281ff9a4
GB
548
549#define OF_CPU "PowerPC,5121@0"
ef11df6b 550#define OF_SOC_COMPAT "fsl,mpc5121-immr"
281ff9a4 551#define OF_TBCLK (bd->bi_busfreq / 4)
ac915283 552#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
281ff9a4 553
70a4da45
RK
554/*-----------------------------------------------------------------------
555 * IDE/ATA stuff
556 *-----------------------------------------------------------------------
557 */
558
559#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
560#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
561#undef CONFIG_IDE_LED /* LED for IDE not supported */
562
563#define CONFIG_IDE_RESET /* reset for IDE supported */
564#define CONFIG_IDE_PREINIT
565
566#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
567#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
568
569#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
3b74e7ec 570#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
70a4da45
RK
571
572/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
573#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
574
575/* Offset for normal register accesses */
576#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
577
578/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
579#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
580
581/* Interval between registers */
582#define CONFIG_SYS_ATA_STRIDE 4
583
3b74e7ec 584#define ATA_BASE_ADDR get_pata_base()
70a4da45
RK
585
586/*
587 * Control register bit definitions
588 */
589#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
590#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
591#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
592#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
593#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
594#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
595#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
596#define FSL_ATA_CTRL_IORDY_EN 0x01000000
597
8993e54b 598#endif /* __CONFIG_H */