]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx6sabreauto.h
include/configs: drop default definitions of CONFIG_SYS_MAXARGS
[people/ms/u-boot.git] / include / configs / mx6sabreauto.h
CommitLineData
7dd6545d
FE
1/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
903e779c 4 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
7dd6545d 5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
7dd6545d
FE
7 */
8
d7c11502
VM
9#ifndef __MX6SABREAUTO_CONFIG_H
10#define __MX6SABREAUTO_CONFIG_H
7dd6545d 11
823dff9d
VM
12#ifdef CONFIG_SPL
13#include "imx6_spl.h"
14#endif
15
7dd6545d
FE
16#define CONFIG_MACH_TYPE 3529
17#define CONFIG_MXC_UART_BASE UART4_BASE
12ca05a3 18#define CONSOLE_DEV "ttymxc3"
7dd6545d 19
73448b1f 20/* USB Configs */
73448b1f
KW
21#define CONFIG_USB_HOST_ETHER
22#define CONFIG_USB_ETHER_ASIX
d1a52860
TK
23#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
24#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
73448b1f
KW
25#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
26#define CONFIG_MXC_USB_FLAGS 0
27
8fe280f3
YL
28#define CONFIG_PCA953X
29#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
30
c1747970 31#include "mx6sabre_common.h"
51535d9f 32
07f6ddb6
DD
33/* Falcon Mode */
34#ifdef CONFIG_SPL_OS_BOOT
35#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
36#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
07f6ddb6 37#define CONFIG_SYS_SPL_ARGS_ADDR 0x18000000
07f6ddb6
DD
38
39/* Falcon Mode - MMC support: args@1MB kernel@2MB */
40#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x800 /* 1MB */
41#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512)
42#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */
43#endif
44
ca62e5d0 45#ifdef CONFIG_MTD_NOR_FLASH
cdbdde3f
FE
46#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
47#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
48#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
49#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
50#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
51#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
52#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
53#define CONFIG_SYS_FLASH_EMPTY_INFO
565cfcf0 54#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
ca62e5d0 55#endif
cdbdde3f 56
de7d02ae
SG
57#define CONFIG_SYS_FSL_USDHC_NUM 2
58#if defined(CONFIG_ENV_IS_IN_MMC)
59#define CONFIG_SYS_MMC_ENV_DEV 0
60#endif
61
19578165 62/* I2C Configs */
b089d039 63#define CONFIG_SYS_I2C
64#define CONFIG_SYS_I2C_MXC
03544c66
AA
65#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
66#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 67#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
19578165
RF
68#define CONFIG_SYS_I2C_SPEED 100000
69
83bb3215
YL
70/* NAND stuff */
71#define CONFIG_NAND_MXS
72#define CONFIG_SYS_MAX_NAND_DEVICE 1
73#define CONFIG_SYS_NAND_BASE 0x40000000
74#define CONFIG_SYS_NAND_5_ADDR_CYCLE
75#define CONFIG_SYS_NAND_ONFI_DETECTION
76
77/* DMA stuff, needed for GPMI/MXS NAND support */
78#define CONFIG_APBH_DMA
79#define CONFIG_APBH_DMA_BURST
80#define CONFIG_APBH_DMA_BURST8
81
593243d3
YL
82/* PMIC */
83#define CONFIG_POWER
84#define CONFIG_POWER_I2C
85#define CONFIG_POWER_PFUZE100
86#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
87
d7c11502 88#endif /* __MX6SABREAUTO_CONFIG_H */