]>
Commit | Line | Data |
---|---|---|
f904cdbb DB |
1 | /* |
2 | * (C) Copyright 2006-2008 | |
3 | * Texas Instruments. | |
4 | * Richard Woodruff <r-woodruff2@ti.com> | |
5 | * Syed Mohammed Khasim <x0khasim@ti.com> | |
6 | * | |
7 | * Configuration settings for the TI OMAP3530 Beagle board. | |
8 | * | |
3765b3e7 | 9 | * SPDX-License-Identifier: GPL-2.0+ |
f904cdbb DB |
10 | */ |
11 | ||
12 | #ifndef __CONFIG_H | |
13 | #define __CONFIG_H | |
f904cdbb | 14 | |
df4dbb5d TR |
15 | #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ |
16 | ||
f904cdbb | 17 | /* |
df4dbb5d TR |
18 | * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM |
19 | * 64 bytes before this address should be set aside for u-boot.img's | |
20 | * header. That is 0x800FFFC0--0x80100000 should not be used for any | |
21 | * other needs. We use this rather than the inherited defines from | |
22 | * ti_armv7_common.h for backwards compatibility. | |
f904cdbb | 23 | */ |
df4dbb5d TR |
24 | #define CONFIG_SYS_TEXT_BASE 0x80100000 |
25 | #define CONFIG_SPL_BSS_START_ADDR 0x80000000 | |
26 | #define CONFIG_SPL_BSS_MAX_SIZE (512 << 10) /* 512 KB */ | |
27 | #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 | |
28 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 | |
cae377b5 | 29 | |
df4dbb5d | 30 | #include <configs/ti_omap3_common.h> |
f904cdbb | 31 | |
6a6b62e3 SP |
32 | /* |
33 | * Display CPU and Board information | |
34 | */ | |
6a6b62e3 SP |
35 | #define CONFIG_DISPLAY_BOARDINFO 1 |
36 | ||
f904cdbb DB |
37 | #define CONFIG_MISC_INIT_R |
38 | ||
f904cdbb | 39 | #define CONFIG_REVISION_TAG 1 |
f904cdbb | 40 | #define CONFIG_ENV_OVERWRITE |
f904cdbb | 41 | |
70d8c944 JK |
42 | /* Status LED */ |
43 | #define CONFIG_STATUS_LED 1 | |
44 | #define CONFIG_BOARD_SPECIFIC_LED 1 | |
45 | #define STATUS_LED_BIT 0x01 | |
46 | #define STATUS_LED_STATE STATUS_LED_ON | |
47 | #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) | |
48 | #define STATUS_LED_BIT1 0x02 | |
49 | #define STATUS_LED_STATE1 STATUS_LED_ON | |
50 | #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) | |
51 | #define STATUS_LED_BOOT STATUS_LED_BIT | |
52 | #define STATUS_LED_GREEN STATUS_LED_BIT1 | |
53 | ||
f74fc4ae JK |
54 | /* Enable Multi Bus support for I2C */ |
55 | #define CONFIG_I2C_MULTI_BUS 1 | |
56 | ||
57 | /* Probe all devices */ | |
8c4e0ca6 | 58 | #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}} |
f74fc4ae | 59 | |
25374bfb | 60 | /* USB */ |
c2af345e | 61 | #define CONFIG_USB_MUSB_OMAP2PLUS |
95de1e2f | 62 | #define CONFIG_USB_MUSB_PIO_ONLY |
25374bfb | 63 | #define CONFIG_TWL4030_USB 1 |
c642b151 IY |
64 | #define CONFIG_USB_ETHER |
65 | #define CONFIG_USB_ETHER_RNDIS | |
17da3c0c | 66 | #define CONFIG_USB_FUNCTION_FASTBOOT |
dd5b68fb RH |
67 | #define CONFIG_CMD_FASTBOOT |
68 | #define CONFIG_ANDROID_BOOT_IMAGE | |
a588d99a PK |
69 | #define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR |
70 | #define CONFIG_FASTBOOT_BUF_SIZE 0x07000000 | |
25374bfb | 71 | |
d90859a6 | 72 | /* USB EHCI */ |
d90859a6 | 73 | #define CONFIG_USB_EHCI |
928c4bdf | 74 | |
29321c05 | 75 | #define CONFIG_USB_EHCI_OMAP |
29321c05 IY |
76 | #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147 |
77 | ||
d90859a6 | 78 | #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 |
2162439a | 79 | #define CONFIG_USB_HOST_ETHER |
54b62d59 | 80 | #define CONFIG_USB_ETHER_ASIX |
a743415f | 81 | #define CONFIG_USB_ETHER_MCS7830 |
eddf6d28 | 82 | #define CONFIG_USB_ETHER_SMSC95XX |
2162439a | 83 | |
ce23b18b SR |
84 | /* GPIO banks */ |
85 | #define CONFIG_OMAP3_GPIO_5 /* GPIO128..159 is in GPIO bank 5 */ | |
86 | #define CONFIG_OMAP3_GPIO_6 /* GPIO160..191 is in GPIO bank 6 */ | |
d90859a6 | 87 | |
f904cdbb | 88 | /* commands to include */ |
df4dbb5d | 89 | |
917cfc70 NM |
90 | #define MTDIDS_DEFAULT "nand0=nand" |
91 | #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\ | |
92 | "1920k(u-boot),128k(u-boot-env),"\ | |
93 | "4m(kernel),-(fs)" | |
f904cdbb | 94 | |
f904cdbb | 95 | #define CONFIG_CMD_NAND /* NAND support */ |
70d8c944 | 96 | #define CONFIG_CMD_LED /* LED support */ |
f904cdbb | 97 | |
25a4d017 | 98 | #define CONFIG_VIDEO_OMAP3 /* DSS Support */ |
f904cdbb | 99 | |
2c155130 TR |
100 | /* |
101 | * TWL4030 | |
102 | */ | |
2c155130 TR |
103 | #define CONFIG_TWL4030_LED 1 |
104 | ||
f904cdbb DB |
105 | /* |
106 | * Board NAND Info. | |
107 | */ | |
108 | #define CONFIG_NAND_OMAP_GPMC | |
f904cdbb DB |
109 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ |
110 | /* devices */ | |
f904cdbb | 111 | |
f904cdbb | 112 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
f4b36ea9 JK |
113 | "loadaddr=0x80200000\0" \ |
114 | "rdaddr=0x81000000\0" \ | |
2ade496f NM |
115 | "fdt_high=0xffffffff\0" \ |
116 | "fdtaddr=0x80f80000\0" \ | |
25374bfb | 117 | "usbtty=cdc_acm\0" \ |
a33e3c79 | 118 | "bootfile=uImage\0" \ |
102ce9ea NM |
119 | "ramdisk=ramdisk.gz\0" \ |
120 | "bootdir=/boot\0" \ | |
121 | "bootpart=0:2\0" \ | |
27b8c8f2 | 122 | "console=ttyO2,115200n8\0" \ |
f6e593bb | 123 | "mpurate=auto\0" \ |
847b83d0 | 124 | "buddy=none\0" \ |
c522eac4 JK |
125 | "optargs=\0" \ |
126 | "camera=none\0" \ | |
13d2cb98 | 127 | "vram=12M\0" \ |
f4b36ea9 | 128 | "dvimode=640x480MR-16@60\0" \ |
13d2cb98 | 129 | "defaultdisplay=dvi\0" \ |
0cd31144 | 130 | "mmcdev=0\0" \ |
13d2cb98 SS |
131 | "mmcroot=/dev/mmcblk0p2 rw\0" \ |
132 | "mmcrootfstype=ext3 rootwait\0" \ | |
3c6e50d7 SS |
133 | "nandroot=ubi0:rootfs ubi.mtd=4\0" \ |
134 | "nandrootfstype=ubifs\0" \ | |
f4b36ea9 JK |
135 | "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \ |
136 | "ramrootfstype=ext2\0" \ | |
f904cdbb | 137 | "mmcargs=setenv bootargs console=${console} " \ |
c522eac4 | 138 | "${optargs} " \ |
5af32460 | 139 | "mpurate=${mpurate} " \ |
b1660314 | 140 | "buddy=${buddy} "\ |
c522eac4 | 141 | "camera=${camera} "\ |
13d2cb98 SS |
142 | "vram=${vram} " \ |
143 | "omapfb.mode=dvi:${dvimode} " \ | |
13d2cb98 SS |
144 | "omapdss.def_disp=${defaultdisplay} " \ |
145 | "root=${mmcroot} " \ | |
146 | "rootfstype=${mmcrootfstype}\0" \ | |
f904cdbb | 147 | "nandargs=setenv bootargs console=${console} " \ |
c522eac4 | 148 | "${optargs} " \ |
5af32460 | 149 | "mpurate=${mpurate} " \ |
b1660314 | 150 | "buddy=${buddy} "\ |
c522eac4 | 151 | "camera=${camera} "\ |
13d2cb98 SS |
152 | "vram=${vram} " \ |
153 | "omapfb.mode=dvi:${dvimode} " \ | |
13d2cb98 SS |
154 | "omapdss.def_disp=${defaultdisplay} " \ |
155 | "root=${nandroot} " \ | |
156 | "rootfstype=${nandrootfstype}\0" \ | |
2ade496f NM |
157 | "findfdt=" \ |
158 | "if test $beaglerev = AxBx; then " \ | |
159 | "setenv fdtfile omap3-beagle.dtb; fi; " \ | |
160 | "if test $beaglerev = Cx; then " \ | |
161 | "setenv fdtfile omap3-beagle.dtb; fi; " \ | |
5c9038b6 RN |
162 | "if test $beaglerev = C4; then " \ |
163 | "setenv fdtfile omap3-beagle.dtb; fi; " \ | |
2ade496f | 164 | "if test $beaglerev = xMAB; then " \ |
3d47ffb9 | 165 | "setenv fdtfile omap3-beagle-xm-ab.dtb; fi; " \ |
2ade496f NM |
166 | "if test $beaglerev = xMC; then " \ |
167 | "setenv fdtfile omap3-beagle-xm.dtb; fi; " \ | |
168 | "if test $fdtfile = undefined; then " \ | |
169 | "echo WARNING: Could not determine device tree to use; fi; \0" \ | |
4fa2427c RN |
170 | "validatefdt=" \ |
171 | "if test $beaglerev = xMAB; then " \ | |
172 | "if test ! -e mmc ${bootpart} ${bootdir}/${fdtfile}; then " \ | |
173 | "setenv fdtfile omap3-beagle-xm.dtb; " \ | |
174 | "fi; " \ | |
175 | "fi; \0" \ | |
f835ea71 JK |
176 | "bootenv=uEnv.txt\0" \ |
177 | "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \ | |
cf073e49 | 178 | "importbootenv=echo Importing environment from mmc ...; " \ |
44bd26fa | 179 | "env import -t -r $loadaddr $filesize\0" \ |
f4b36ea9 JK |
180 | "ramargs=setenv bootargs console=${console} " \ |
181 | "${optargs} " \ | |
182 | "mpurate=${mpurate} " \ | |
183 | "buddy=${buddy} "\ | |
184 | "vram=${vram} " \ | |
185 | "omapfb.mode=dvi:${dvimode} " \ | |
186 | "omapdss.def_disp=${defaultdisplay} " \ | |
187 | "root=${ramroot} " \ | |
188 | "rootfstype=${ramrootfstype}\0" \ | |
102ce9ea NM |
189 | "loadramdisk=load mmc ${bootpart} ${rdaddr} ${bootdir}/${ramdisk}\0" \ |
190 | "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \ | |
09642269 GG |
191 | "loadbootscript=load mmc ${mmcdev} ${loadaddr} boot.scr\0" \ |
192 | "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \ | |
193 | "source ${loadaddr}\0" \ | |
4fa2427c | 194 | "loadfdt=run validatefdt; load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \ |
f904cdbb DB |
195 | "mmcboot=echo Booting from mmc ...; " \ |
196 | "run mmcargs; " \ | |
197 | "bootm ${loadaddr}\0" \ | |
ea70690d NM |
198 | "mmcbootz=echo Booting with DT from mmc${mmcdev} ...; " \ |
199 | "run mmcargs; " \ | |
200 | "bootz ${loadaddr} - ${fdtaddr}\0" \ | |
f904cdbb DB |
201 | "nandboot=echo Booting from nand ...; " \ |
202 | "run nandargs; " \ | |
203 | "nand read ${loadaddr} 280000 400000; " \ | |
204 | "bootm ${loadaddr}\0" \ | |
f4b36ea9 JK |
205 | "ramboot=echo Booting from ramdisk ...; " \ |
206 | "run ramargs; " \ | |
207 | "bootm ${loadaddr}\0" \ | |
aae58b95 JF |
208 | "userbutton=if gpio input 173; then run userbutton_xm; " \ |
209 | "else run userbutton_nonxm; fi;\0" \ | |
210 | "userbutton_xm=gpio input 4;\0" \ | |
211 | "userbutton_nonxm=gpio input 7;\0" | |
d7aff44a | 212 | /* "run userbutton" will return 1 (false) if pressed and 0 (true) if not */ |
f904cdbb | 213 | #define CONFIG_BOOTCOMMAND \ |
2ade496f | 214 | "run findfdt; " \ |
66968110 | 215 | "mmc dev ${mmcdev}; if mmc rescan; then " \ |
aae58b95 JF |
216 | "if run userbutton; then " \ |
217 | "setenv bootenv uEnv.txt;" \ | |
218 | "else " \ | |
f835ea71 JK |
219 | "setenv bootenv user.txt;" \ |
220 | "fi;" \ | |
cf073e49 AH |
221 | "echo SD/MMC found on device ${mmcdev};" \ |
222 | "if run loadbootenv; then " \ | |
f835ea71 | 223 | "echo Loaded environment from ${bootenv};" \ |
cf073e49 AH |
224 | "run importbootenv;" \ |
225 | "fi;" \ | |
226 | "if test -n $uenvcmd; then " \ | |
227 | "echo Running uenvcmd ...;" \ | |
228 | "run uenvcmd;" \ | |
229 | "fi;" \ | |
09642269 GG |
230 | "if run loadbootscript; then " \ |
231 | "run bootscript; " \ | |
232 | "else " \ | |
233 | "if run loadimage; then " \ | |
234 | "run mmcboot;" \ | |
235 | "fi;" \ | |
236 | "fi; " \ | |
cf073e49 AH |
237 | "fi;" \ |
238 | "run nandboot;" \ | |
ea70690d NM |
239 | "setenv bootfile zImage;" \ |
240 | "if run loadimage; then " \ | |
241 | "run loadfdt;" \ | |
242 | "run mmcbootz; " \ | |
243 | "fi; " \ | |
f904cdbb | 244 | |
f904cdbb | 245 | /* |
d3a513c2 MP |
246 | * OMAP3 has 12 GP timers, they can be driven by the system clock |
247 | * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). | |
248 | * This rate is divided by a local divisor. | |
f904cdbb | 249 | */ |
d3a513c2 | 250 | #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ |
f904cdbb | 251 | |
f904cdbb DB |
252 | /*----------------------------------------------------------------------- |
253 | * FLASH and environment organization | |
254 | */ | |
255 | ||
256 | /* **** PISMO SUPPORT *** */ | |
6cbec7b3 | 257 | #if defined(CONFIG_CMD_NAND) |
222a3113 | 258 | #define CONFIG_SYS_FLASH_BASE NAND_BASE |
6cbec7b3 | 259 | #endif |
f904cdbb DB |
260 | |
261 | /* Monitor at start of flash */ | |
262 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
263 | #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP | |
264 | ||
265 | #define CONFIG_ENV_IS_IN_NAND 1 | |
df4dbb5d | 266 | #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ |
f904cdbb DB |
267 | #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ |
268 | #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ | |
269 | ||
6cbec7b3 LC |
270 | #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ |
271 | #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET | |
f904cdbb DB |
272 | #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET |
273 | ||
53736baa DB |
274 | #define CONFIG_OMAP3_SPI |
275 | ||
75c57a35 | 276 | /* Defines for SPL */ |
75c57a35 | 277 | #define CONFIG_SPL_OMAP3_ID_NAND |
75c57a35 TR |
278 | |
279 | /* NAND boot config */ | |
55f1b39f | 280 | #define CONFIG_SYS_NAND_BUSWIDTH_16BIT |
75c57a35 TR |
281 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
282 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 | |
283 | #define CONFIG_SYS_NAND_PAGE_SIZE 2048 | |
284 | #define CONFIG_SYS_NAND_OOBSIZE 64 | |
285 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) | |
286 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 | |
287 | #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ | |
288 | 10, 11, 12, 13} | |
289 | #define CONFIG_SYS_NAND_ECCSIZE 512 | |
290 | #define CONFIG_SYS_NAND_ECCBYTES 3 | |
3f719069 | 291 | #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW |
75c57a35 | 292 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 |
434f2cfc | 293 | /* NAND: SPL falcon mode configs */ |
294 | #ifdef CONFIG_SPL_OS_BOOT | |
295 | #define CONFIG_CMD_SPL_NAND_OFS 0x240000 | |
296 | #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000 | |
297 | #define CONFIG_CMD_SPL_WRITE_SIZE 0x2000 | |
298 | #endif | |
75c57a35 | 299 | |
f904cdbb | 300 | #endif /* __CONFIG_H */ |