]>
Commit | Line | Data |
---|---|---|
c474a8eb MK |
1 | /* |
2 | * Copyright (C) 2009 Samsung Electronics | |
3 | * Minkyu Kang <mk7.kang@samsung.com> | |
4 | * Kyungmin Park <kyungmin.park@samsung.com> | |
5 | * | |
6 | * Configuation settings for the SAMSUNG Universal (s5pc100) board. | |
7 | * | |
1a459660 | 8 | * SPDX-License-Identifier: GPL-2.0+ |
c474a8eb MK |
9 | */ |
10 | ||
11 | #ifndef __CONFIG_H | |
12 | #define __CONFIG_H | |
13 | ||
14 | /* High Level Configuration Options */ | |
c474a8eb | 15 | #define CONFIG_SAMSUNG 1 /* in a SAMSUNG core */ |
889a275d | 16 | #define CONFIG_S5P 1 /* which is in a S5P Family */ |
c474a8eb MK |
17 | #define CONFIG_S5PC110 1 /* which is in a S5PC110 */ |
18 | #define CONFIG_MACH_GONI 1 /* working with Goni */ | |
19 | ||
a45ddf7a | 20 | #include <linux/sizes.h> |
c474a8eb MK |
21 | #include <asm/arch/cpu.h> /* get chip and board defs */ |
22 | ||
23 | #define CONFIG_ARCH_CPU_INIT | |
c474a8eb | 24 | |
c474a8eb MK |
25 | /* input clock of PLL: has 24MHz input clock at S5PC110 */ |
26 | #define CONFIG_SYS_CLK_FREQ_C110 24000000 | |
27 | ||
28 | /* DRAM Base */ | |
29 | #define CONFIG_SYS_SDRAM_BASE 0x30000000 | |
30 | ||
35bea619 MK |
31 | /* Text Base */ |
32 | #define CONFIG_SYS_TEXT_BASE 0x34800000 | |
33 | ||
c474a8eb MK |
34 | #define CONFIG_SETUP_MEMORY_TAGS |
35 | #define CONFIG_CMDLINE_TAG | |
2ac9a35b | 36 | #define CONFIG_REVISION_TAG |
c474a8eb MK |
37 | #define CONFIG_INITRD_TAG |
38 | #define CONFIG_CMDLINE_EDITING | |
39 | ||
2ecd7797 | 40 | /* Size of malloc() pool before and after relocation */ |
2ecd7797 | 41 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (80 << 20)) |
a45ddf7a | 42 | |
c474a8eb MK |
43 | /* |
44 | * select serial console configuration | |
45 | */ | |
46 | #define CONFIG_SERIAL2 1 /* use SERIAL2 */ | |
c474a8eb | 47 | |
87f314e9 | 48 | /* MMC */ |
311757be | 49 | #define SDHCI_MAX_HOSTS 4 |
87f314e9 | 50 | |
96caf02f MK |
51 | /* PWM */ |
52 | #define CONFIG_PWM 1 | |
53 | ||
2d281b32 | 54 | /* USB Composite download gadget - g_dnl */ |
0fabb6af ŁM |
55 | #define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_32M |
56 | #define DFU_DEFAULT_POLL_TIMEOUT 300 | |
57 | ||
58 | /* TIZEN THOR downloader support */ | |
01acd6ab | 59 | #define CONFIG_USB_FUNCTION_THOR |
c474a8eb | 60 | |
2d281b32 | 61 | /* USB Samsung's IDs */ |
e6c0bc06 SP |
62 | |
63 | #define CONFIG_G_DNL_THOR_VENDOR_NUM 0x04E8 | |
0fabb6af | 64 | #define CONFIG_G_DNL_THOR_PRODUCT_NUM 0x685D |
124c5998 ŁM |
65 | #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525 |
66 | #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5 | |
c474a8eb MK |
67 | |
68 | /* Actual modem binary size is 16MiB. Add 2MiB for bad block handling */ | |
69 | #define MTDIDS_DEFAULT "onenand0=samsung-onenand" | |
70 | #define MTDPARTS_DEFAULT "mtdparts=samsung-onenand:1m(bootloader)"\ | |
71 | ",256k(params)"\ | |
72 | ",2816k(config)"\ | |
73 | ",8m(csa)"\ | |
74 | ",7m(kernel)"\ | |
75 | ",1m(log)"\ | |
76 | ",12m(modem)"\ | |
a45ddf7a | 77 | ",60m(qboot)\0" |
c474a8eb | 78 | |
2d281b32 MZ |
79 | /* partitions definitions */ |
80 | #define PARTS_CSA "csa-mmc" | |
81 | #define PARTS_BOOTLOADER "u-boot" | |
82 | #define PARTS_BOOT "boot" | |
83 | #define PARTS_ROOT "platform" | |
84 | #define PARTS_DATA "data" | |
85 | #define PARTS_CSC "csc" | |
86 | #define PARTS_UMS "ums" | |
87 | ||
88 | #define CONFIG_DFU_ALT \ | |
89 | "u-boot raw 0x80 0x400;" \ | |
90 | "uImage ext4 0 2;" \ | |
91 | "exynos3-goni.dtb ext4 0 2;" \ | |
92 | ""PARTS_ROOT" part 0 5\0" | |
93 | ||
94 | #define PARTS_DEFAULT \ | |
95 | "uuid_disk=${uuid_gpt_disk};" \ | |
96 | "name="PARTS_CSA",size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \ | |
97 | "name="PARTS_BOOTLOADER",size=60MiB," \ | |
98 | "uuid=${uuid_gpt_"PARTS_BOOTLOADER"};" \ | |
99 | "name="PARTS_BOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \ | |
100 | "name="PARTS_ROOT",size=1GiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \ | |
101 | "name="PARTS_DATA",size=3GiB,uuid=${uuid_gpt_"PARTS_DATA"};" \ | |
102 | "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \ | |
103 | "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \ | |
c474a8eb | 104 | |
a45ddf7a | 105 | #define CONFIG_BOOTCOMMAND "run mmcboot" |
c474a8eb MK |
106 | |
107 | #define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0" | |
108 | ||
a45ddf7a | 109 | #define CONFIG_RAMDISK_BOOT "root=/dev/ram0 rw rootfstype=ext4" \ |
c474a8eb MK |
110 | " ${console} ${meminfo}" |
111 | ||
112 | #define CONFIG_COMMON_BOOT "${console} ${meminfo} ${mtdparts}" | |
113 | ||
c474a8eb MK |
114 | #define CONFIG_UPDATEB "updateb=onenand erase 0x0 0x100000;" \ |
115 | " onenand write 0x32008000 0x0 0x100000\0" | |
116 | ||
2ac9a35b PW |
117 | #define CONFIG_MISC_COMMON |
118 | #define CONFIG_MISC_INIT_R | |
119 | ||
c474a8eb | 120 | #define CONFIG_ENV_OVERWRITE |
2ac9a35b PW |
121 | #define CONFIG_ENV_VARS_UBOOT_CONFIG |
122 | #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG | |
c474a8eb MK |
123 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
124 | CONFIG_UPDATEB \ | |
125 | "updatek=" \ | |
126 | "onenand erase 0xc00000 0x600000;" \ | |
127 | "onenand write 0x31008000 0xc00000 0x600000\0" \ | |
128 | "updateu=" \ | |
129 | "onenand erase 0x01560000 0x1eaa0000;" \ | |
130 | "onenand write 0x32000000 0x1260000 0x8C0000\0" \ | |
131 | "bootk=" \ | |
a45ddf7a | 132 | "run loaduimage;" \ |
c474a8eb MK |
133 | "bootm 0x30007FC0\0" \ |
134 | "flashboot=" \ | |
135 | "set bootargs root=/dev/mtdblock${bootblock} " \ | |
a45ddf7a | 136 | "rootfstype=${rootfstype} ${opts} " \ |
c474a8eb MK |
137 | "${lcdinfo} " CONFIG_COMMON_BOOT "; run bootk\0" \ |
138 | "ubifsboot=" \ | |
139 | "set bootargs root=ubi0!rootfs rootfstype=ubifs " \ | |
a45ddf7a | 140 | "${opts} ${lcdinfo} " \ |
c474a8eb MK |
141 | CONFIG_COMMON_BOOT "; run bootk\0" \ |
142 | "tftpboot=" \ | |
143 | "set bootargs root=ubi0!rootfs rootfstype=ubifs " \ | |
a45ddf7a MZ |
144 | "${opts} ${lcdinfo} " CONFIG_COMMON_BOOT \ |
145 | "; tftp 0x30007FC0 uImage; bootm 0x30007FC0\0" \ | |
c474a8eb MK |
146 | "ramboot=" \ |
147 | "set bootargs " CONFIG_RAMDISK_BOOT \ | |
a45ddf7a | 148 | "initrd=0x33000000,8M ramdisk=8192\0" \ |
c474a8eb | 149 | "mmcboot=" \ |
a45ddf7a MZ |
150 | "set bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \ |
151 | "rootfstype=${rootfstype} ${opts} ${lcdinfo} " \ | |
c474a8eb MK |
152 | CONFIG_COMMON_BOOT "; run bootk\0" \ |
153 | "boottrace=setenv opts initcall_debug; run bootcmd\0" \ | |
154 | "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \ | |
155 | "verify=n\0" \ | |
a45ddf7a | 156 | "rootfstype=ext4\0" \ |
c474a8eb | 157 | "console=" CONFIG_DEFAULT_CONSOLE \ |
c474a8eb | 158 | "meminfo=mem=80M mem=256M@0x40000000 mem=128M@0x50000000\0" \ |
2d281b32 | 159 | "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x30007FC0 uImage\0" \ |
a45ddf7a MZ |
160 | "mmcdev=0\0" \ |
161 | "mmcbootpart=2\0" \ | |
162 | "mmcrootpart=5\0" \ | |
2d281b32 | 163 | "partitions=" PARTS_DEFAULT \ |
c474a8eb MK |
164 | "bootblock=9\0" \ |
165 | "ubiblock=8\0" \ | |
166 | "ubi=enabled\0" \ | |
2d281b32 MZ |
167 | "opts=always_resume=1\0" \ |
168 | "dfu_alt_info=" CONFIG_DFU_ALT "\0" | |
c474a8eb | 169 | |
c474a8eb | 170 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
c474a8eb | 171 | #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */ |
c474a8eb MK |
172 | /* Boot Argument Buffer Size */ |
173 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
174 | /* memtest works on */ | |
175 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE | |
176 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5000000) | |
177 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x4000000) | |
178 | ||
c474a8eb MK |
179 | /* Goni has 3 banks of DRAM, but swap the bank */ |
180 | #define CONFIG_NR_DRAM_BANKS 3 | |
181 | #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE /* OneDRAM Bank #0 */ | |
182 | #define PHYS_SDRAM_1_SIZE (80 << 20) /* 80 MB in Bank #0 */ | |
183 | #define PHYS_SDRAM_2 0x40000000 /* mDDR DMC1 Bank #1 */ | |
184 | #define PHYS_SDRAM_2_SIZE (256 << 20) /* 256 MB in Bank #1 */ | |
185 | #define PHYS_SDRAM_3 0x50000000 /* mDDR DMC2 Bank #2 */ | |
186 | #define PHYS_SDRAM_3_SIZE (128 << 20) /* 128 MB in Bank #2 */ | |
187 | ||
188 | #define CONFIG_SYS_MONITOR_BASE 0x00000000 | |
189 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* 256 KiB */ | |
190 | ||
191 | /* FLASH and environment organization */ | |
34ecd694 | 192 | #define CONFIG_MMC_DEFAULT_DEV 0 |
34ecd694 ŁM |
193 | #define CONFIG_SYS_MMC_ENV_DEV CONFIG_MMC_DEFAULT_DEV |
194 | #define CONFIG_ENV_SIZE 4096 | |
195 | #define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */ | |
196 | #define CONFIG_ENV_OVERWRITE | |
c474a8eb MK |
197 | |
198 | #define CONFIG_USE_ONENAND_BOARD_INIT | |
199 | #define CONFIG_SAMSUNG_ONENAND 1 | |
200 | #define CONFIG_SYS_ONENAND_BASE 0xB0000000 | |
201 | ||
a45ddf7a | 202 | /* write support for filesystems */ |
a45ddf7a MZ |
203 | #define CONFIG_EXT4_WRITE |
204 | ||
a3c274de | 205 | /* GPT */ |
a3c274de | 206 | |
177feff3 MK |
207 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000) |
208 | ||
e30824f4 | 209 | #define CONFIG_USB_GADGET_DWC2_OTG_PHY |
01acd6ab | 210 | #define CONFIG_USB_FUNCTION_MASS_STORAGE |
85776b02 | 211 | |
c474a8eb | 212 | #endif /* __CONFIG_H */ |