]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sh7757lcr.h
include/configs: drop default definitions of CONFIG_SYS_MAXARGS
[people/ms/u-boot.git] / include / configs / sh7757lcr.h
CommitLineData
8e9c897b
YS
1/*
2 * Configuation settings for the sh7757lcr board
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
8e9c897b
YS
7 */
8
9#ifndef __SH7757LCR_H
10#define __SH7757LCR_H
11
8e9c897b
YS
12#define CONFIG_CPU_SH7757 1
13#define CONFIG_SH7757LCR 1
3ed81645 14#define CONFIG_SH7757LCR_DDR_ECC 1
8e9c897b
YS
15
16#define CONFIG_SYS_TEXT_BASE 0x8ef80000
8e9c897b 17
18a40e84 18#define CONFIG_DISPLAY_BOARDINFO
8e9c897b
YS
19#undef CONFIG_SHOW_BOOT_PROGRESS
20
21/* MEMORY */
22#define SH7757LCR_SDRAM_BASE (0x80000000)
23#define SH7757LCR_SDRAM_SIZE (240 * 1024 * 1024)
24#define SH7757LCR_SDRAM_ECC_SETTING 0x0f000000 /* 240MByte */
25#define SH7757LCR_SDRAM_DVC_SIZE (16 * 1024 * 1024)
26
27#define CONFIG_SYS_LONGHELP
8e9c897b 28#define CONFIG_SYS_PBSIZE 256
8e9c897b
YS
29#define CONFIG_SYS_BARGSIZE 512
30#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
31
32/* SCIF */
8e9c897b 33#define CONFIG_CONS_SCIF2 1
8e9c897b
YS
34
35#define CONFIG_SYS_MEMTEST_START (SH7757LCR_SDRAM_BASE)
36#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
37 224 * 1024 * 1024)
38#undef CONFIG_SYS_ALT_MEMTEST
39#undef CONFIG_SYS_MEMTEST_SCRATCH
40#undef CONFIG_SYS_LOADS_BAUD_CHANGE
41
42#define CONFIG_SYS_SDRAM_BASE (SH7757LCR_SDRAM_BASE)
43#define CONFIG_SYS_SDRAM_SIZE (SH7757LCR_SDRAM_SIZE)
44#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + \
45 (128 + 16) * 1024 * 1024)
46
47#define CONFIG_SYS_MONITOR_BASE 0x00000000
48#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
49#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
50#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
51
8e9c897b 52/* Ether */
8e9c897b
YS
53#define CONFIG_SH_ETHER 1
54#define CONFIG_SH_ETHER_USE_PORT 0
55#define CONFIG_SH_ETHER_PHY_ADDR 1
56#define CONFIG_SH_ETHER_CACHE_WRITEBACK 1
0c2a37a5
YS
57#define CONFIG_BITBANGMII
58#define CONFIG_BITBANGMII_MULTI
a80a6619 59#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
8e9c897b
YS
60
61#define SH7757LCR_ETHERNET_MAC_BASE_SPI 0x000b0000
62#define SH7757LCR_SPI_SECTOR_SIZE (64 * 1024)
63#define SH7757LCR_ETHERNET_MAC_BASE SH7757LCR_ETHERNET_MAC_BASE_SPI
64#define SH7757LCR_ETHERNET_MAC_SIZE 17
65#define SH7757LCR_ETHERNET_NUM_CH 2
8e9c897b
YS
66
67/* Gigabit Ether */
68#define SH7757LCR_GIGA_ETHERNET_NUM_CH 2
69
70/* SPI */
71#define CONFIG_SH_SPI 1
72#define CONFIG_SH_SPI_BASE 0xfe002000
8e9c897b 73
566f63d5 74/* MMCIF */
566f63d5
YS
75#define CONFIG_SH_MMCIF 1
76#define CONFIG_SH_MMCIF_ADDR 0xffcb0000
77#define CONFIG_SH_MMCIF_CLK 48000000
78
8e9c897b
YS
79/* SH7757 board */
80#define SH7757LCR_SDRAM_PHYS_TOP 0x40000000
81#define SH7757LCR_GRA_OFFSET 0x1f000000
82#define SH7757LCR_PCIEBRG_ADDR_B0 0x000a0000
83#define SH7757LCR_PCIEBRG_SIZE_B0 (64 * 1024)
84#define SH7757LCR_PCIEBRG_ADDR 0x00090000
85#define SH7757LCR_PCIEBRG_SIZE (96 * 1024)
86
87/* ENV setting */
88#define CONFIG_ENV_IS_EMBEDDED
8e9c897b
YS
89#define CONFIG_ENV_SECT_SIZE (64 * 1024)
90#define CONFIG_ENV_ADDR (0x00080000)
91#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR)
92#define CONFIG_ENV_OVERWRITE 1
93#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
94#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
95#define CONFIG_EXTRA_ENV_SETTINGS \
96 "netboot=bootp; bootm\0"
97
98/* Board Clock */
99#define CONFIG_SYS_CLK_FREQ 48000000
684a501e
NI
100#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
101#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
8e9c897b 102#define CONFIG_SYS_TMU_CLK_DIV 4
8e9c897b 103#endif /* __SH7757LCR_H */