]> git.ipfire.org Git - thirdparty/qemu.git/blame - include/hw/i386/pc.h
Move QOM typedefs and add missing includes
[thirdparty/qemu.git] / include / hw / i386 / pc.h
CommitLineData
87ecb68b
PB
1#ifndef HW_PC_H
2#define HW_PC_H
376253ec 3
fe8ce968
PMD
4#include "qemu/notify.h"
5#include "qapi/qapi-types-common.h"
9521d42b 6#include "hw/boards.h"
0d09e41a 7#include "hw/block/fdc.h"
ebc29e1b 8#include "hw/block/flash.h"
f0bb276b 9#include "hw/i386/x86.h"
376253ec 10
ac35f13b 11#include "hw/acpi/acpi_dev_interface.h"
fe8ce968 12#include "hw/hotplug.h"
db1015e9 13#include "qom/object.h"
3459a625 14
7a10ef51
LPF
15#define HPET_INTCAP "hpet-intcap"
16
619d11e4
IM
17/**
18 * PCMachineState:
781bbd6b 19 * @acpi_dev: link to ACPI PM device that performs ACPI hotplug handling
e3cadac0 20 * @boot_cpus: number of present VCPUs
c26ae610 21 * @smp_dies: number of dies per one package
619d11e4 22 */
d5747cac
IM
23struct PCMachineState {
24 /*< private >*/
f0bb276b 25 X86MachineState parent_obj;
619d11e4
IM
26
27 /* <public> */
13fc8343
EH
28
29 /* State for other subsystems/APIs: */
9ebeed0c 30 Notifier machine_done;
781bbd6b 31
13fc8343 32 /* Pointers to devices and objects: */
781bbd6b 33 HotplugHandler *acpi_dev;
13fc8343 34 PCIBus *bus;
ebe15582 35 I2CBus *smbus;
ebc29e1b 36 PFlashCFI01 *flash[2];
6b8d1416 37 ISADevice *pcspk;
c87b1520 38
13fc8343 39 /* Configuration options: */
9a45729d 40 uint64_t max_ram_below_4g;
d1048bef 41 OnOffAuto vmport;
5fe79386 42
021746c1 43 bool acpi_build_enabled;
f5878b03
CM
44 bool smbus_enabled;
45 bool sata_enabled;
46 bool pit_enabled;
021746c1 47
dd4c2f01
EH
48 /* NUMA information: */
49 uint64_t numa_nodes;
50 uint64_t *node_mem;
cb135f59 51
091c466e
SK
52 /* ACPI Memory hotplug IO base address */
53 hwaddr memhp_io_base;
d5747cac
IM
54};
55
781bbd6b 56#define PC_MACHINE_ACPI_DEVICE_PROP "acpi-device"
9a45729d 57#define PC_MACHINE_MAX_RAM_BELOW_4G "max-ram-below-4g"
f2ffbe2b 58#define PC_MACHINE_DEVMEM_REGION_SIZE "device-memory-region-size"
9b23cfb7 59#define PC_MACHINE_VMPORT "vmport"
be232eb0 60#define PC_MACHINE_SMBUS "smbus"
272f0428 61#define PC_MACHINE_SATA "sata"
feddd2fd 62#define PC_MACHINE_PIT "pit"
781bbd6b 63
95bee274
IM
64/**
65 * PCMachineClass:
13fc8343 66 *
13fc8343
EH
67 * Compat fields:
68 *
16a9e8a5
EH
69 * @enforce_aligned_dimm: check that DIMM's address/size is aligned by
70 * backend's alignment value if provided
13fc8343
EH
71 * @acpi_data_size: Size of the chunk of memory at the top of RAM
72 * for the BIOS ACPI tables and other BIOS
73 * datastructures.
74 * @gigabyte_align: Make sure that guest addresses aligned at
75 * 1Gbyte boundaries get mapped to host
76 * addresses aligned at 1Gbyte boundaries. This
77 * way we can use 1GByte pages in the host.
78 *
95bee274 79 */
db1015e9 80struct PCMachineClass {
d5747cac 81 /*< private >*/
f0bb276b 82 X86MachineClass parent_class;
95bee274
IM
83
84 /*< public >*/
13fc8343 85
13fc8343 86 /* Device configuration: */
7102fa70 87 bool pci_enabled;
13fc8343 88 bool kvmclock_enabled;
4b9c264b 89 const char *default_nic_model;
13fc8343
EH
90
91 /* Compat options: */
92
0788a56b
EH
93 /* Default CPU model version. See x86_cpu_set_default_version(). */
94 int default_cpu_version;
95
13fc8343 96 /* ACPI compat: */
7102fa70
EH
97 bool has_acpi_build;
98 bool rsdp_in_ram;
13fc8343
EH
99 int legacy_acpi_table_size;
100 unsigned acpi_data_size;
ebe15582 101 bool do_not_add_smb_acpi;
13fc8343
EH
102
103 /* SMBIOS compat: */
7102fa70
EH
104 bool smbios_defaults;
105 bool smbios_legacy_mode;
106 bool smbios_uuid_encoded;
13fc8343
EH
107
108 /* RAM / address space compat: */
7102fa70
EH
109 bool gigabyte_align;
110 bool has_reserved_memory;
16a9e8a5 111 bool enforce_aligned_dimm;
13fc8343 112 bool broken_reserved_end;
36f96c4b 113
679dd1a9
IM
114 /* generate legacy CPU hotplug AML */
115 bool legacy_cpu_hotplug;
98e753a6
IM
116
117 /* use DMA capable linuxboot option rom */
118 bool linuxboot_dma_enabled;
fda672b5
SG
119
120 /* use PVH to load kernels that support this feature */
121 bool pvh_enabled;
db1015e9
EH
122};
123typedef struct PCMachineClass PCMachineClass;
d5747cac 124
d5747cac
IM
125#define TYPE_PC_MACHINE "generic-pc-machine"
126#define PC_MACHINE(obj) \
127 OBJECT_CHECK(PCMachineState, (obj), TYPE_PC_MACHINE)
128#define PC_MACHINE_GET_CLASS(obj) \
129 OBJECT_GET_CLASS(PCMachineClass, (obj), TYPE_PC_MACHINE)
130#define PC_MACHINE_CLASS(klass) \
131 OBJECT_CLASS_CHECK(PCMachineClass, (klass), TYPE_PC_MACHINE)
132
d665d696
PB
133/* ioapic.c */
134
417258f1
PMD
135GSIState *pc_gsi_create(qemu_irq **irqs, bool pci_enabled);
136
87ecb68b
PB
137/* pc.c */
138extern int fd_bootchk;
139
845773ab
IY
140void pc_acpi_smi_interrupt(void *opaque, int irq, int level);
141
a0628599 142void pc_hot_add_cpu(MachineState *ms, const int64_t id, Error **errp);
6f479566 143void pc_smp_parse(MachineState *ms, QemuOpts *opts);
3459a625 144
e4e8ba04 145void pc_guest_info_init(PCMachineState *pcms);
3459a625 146
39848901
IM
147#define PCI_HOST_PROP_PCI_HOLE_START "pci-hole-start"
148#define PCI_HOST_PROP_PCI_HOLE_END "pci-hole-end"
149#define PCI_HOST_PROP_PCI_HOLE64_START "pci-hole64-start"
150#define PCI_HOST_PROP_PCI_HOLE64_END "pci-hole64-end"
151#define PCI_HOST_PROP_PCI_HOLE64_SIZE "pci-hole64-size"
401f2f3e
EV
152#define PCI_HOST_BELOW_4G_MEM_SIZE "below-4g-mem-size"
153#define PCI_HOST_ABOVE_4G_MEM_SIZE "above-4g-mem-size"
1466cef3 154
39848901 155
83d08f26
MT
156void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
157 MemoryRegion *pci_address_space);
39848901 158
7bc35e0f 159void xen_load_linux(PCMachineState *pcms);
5934e216
EH
160void pc_memory_init(PCMachineState *pcms,
161 MemoryRegion *system_memory,
162 MemoryRegion *rom_memory,
163 MemoryRegion **ram_memory);
9fa99d25 164uint64_t pc_pci_hole64_start(void);
48a18b3c 165DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus);
10e2483b
GH
166void pc_basic_device_init(struct PCMachineState *pcms,
167 ISABus *isa_bus, qemu_irq *gsi,
1611977c 168 ISADevice **rtc_state,
fd53c87c 169 bool create_fdctrl,
3a87d009 170 uint32_t hpet_irqs);
48a18b3c 171void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd);
23d30407 172void pc_cmos_init(PCMachineState *pcms,
220a8846 173 BusState *ide0, BusState *ide1,
63ffb564 174 ISADevice *s);
4b9c264b 175void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus);
845773ab 176void pc_pci_device_init(PCIBus *pci_bus);
8e78eb28 177
f885f1ea 178typedef void (*cpu_set_smm_t)(int smm, void *arg);
f885f1ea 179
4501d317 180void pc_i8259_create(ISABus *isa_bus, qemu_irq *i8259_irqs);
a39e3564 181
424e4a87
RK
182ISADevice *pc_find_fdc0(void);
183
d3e07dc8 184/* port92.c */
d812b3d6
EV
185#define PORT92_A20_LINE "a20"
186
d3e07dc8
PMD
187#define TYPE_PORT92 "port92"
188
cbc5b5f3 189/* pc_sysfw.c */
ebc29e1b 190void pc_system_flash_create(PCMachineState *pcms);
dd29b5c3 191void pc_system_flash_cleanup_unused(PCMachineState *pcms);
5e640a9e 192void pc_system_firmware_init(PCMachineState *pcms, MemoryRegion *rom_memory);
cbc5b5f3 193
ac35f13b
IM
194/* acpi-build.c */
195void pc_madt_cpu_entry(AcpiDeviceIf *adev, int uid,
80e5db30 196 const CPUArchIdList *apic_ids, GArray *entry);
ac35f13b 197
3ff3c5d3
CH
198extern GlobalProperty pc_compat_5_1[];
199extern const size_t pc_compat_5_1_len;
200
541aaa1d
CH
201extern GlobalProperty pc_compat_5_0[];
202extern const size_t pc_compat_5_0_len;
203
3eb74d20
CH
204extern GlobalProperty pc_compat_4_2[];
205extern const size_t pc_compat_4_2_len;
206
9aec2e52
CH
207extern GlobalProperty pc_compat_4_1[];
208extern const size_t pc_compat_4_1_len;
209
9bf2650b
CH
210extern GlobalProperty pc_compat_4_0[];
211extern const size_t pc_compat_4_0_len;
212
abd93cc7
MAL
213extern GlobalProperty pc_compat_3_1[];
214extern const size_t pc_compat_3_1_len;
84e060bf 215
ddb3235d
MAL
216extern GlobalProperty pc_compat_3_0[];
217extern const size_t pc_compat_3_0_len;
9b4cf107 218
0d47310b
MAL
219extern GlobalProperty pc_compat_2_12[];
220extern const size_t pc_compat_2_12_len;
968ee4ad 221
43df70a9
MAL
222extern GlobalProperty pc_compat_2_11[];
223extern const size_t pc_compat_2_11_len;
df47ce8a 224
503224f4
MAL
225extern GlobalProperty pc_compat_2_10[];
226extern const size_t pc_compat_2_10_len;
a6fd5b0e 227
3e803152
MAL
228extern GlobalProperty pc_compat_2_9[];
229extern const size_t pc_compat_2_9_len;
465238d9 230
edc24ccd
MAL
231extern GlobalProperty pc_compat_2_8[];
232extern const size_t pc_compat_2_8_len;
abc62c89 233
5a995064
MAL
234extern GlobalProperty pc_compat_2_7[];
235extern const size_t pc_compat_2_7_len;
14c985cf 236
ff8f261f
MAL
237extern GlobalProperty pc_compat_2_6[];
238extern const size_t pc_compat_2_6_len;
d86c1451 239
fe759610
MAL
240extern GlobalProperty pc_compat_2_5[];
241extern const size_t pc_compat_2_5_len;
240240d5 242
2f99b9c2
MAL
243extern GlobalProperty pc_compat_2_4[];
244extern const size_t pc_compat_2_4_len;
245
8995dd90
MAL
246extern GlobalProperty pc_compat_2_3[];
247extern const size_t pc_compat_2_3_len;
248
1c30044e
MAL
249extern GlobalProperty pc_compat_2_2[];
250extern const size_t pc_compat_2_2_len;
251
c4fc5695
MAL
252extern GlobalProperty pc_compat_2_1[];
253extern const size_t pc_compat_2_1_len;
254
a310e653
MAL
255extern GlobalProperty pc_compat_2_0[];
256extern const size_t pc_compat_2_0_len;
257
258extern GlobalProperty pc_compat_1_7[];
259extern const size_t pc_compat_1_7_len;
260
261extern GlobalProperty pc_compat_1_6[];
262extern const size_t pc_compat_1_6_len;
263
264extern GlobalProperty pc_compat_1_5[];
265extern const size_t pc_compat_1_5_len;
266
267extern GlobalProperty pc_compat_1_4[];
268extern const size_t pc_compat_1_4_len;
269
cd6c1b70
EH
270/* Helper for setting model-id for CPU models that changed model-id
271 * depending on QEMU versions up to QEMU 2.4.
272 */
273#define PC_CPU_MODEL_IDS(v) \
6c36bddf
EH
274 { "qemu32-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },\
275 { "qemu64-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },\
276 { "athlon-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },
cd6c1b70 277
25519b06 278#define DEFINE_PC_MACHINE(suffix, namestr, initfn, optsfn) \
865906f7
EH
279 static void pc_machine_##suffix##_class_init(ObjectClass *oc, void *data) \
280 { \
281 MachineClass *mc = MACHINE_CLASS(oc); \
282 optsfn(mc); \
865906f7
EH
283 mc->init = initfn; \
284 } \
285 static const TypeInfo pc_machine_type_##suffix = { \
286 .name = namestr TYPE_MACHINE_SUFFIX, \
287 .parent = TYPE_PC_MACHINE, \
288 .class_init = pc_machine_##suffix##_class_init, \
289 }; \
61f219df
EH
290 static void pc_machine_init_##suffix(void) \
291 { \
865906f7 292 type_register(&pc_machine_type_##suffix); \
61f219df 293 } \
0e6aac87 294 type_init(pc_machine_init_##suffix)
61f219df 295
bd8107d7 296extern void igd_passthrough_isa_bridge_create(PCIBus *bus, uint16_t gpu_dev_id);
87ecb68b 297#endif