]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/aarch64.h
aarch64: Add support for (M)ADDPT and (M)SUBPT instructions
[thirdparty/binutils-gdb.git] / include / opcode / aarch64.h
CommitLineData
a06ea964
NC
1/* AArch64 assembler/disassembler support.
2
fd67aa11 3 Copyright (C) 2009-2024 Free Software Foundation, Inc.
a06ea964
NC
4 Contributed by ARM Ltd.
5
6 This file is part of GNU Binutils.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the license, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING3. If not,
20 see <http://www.gnu.org/licenses/>. */
21
22#ifndef OPCODE_AARCH64_H
23#define OPCODE_AARCH64_H
24
25#include "bfd.h"
3dfb1b6d 26#include <stdint.h>
a06ea964
NC
27#include <assert.h>
28#include <stdlib.h>
29
76a4c1e0
AB
30#include "dis-asm.h"
31
d3e12b29
YQ
32#ifdef __cplusplus
33extern "C" {
34#endif
35
a06ea964
NC
36/* The offset for pc-relative addressing is currently defined to be 0. */
37#define AARCH64_PCREL_OFFSET 0
38
39typedef uint32_t aarch64_insn;
40
4abb672a
RS
41/* An enum containing all known CPU features. The values act as bit positions
42 into aarch64_feature_set. */
43enum aarch64_feature_bit {
44 /* All processors. */
45 AARCH64_FEATURE_V8,
46 /* ARMv8.6 processors. */
47 AARCH64_FEATURE_V8_6A,
48 /* Bfloat16 insns. */
49 AARCH64_FEATURE_BFLOAT16,
50 /* Armv8-A processors. */
51 AARCH64_FEATURE_V8A,
52 /* SVE2 instructions. */
53 AARCH64_FEATURE_SVE2,
54 /* ARMv8.2 processors. */
55 AARCH64_FEATURE_V8_2A,
56 /* ARMv8.3 processors. */
57 AARCH64_FEATURE_V8_3A,
58 AARCH64_FEATURE_SVE2_AES,
59 AARCH64_FEATURE_SVE2_BITPERM,
60 AARCH64_FEATURE_SVE2_SM4,
61 AARCH64_FEATURE_SVE2_SHA3,
62 /* ARMv8.4 processors. */
63 AARCH64_FEATURE_V8_4A,
64 /* Armv8-R processors. */
65 AARCH64_FEATURE_V8R,
66 /* Armv8.7 processors. */
67 AARCH64_FEATURE_V8_7A,
68 /* Scalable Matrix Extension. */
69 AARCH64_FEATURE_SME,
70 /* Atomic 64-byte load/store. */
71 AARCH64_FEATURE_LS64,
72 /* v8.3 Pointer Authentication. */
d6a14e41 73 AARCH64_FEATURE_PAUTH,
4abb672a
RS
74 /* FP instructions. */
75 AARCH64_FEATURE_FP,
76 /* SIMD instructions. */
77 AARCH64_FEATURE_SIMD,
78 /* CRC instructions. */
79 AARCH64_FEATURE_CRC,
80 /* LSE instructions. */
81 AARCH64_FEATURE_LSE,
82 /* PAN instructions. */
83 AARCH64_FEATURE_PAN,
84 /* LOR instructions. */
85 AARCH64_FEATURE_LOR,
86 /* v8.1 SIMD instructions. */
87 AARCH64_FEATURE_RDMA,
88 /* v8.1 features. */
89 AARCH64_FEATURE_V8_1A,
90 /* v8.2 FP16 instructions. */
91 AARCH64_FEATURE_F16,
92 /* RAS Extensions. */
93 AARCH64_FEATURE_RAS,
94 /* Statistical Profiling. */
95 AARCH64_FEATURE_PROFILE,
96 /* SVE instructions. */
97 AARCH64_FEATURE_SVE,
98 /* RCPC instructions. */
99 AARCH64_FEATURE_RCPC,
36891070
AC
100 /* RCPC2 instructions. */
101 AARCH64_FEATURE_RCPC2,
4abb672a
RS
102 /* Complex # instructions. */
103 AARCH64_FEATURE_COMPNUM,
227af30e
AC
104 /* JavaScript conversion instructions. */
105 AARCH64_FEATURE_JSCVT,
4abb672a
RS
106 /* Dot Product instructions. */
107 AARCH64_FEATURE_DOTPROD,
108 /* SM3 & SM4 instructions. */
109 AARCH64_FEATURE_SM4,
110 /* SHA2 instructions. */
111 AARCH64_FEATURE_SHA2,
112 /* SHA3 instructions. */
113 AARCH64_FEATURE_SHA3,
114 /* AES instructions. */
115 AARCH64_FEATURE_AES,
116 /* v8.2 FP16FML ins. */
117 AARCH64_FEATURE_F16_FML,
118 /* ARMv8.5 processors. */
119 AARCH64_FEATURE_V8_5A,
120 /* v8.5 Flag Manipulation version 2. */
121 AARCH64_FEATURE_FLAGMANIP,
122 /* FRINT[32,64][Z,X] insns. */
123 AARCH64_FEATURE_FRINTTS,
124 /* SB instruction. */
125 AARCH64_FEATURE_SB,
126 /* Execution and Data Prediction Restriction instructions. */
127 AARCH64_FEATURE_PREDRES,
128 /* DC CVADP. */
129 AARCH64_FEATURE_CVADP,
130 /* Random Number instructions. */
131 AARCH64_FEATURE_RNG,
4abb672a
RS
132 /* SCXTNUM_ELx. */
133 AARCH64_FEATURE_SCXTNUM,
134 /* ID_PFR2 instructions. */
135 AARCH64_FEATURE_ID_PFR2,
136 /* SSBS mechanism enabled. */
137 AARCH64_FEATURE_SSBS,
138 /* Memory Tagging Extension. */
139 AARCH64_FEATURE_MEMTAG,
140 /* Transactional Memory Extension. */
141 AARCH64_FEATURE_TME,
43291582
AC
142 /* XS memory attribute. */
143 AARCH64_FEATURE_XS,
59255bf7
AC
144 /* WFx instructions with timeout. */
145 AARCH64_FEATURE_WFXT,
4abb672a
RS
146 /* Standardization of memory operations. */
147 AARCH64_FEATURE_MOPS,
148 /* Hinted conditional branches. */
149 AARCH64_FEATURE_HBC,
150 /* Matrix Multiply instructions. */
151 AARCH64_FEATURE_I8MM,
152 AARCH64_FEATURE_F32MM,
153 AARCH64_FEATURE_F64MM,
154 /* v8.4 Flag Manipulation. */
155 AARCH64_FEATURE_FLAGM,
156 /* Armv9.0-A processors. */
157 AARCH64_FEATURE_V9A,
158 /* SME F64F64. */
159 AARCH64_FEATURE_SME_F64F64,
160 /* SME I16I64. */
161 AARCH64_FEATURE_SME_I16I64,
162 /* Armv8.8 processors. */
163 AARCH64_FEATURE_V8_8A,
164 /* Common Short Sequence Compression instructions. */
165 AARCH64_FEATURE_CSSC,
8cee11ca 166 /* Armv8.9-A processors. */
167 AARCH64_FEATURE_V8_9A,
6c0ecdba
SP
168 /* Check Feature Status Extension. */
169 AARCH64_FEATURE_CHK,
f985c251 170 /* Guarded Control Stack. */
171 AARCH64_FEATURE_GCS,
43e228e9
SP
172 /* SPE Call Return branch records. */
173 AARCH64_FEATURE_SPE_CRR,
174 /* SPE Filter by data source. */
175 AARCH64_FEATURE_SPE_FDS,
176 /* Additional SPE events. */
177 AARCH64_FEATURE_SPEv1p4,
4abb672a 178 /* SME2. */
d86dbbea 179 AARCH64_FEATURE_SME2,
9203a155
VDN
180 /* Translation Hardening Extension. */
181 AARCH64_FEATURE_THE,
f0d70d8e
VDN
182 /* LSE128. */
183 AARCH64_FEATURE_LSE128,
311276f1
SP
184 /* ARMv8.9-A RAS Extensions. */
185 AARCH64_FEATURE_RASv2,
186 /* System Control Register2. */
187 AARCH64_FEATURE_SCTLR2,
188 /* Fine Grained Traps. */
189 AARCH64_FEATURE_FGT2,
190 /* Physical Fault Address. */
191 AARCH64_FEATURE_PFAR,
281fda33
SP
192 /* Address Translate Stage 1. */
193 AARCH64_FEATURE_ATS1A,
44167ca8
SP
194 /* Memory Attribute Index Enhancement. */
195 AARCH64_FEATURE_AIE,
196 /* Stage 1 Permission Indirection Extension. */
197 AARCH64_FEATURE_S1PIE,
198 /* Stage 2 Permission Indirection Extension. */
199 AARCH64_FEATURE_S2PIE,
200 /* Stage 1 Permission Overlay Extension. */
201 AARCH64_FEATURE_S1POE,
202 /* Stage 2 Permission Overlay Extension. */
203 AARCH64_FEATURE_S2POE,
204 /* Extension to Translation Control Registers. */
205 AARCH64_FEATURE_TCR2,
88b5a8ae
AC
206 /* Speculation Prediction Restriction instructions. */
207 AARCH64_FEATURE_PREDRES2,
d645278c
AC
208 /* Instrumentation Extension. */
209 AARCH64_FEATURE_ITE,
7b08cc32
VDN
210 /* 128-bit page table descriptor, system registers
211 and isntructions. */
212 AARCH64_FEATURE_D128,
15f3b5ba
SJ
213 /* Armv8.9-A/Armv9.4-A architecture Debug extension. */
214 AARCH64_FEATURE_DEBUGv8p9,
215 /* Performance Monitors Extension. */
216 AARCH64_FEATURE_PMUv3p9,
217 /* Performance Monitors Snapshots Extension. */
218 AARCH64_FEATURE_PMUv3_SS,
219 /* Performance Monitors Instruction Counter Extension. */
220 AARCH64_FEATURE_PMUv3_ICNTR,
221 /* Performance Monitors Synchronous-Exception-Based Event Extension. */
222 AARCH64_FEATURE_SEBEP,
7e8d2d87
SP
223 /* SVE2.1 and SME2.1 non-widening BFloat16 instructions. */
224 AARCH64_FEATURE_B16B16,
89e06ec1
SP
225 /* SME2.1 instructions. */
226 AARCH64_FEATURE_SME2p1,
88601c2d
SP
227 /* SVE2.1 instructions. */
228 AARCH64_FEATURE_SVE2p1,
9e263f69
VDN
229 /* RCPC3 instructions. */
230 AARCH64_FEATURE_RCPC3,
4792a423
YK
231 /* Checked Pointer Arithmetic instructions. */
232 AARCH64_FEATURE_CPA,
d86dbbea 233 AARCH64_NUM_FEATURES
4abb672a
RS
234};
235
236/* These macros take an initial argument X that gives the index into
237 an aarch64_feature_set. The macros then return the bitmask for
238 that array index. */
239
240/* A mask in which feature bit BIT is set and all other bits are clear. */
241#define AARCH64_UINT64_BIT(X, BIT) \
242 ((X) == (BIT) / 64 ? 1ULL << (BIT) % 64 : 0)
243
244/* A mask that includes only AARCH64_FEATURE_<NAME>. */
245#define AARCH64_FEATBIT(X, NAME) \
246 AARCH64_UINT64_BIT (X, AARCH64_FEATURE_##NAME)
247
248/* A mask of the features that are enabled by each architecture version,
249 excluding those that are inherited from other architecture versions. */
250#define AARCH64_ARCH_V8A_FEATURES(X) (AARCH64_FEATBIT (X, V8A) \
251 | AARCH64_FEATBIT (X, FP) \
252 | AARCH64_FEATBIT (X, RAS) \
6c0ecdba
SP
253 | AARCH64_FEATBIT (X, SIMD) \
254 | AARCH64_FEATBIT (X, CHK))
4abb672a
RS
255#define AARCH64_ARCH_V8_1A_FEATURES(X) (AARCH64_FEATBIT (X, V8_1A) \
256 | AARCH64_FEATBIT (X, CRC) \
257 | AARCH64_FEATBIT (X, LSE) \
258 | AARCH64_FEATBIT (X, PAN) \
259 | AARCH64_FEATBIT (X, LOR) \
260 | AARCH64_FEATBIT (X, RDMA))
261#define AARCH64_ARCH_V8_2A_FEATURES(X) (AARCH64_FEATBIT (X, V8_2A))
262#define AARCH64_ARCH_V8_3A_FEATURES(X) (AARCH64_FEATBIT (X, V8_3A) \
d6a14e41 263 | AARCH64_FEATBIT (X, PAUTH) \
4abb672a 264 | AARCH64_FEATBIT (X, RCPC) \
227af30e
AC
265 | AARCH64_FEATBIT (X, COMPNUM) \
266 | AARCH64_FEATBIT (X, JSCVT))
4abb672a 267#define AARCH64_ARCH_V8_4A_FEATURES(X) (AARCH64_FEATBIT (X, V8_4A) \
36891070 268 | AARCH64_FEATBIT (X, RCPC2) \
4abb672a
RS
269 | AARCH64_FEATBIT (X, DOTPROD) \
270 | AARCH64_FEATBIT (X, FLAGM) \
271 | AARCH64_FEATBIT (X, F16_FML))
272#define AARCH64_ARCH_V8_5A_FEATURES(X) (AARCH64_FEATBIT (X, V8_5A) \
273 | AARCH64_FEATBIT (X, FLAGMANIP) \
274 | AARCH64_FEATBIT (X, FRINTTS) \
275 | AARCH64_FEATBIT (X, SB) \
276 | AARCH64_FEATBIT (X, PREDRES) \
277 | AARCH64_FEATBIT (X, CVADP) \
4abb672a
RS
278 | AARCH64_FEATBIT (X, SCXTNUM) \
279 | AARCH64_FEATBIT (X, ID_PFR2) \
280 | AARCH64_FEATBIT (X, SSBS))
281#define AARCH64_ARCH_V8_6A_FEATURES(X) (AARCH64_FEATBIT (X, V8_6A) \
282 | AARCH64_FEATBIT (X, BFLOAT16) \
283 | AARCH64_FEATBIT (X, I8MM))
284#define AARCH64_ARCH_V8_7A_FEATURES(X) (AARCH64_FEATBIT (X, V8_7A) \
43291582 285 | AARCH64_FEATBIT (X, XS) \
59255bf7 286 | AARCH64_FEATBIT (X, WFXT) \
4abb672a
RS
287 | AARCH64_FEATBIT (X, LS64))
288#define AARCH64_ARCH_V8_8A_FEATURES(X) (AARCH64_FEATBIT (X, V8_8A) \
289 | AARCH64_FEATBIT (X, MOPS) \
290 | AARCH64_FEATBIT (X, HBC))
43e228e9
SP
291#define AARCH64_ARCH_V8_9A_FEATURES(X) (AARCH64_FEATBIT (X, V8_9A) \
292 | AARCH64_FEATBIT (X, SPEv1p4) \
293 | AARCH64_FEATBIT (X, SPE_CRR) \
311276f1
SP
294 | AARCH64_FEATBIT (X, SPE_FDS) \
295 | AARCH64_FEATBIT (X, RASv2) \
296 | AARCH64_FEATBIT (X, SCTLR2) \
297 | AARCH64_FEATBIT (X, FGT2) \
281fda33 298 | AARCH64_FEATBIT (X, PFAR) \
44167ca8
SP
299 | AARCH64_FEATBIT (X, ATS1A) \
300 | AARCH64_FEATBIT (X, AIE) \
301 | AARCH64_FEATBIT (X, S1PIE) \
302 | AARCH64_FEATBIT (X, S2PIE) \
303 | AARCH64_FEATBIT (X, S1POE) \
304 | AARCH64_FEATBIT (X, S2POE) \
305 | AARCH64_FEATBIT (X, TCR2) \
15f3b5ba
SJ
306 | AARCH64_FEATBIT (X, DEBUGv8p9) \
307 | AARCH64_FEATBIT (X, PMUv3p9) \
308 | AARCH64_FEATBIT (X, PMUv3_SS) \
309 | AARCH64_FEATBIT (X, PMUv3_ICNTR) \
310 | AARCH64_FEATBIT (X, SEBEP) \
b0104cdb 311 | AARCH64_FEATBIT (X, PREDRES2) \
44167ca8 312 )
4abb672a
RS
313
314#define AARCH64_ARCH_V9A_FEATURES(X) (AARCH64_FEATBIT (X, V9A) \
315 | AARCH64_FEATBIT (X, F16) \
316 | AARCH64_FEATBIT (X, SVE) \
317 | AARCH64_FEATBIT (X, SVE2))
318#define AARCH64_ARCH_V9_1A_FEATURES(X) AARCH64_ARCH_V8_6A_FEATURES (X)
319#define AARCH64_ARCH_V9_2A_FEATURES(X) AARCH64_ARCH_V8_7A_FEATURES (X)
320#define AARCH64_ARCH_V9_3A_FEATURES(X) AARCH64_ARCH_V8_8A_FEATURES (X)
b0104cdb 321#define AARCH64_ARCH_V9_4A_FEATURES(X) AARCH64_ARCH_V8_9A_FEATURES (X)
35180222 322
a06ea964 323/* Architectures are the sum of the base and extensions. */
4abb672a
RS
324#define AARCH64_ARCH_V8A(X) (AARCH64_FEATBIT (X, V8) \
325 | AARCH64_ARCH_V8A_FEATURES (X))
326#define AARCH64_ARCH_V8_1A(X) (AARCH64_ARCH_V8A (X) \
327 | AARCH64_ARCH_V8_1A_FEATURES (X))
328#define AARCH64_ARCH_V8_2A(X) (AARCH64_ARCH_V8_1A (X) \
329 | AARCH64_ARCH_V8_2A_FEATURES (X))
330#define AARCH64_ARCH_V8_3A(X) (AARCH64_ARCH_V8_2A (X) \
331 | AARCH64_ARCH_V8_3A_FEATURES (X))
332#define AARCH64_ARCH_V8_4A(X) (AARCH64_ARCH_V8_3A (X) \
333 | AARCH64_ARCH_V8_4A_FEATURES (X))
334#define AARCH64_ARCH_V8_5A(X) (AARCH64_ARCH_V8_4A (X) \
335 | AARCH64_ARCH_V8_5A_FEATURES (X))
336#define AARCH64_ARCH_V8_6A(X) (AARCH64_ARCH_V8_5A (X) \
337 | AARCH64_ARCH_V8_6A_FEATURES (X))
338#define AARCH64_ARCH_V8_7A(X) (AARCH64_ARCH_V8_6A (X) \
339 | AARCH64_ARCH_V8_7A_FEATURES (X))
340#define AARCH64_ARCH_V8_8A(X) (AARCH64_ARCH_V8_7A (X) \
341 | AARCH64_ARCH_V8_8A_FEATURES (X))
8cee11ca 342#define AARCH64_ARCH_V8_9A(X) (AARCH64_ARCH_V8_8A (X) \
343 | AARCH64_ARCH_V8_9A_FEATURES (X))
4abb672a
RS
344#define AARCH64_ARCH_V8R(X) ((AARCH64_ARCH_V8_4A (X) \
345 | AARCH64_FEATBIT (X, V8R)) \
346 & ~AARCH64_FEATBIT (X, V8A) \
347 & ~AARCH64_FEATBIT (X, LOR))
348
349#define AARCH64_ARCH_V9A(X) (AARCH64_ARCH_V8_5A (X) \
350 | AARCH64_ARCH_V9A_FEATURES (X))
351#define AARCH64_ARCH_V9_1A(X) (AARCH64_ARCH_V9A (X) \
352 | AARCH64_ARCH_V9_1A_FEATURES (X))
353#define AARCH64_ARCH_V9_2A(X) (AARCH64_ARCH_V9_1A (X) \
354 | AARCH64_ARCH_V9_2A_FEATURES (X))
355#define AARCH64_ARCH_V9_3A(X) (AARCH64_ARCH_V9_2A (X) \
356 | AARCH64_ARCH_V9_3A_FEATURES (X))
8cee11ca 357#define AARCH64_ARCH_V9_4A(X) (AARCH64_ARCH_V9_3A (X) \
358 | AARCH64_ARCH_V9_4A_FEATURES (X))
4abb672a
RS
359
360#define AARCH64_ARCH_NONE(X) 0
a06ea964
NC
361
362/* CPU-specific features. */
d86dbbea
RS
363typedef struct {
364 uint64_t flags[(AARCH64_NUM_FEATURES + 63) / 64];
365} aarch64_feature_set;
a06ea964 366
4abb672a 367#define AARCH64_CPU_HAS_FEATURE(CPU,FEAT) \
d86dbbea
RS
368 ((~(CPU).flags[0] & AARCH64_FEATBIT (0, FEAT)) == 0 \
369 && (~(CPU).flags[1] & AARCH64_FEATBIT (1, FEAT)) == 0)
4abb672a 370
93d8990c 371#define AARCH64_CPU_HAS_ALL_FEATURES(CPU,FEAT) \
d86dbbea
RS
372 ((~(CPU).flags[0] & (FEAT).flags[0]) == 0 \
373 && (~(CPU).flags[1] & (FEAT).flags[1]) == 0)
93d8990c
SN
374
375#define AARCH64_CPU_HAS_ANY_FEATURES(CPU,FEAT) \
d86dbbea
RS
376 (((CPU).flags[0] & (FEAT).flags[0]) != 0 \
377 || ((CPU).flags[1] & (FEAT).flags[1]) != 0)
a06ea964 378
4abb672a 379#define AARCH64_SET_FEATURE(DEST, FEAT) \
d86dbbea
RS
380 ((DEST).flags[0] = FEAT (0), \
381 (DEST).flags[1] = FEAT (1))
4abb672a
RS
382
383#define AARCH64_CLEAR_FEATURE(DEST, SRC, FEAT) \
d86dbbea
RS
384 ((DEST).flags[0] = (SRC).flags[0] & ~AARCH64_FEATBIT (0, FEAT), \
385 (DEST).flags[1] = (SRC).flags[1] & ~AARCH64_FEATBIT (1, FEAT))
386
387#define AARCH64_MERGE_FEATURE_SETS(TARG,F1,F2) \
388 do \
389 { \
390 (TARG).flags[0] = (F1).flags[0] | (F2).flags[0]; \
391 (TARG).flags[1] = (F1).flags[1] | (F2).flags[1]; \
392 } \
a06ea964
NC
393 while (0)
394
d86dbbea
RS
395#define AARCH64_CLEAR_FEATURES(TARG,F1,F2) \
396 do \
397 { \
398 (TARG).flags[0] = (F1).flags[0] &~ (F2).flags[0]; \
399 (TARG).flags[1] = (F1).flags[1] &~ (F2).flags[1]; \
400 } \
a06ea964
NC
401 while (0)
402
4abb672a
RS
403/* aarch64_feature_set initializers for no features and all features,
404 respectively. */
d86dbbea
RS
405#define AARCH64_NO_FEATURES { { 0, 0 } }
406#define AARCH64_ALL_FEATURES { { -1, -1 } }
4abb672a
RS
407
408/* An aarch64_feature_set initializer for a single feature,
409 AARCH64_FEATURE_<FEAT>. */
d86dbbea
RS
410#define AARCH64_FEATURE(FEAT) \
411 { { AARCH64_FEATBIT (0, FEAT), AARCH64_FEATBIT (1, FEAT) } }
4abb672a
RS
412
413/* An aarch64_feature_set initializer for a specific architecture version,
414 including all the features that are enabled by default for that architecture
415 version. */
d86dbbea
RS
416#define AARCH64_ARCH_FEATURES(ARCH) \
417 { { AARCH64_ARCH_##ARCH (0), AARCH64_ARCH_##ARCH (1) } }
4abb672a
RS
418
419/* Used by AARCH64_CPU_FEATURES. */
420#define AARCH64_OR_FEATURES_1(X, ARCH, F1) \
421 (AARCH64_FEATBIT (X, F1) | AARCH64_ARCH_##ARCH (X))
422#define AARCH64_OR_FEATURES_2(X, ARCH, F1, F2) \
423 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_1 (X, ARCH, F2))
424#define AARCH64_OR_FEATURES_3(X, ARCH, F1, ...) \
425 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_2 (X, ARCH, __VA_ARGS__))
426#define AARCH64_OR_FEATURES_4(X, ARCH, F1, ...) \
427 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_3 (X, ARCH, __VA_ARGS__))
428#define AARCH64_OR_FEATURES_5(X, ARCH, F1, ...) \
429 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_4 (X, ARCH, __VA_ARGS__))
430#define AARCH64_OR_FEATURES_6(X, ARCH, F1, ...) \
431 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_5 (X, ARCH, __VA_ARGS__))
432#define AARCH64_OR_FEATURES_7(X, ARCH, F1, ...) \
433 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_6 (X, ARCH, __VA_ARGS__))
434#define AARCH64_OR_FEATURES_8(X, ARCH, F1, ...) \
435 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_7 (X, ARCH, __VA_ARGS__))
436#define AARCH64_OR_FEATURES_9(X, ARCH, F1, ...) \
437 (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_8 (X, ARCH, __VA_ARGS__))
438
439/* An aarch64_feature_set initializer for a CPU that implements architecture
440 version ARCH, and additionally provides the N features listed in "...". */
441#define AARCH64_CPU_FEATURES(ARCH, N, ...) \
d86dbbea
RS
442 { { AARCH64_OR_FEATURES_##N (0, ARCH, __VA_ARGS__), \
443 AARCH64_OR_FEATURES_##N (1, ARCH, __VA_ARGS__) } }
4abb672a
RS
444
445/* An aarch64_feature_set initializer for the N features listed in "...". */
446#define AARCH64_FEATURES(N, ...) \
447 AARCH64_CPU_FEATURES (NONE, N, __VA_ARGS__)
a06ea964 448
a06ea964
NC
449enum aarch64_operand_class
450{
451 AARCH64_OPND_CLASS_NIL,
452 AARCH64_OPND_CLASS_INT_REG,
453 AARCH64_OPND_CLASS_MODIFIED_REG,
454 AARCH64_OPND_CLASS_FP_REG,
455 AARCH64_OPND_CLASS_SIMD_REG,
456 AARCH64_OPND_CLASS_SIMD_ELEMENT,
457 AARCH64_OPND_CLASS_SISD_REG,
458 AARCH64_OPND_CLASS_SIMD_REGLIST,
f11ad6bc 459 AARCH64_OPND_CLASS_SVE_REG,
db3c06bf 460 AARCH64_OPND_CLASS_SVE_REGLIST,
f11ad6bc 461 AARCH64_OPND_CLASS_PRED_REG,
ff60bcbf 462 AARCH64_OPND_CLASS_ZA_ACCESS,
a06ea964
NC
463 AARCH64_OPND_CLASS_ADDRESS,
464 AARCH64_OPND_CLASS_IMMEDIATE,
465 AARCH64_OPND_CLASS_SYSTEM,
68a64283 466 AARCH64_OPND_CLASS_COND,
a06ea964
NC
467};
468
469/* Operand code that helps both parsing and coding.
470 Keep AARCH64_OPERANDS synced. */
471
472enum aarch64_opnd
473{
474 AARCH64_OPND_NIL, /* no operand---MUST BE FIRST!*/
475
476 AARCH64_OPND_Rd, /* Integer register as destination. */
477 AARCH64_OPND_Rn, /* Integer register as source. */
478 AARCH64_OPND_Rm, /* Integer register as source. */
479 AARCH64_OPND_Rt, /* Integer register used in ld/st instructions. */
480 AARCH64_OPND_Rt2, /* Integer register used in ld/st pair instructions. */
6c0ecdba 481 AARCH64_OPND_X16, /* Integer register x16 in chkfeat instruction. */
8edca81e 482 AARCH64_OPND_Rt_LS64, /* Integer register used in LS64 instructions. */
bd7ceb8d 483 AARCH64_OPND_Rt_SP, /* Integer Rt or SP used in STG instructions. */
a06ea964
NC
484 AARCH64_OPND_Rs, /* Integer register used in ld/st exclusive. */
485 AARCH64_OPND_Ra, /* Integer register used in ddp_3src instructions. */
486 AARCH64_OPND_Rt_SYS, /* Integer register used in system instructions. */
487
488 AARCH64_OPND_Rd_SP, /* Integer Rd or SP. */
489 AARCH64_OPND_Rn_SP, /* Integer Rn or SP. */
c84364ec 490 AARCH64_OPND_Rm_SP, /* Integer Rm or SP. */
ee804238 491 AARCH64_OPND_PAIRREG, /* Paired register operand. */
d30eb38d 492 AARCH64_OPND_PAIRREG_OR_XZR, /* Paired register operand, optionally xzr. */
a06ea964
NC
493 AARCH64_OPND_Rm_EXT, /* Integer Rm extended. */
494 AARCH64_OPND_Rm_SFT, /* Integer Rm shifted. */
4792a423 495 AARCH64_OPND_Rm_LSL, /* Integer Rm shifted (LSL-only). */
a06ea964
NC
496
497 AARCH64_OPND_Fd, /* Floating-point Fd. */
498 AARCH64_OPND_Fn, /* Floating-point Fn. */
499 AARCH64_OPND_Fm, /* Floating-point Fm. */
500 AARCH64_OPND_Fa, /* Floating-point Fa. */
501 AARCH64_OPND_Ft, /* Floating-point Ft. */
502 AARCH64_OPND_Ft2, /* Floating-point Ft2. */
503
504 AARCH64_OPND_Sd, /* AdvSIMD Scalar Sd. */
505 AARCH64_OPND_Sn, /* AdvSIMD Scalar Sn. */
506 AARCH64_OPND_Sm, /* AdvSIMD Scalar Sm. */
507
f42f1a1d 508 AARCH64_OPND_Va, /* AdvSIMD Vector Va. */
a06ea964
NC
509 AARCH64_OPND_Vd, /* AdvSIMD Vector Vd. */
510 AARCH64_OPND_Vn, /* AdvSIMD Vector Vn. */
511 AARCH64_OPND_Vm, /* AdvSIMD Vector Vm. */
512 AARCH64_OPND_VdD1, /* AdvSIMD <Vd>.D[1]; for FMOV only. */
513 AARCH64_OPND_VnD1, /* AdvSIMD <Vn>.D[1]; for FMOV only. */
514 AARCH64_OPND_Ed, /* AdvSIMD Vector Element Vd. */
515 AARCH64_OPND_En, /* AdvSIMD Vector Element Vn. */
516 AARCH64_OPND_Em, /* AdvSIMD Vector Element Vm. */
369c9167
TC
517 AARCH64_OPND_Em16, /* AdvSIMD Vector Element Vm restricted to V0 - V15 when
518 qualifier is S_H. */
a06ea964
NC
519 AARCH64_OPND_LVn, /* AdvSIMD Vector register list used in e.g. TBL. */
520 AARCH64_OPND_LVt, /* AdvSIMD Vector register list used in ld/st. */
521 AARCH64_OPND_LVt_AL, /* AdvSIMD Vector register list for loading single
522 structure to all lanes. */
523 AARCH64_OPND_LEt, /* AdvSIMD Vector Element list. */
524
a6a51754
RL
525 AARCH64_OPND_CRn, /* Co-processor register in CRn field. */
526 AARCH64_OPND_CRm, /* Co-processor register in CRm field. */
a06ea964
NC
527
528 AARCH64_OPND_IDX, /* AdvSIMD EXT index operand. */
f42f1a1d 529 AARCH64_OPND_MASK, /* AdvSIMD EXT index operand. */
a06ea964
NC
530 AARCH64_OPND_IMM_VLSL,/* Immediate for shifting vector registers left. */
531 AARCH64_OPND_IMM_VLSR,/* Immediate for shifting vector registers right. */
532 AARCH64_OPND_SIMD_IMM,/* AdvSIMD modified immediate without shift. */
533 AARCH64_OPND_SIMD_IMM_SFT, /* AdvSIMD modified immediate with shift. */
534 AARCH64_OPND_SIMD_FPIMM,/* AdvSIMD 8-bit fp immediate. */
535 AARCH64_OPND_SHLL_IMM,/* Immediate shift for AdvSIMD SHLL instruction
536 (no encoding). */
537 AARCH64_OPND_IMM0, /* Immediate for #0. */
538 AARCH64_OPND_FPIMM0, /* Immediate for #0.0. */
539 AARCH64_OPND_FPIMM, /* Floating-point Immediate. */
540 AARCH64_OPND_IMMR, /* Immediate #<immr> in e.g. BFM. */
541 AARCH64_OPND_IMMS, /* Immediate #<imms> in e.g. BFM. */
542 AARCH64_OPND_WIDTH, /* Immediate #<width> in e.g. BFI. */
543 AARCH64_OPND_IMM, /* Immediate. */
f42f1a1d 544 AARCH64_OPND_IMM_2, /* Immediate. */
a06ea964
NC
545 AARCH64_OPND_UIMM3_OP1,/* Unsigned 3-bit immediate in the op1 field. */
546 AARCH64_OPND_UIMM3_OP2,/* Unsigned 3-bit immediate in the op2 field. */
547 AARCH64_OPND_UIMM4, /* Unsigned 4-bit immediate in the CRm field. */
193614f2 548 AARCH64_OPND_UIMM4_ADDG,/* Unsigned 4-bit immediate in addg/subg. */
a06ea964 549 AARCH64_OPND_UIMM7, /* Unsigned 7-bit immediate in the CRm:op2 fields. */
193614f2 550 AARCH64_OPND_UIMM10, /* Unsigned 10-bit immediate in addg/subg. */
a06ea964
NC
551 AARCH64_OPND_BIT_NUM, /* Immediate. */
552 AARCH64_OPND_EXCEPTION,/* imm16 operand in exception instructions. */
09c1e68a 553 AARCH64_OPND_UNDEFINED,/* imm16 operand in undefined instruction. */
a06ea964 554 AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */
e950b345 555 AARCH64_OPND_SIMM5, /* 5-bit signed immediate in the imm5 field. */
a06ea964
NC
556 AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for
557 each condition flag. */
558
559 AARCH64_OPND_LIMM, /* Logical Immediate. */
560 AARCH64_OPND_AIMM, /* Arithmetic immediate. */
561 AARCH64_OPND_HALF, /* #<imm16>{, LSL #<shift>} operand in move wide. */
562 AARCH64_OPND_FBITS, /* FP #<fbits> operand in e.g. SCVTF */
563 AARCH64_OPND_IMM_MOV, /* Immediate operand for the MOV alias. */
c2c4ff8d
SN
564 AARCH64_OPND_IMM_ROT1, /* Immediate rotate operand for FCMLA. */
565 AARCH64_OPND_IMM_ROT2, /* Immediate rotate operand for indexed FCMLA. */
566 AARCH64_OPND_IMM_ROT3, /* Immediate rotate operand for FCADD. */
a06ea964
NC
567
568 AARCH64_OPND_COND, /* Standard condition as the last operand. */
68a64283 569 AARCH64_OPND_COND1, /* Same as the above, but excluding AL and NV. */
a06ea964
NC
570
571 AARCH64_OPND_ADDR_ADRP, /* Memory address for ADRP */
572 AARCH64_OPND_ADDR_PCREL14, /* 14-bit PC-relative address for e.g. TBZ. */
573 AARCH64_OPND_ADDR_PCREL19, /* 19-bit PC-relative address for e.g. LDR. */
574 AARCH64_OPND_ADDR_PCREL21, /* 21-bit PC-relative address for e.g. ADR. */
575 AARCH64_OPND_ADDR_PCREL26, /* 26-bit PC-relative address for e.g. BL. */
576
577 AARCH64_OPND_ADDR_SIMPLE, /* Address of ld/st exclusive. */
578 AARCH64_OPND_ADDR_REGOFF, /* Address of register offset. */
579 AARCH64_OPND_ADDR_SIMM7, /* Address of signed 7-bit immediate. */
580 AARCH64_OPND_ADDR_SIMM9, /* Address of signed 9-bit immediate. */
581 AARCH64_OPND_ADDR_SIMM9_2, /* Same as the above, but the immediate is
582 negative or unaligned and there is
583 no writeback allowed. This operand code
584 is only used to support the programmer-
585 friendly feature of using LDR/STR as the
586 the mnemonic name for LDUR/STUR instructions
587 wherever there is no ambiguity. */
3f06e550 588 AARCH64_OPND_ADDR_SIMM10, /* Address of signed 10-bit immediate. */
fb3265b3
SD
589 AARCH64_OPND_ADDR_SIMM11, /* Address with a signed 11-bit (multiple of
590 16) immediate. */
a06ea964 591 AARCH64_OPND_ADDR_UIMM12, /* Address of unsigned 12-bit immediate. */
fb3265b3
SD
592 AARCH64_OPND_ADDR_SIMM13, /* Address with a signed 13-bit (multiple of
593 16) immediate. */
a06ea964 594 AARCH64_OPND_SIMD_ADDR_SIMPLE,/* Address of ld/st multiple structures. */
f42f1a1d 595 AARCH64_OPND_ADDR_OFFSET, /* Address with an optional 9-bit immediate. */
a06ea964
NC
596 AARCH64_OPND_SIMD_ADDR_POST, /* Address of ld/st multiple post-indexed. */
597
598 AARCH64_OPND_SYSREG, /* System register operand. */
9af8f671 599 AARCH64_OPND_SYSREG128, /* 128-bit system register operand. */
a06ea964
NC
600 AARCH64_OPND_PSTATEFIELD, /* PSTATE field name operand. */
601 AARCH64_OPND_SYSREG_AT, /* System register <at_op> operand. */
602 AARCH64_OPND_SYSREG_DC, /* System register <dc_op> operand. */
603 AARCH64_OPND_SYSREG_IC, /* System register <ic_op> operand. */
604 AARCH64_OPND_SYSREG_TLBI, /* System register <tlbi_op> operand. */
a9e2cefd 605 AARCH64_OPND_SYSREG_TLBIP, /* System register <tlbip_op> operand. */
2ac435d4 606 AARCH64_OPND_SYSREG_SR, /* System register RCTX operand. */
a06ea964 607 AARCH64_OPND_BARRIER, /* Barrier operand. */
fd195909 608 AARCH64_OPND_BARRIER_DSB_NXS, /* Barrier operand for DSB nXS variant. */
a06ea964
NC
609 AARCH64_OPND_BARRIER_ISB, /* Barrier operand for ISB. */
610 AARCH64_OPND_PRFOP, /* Prefetch operation. */
8ff42920 611 AARCH64_OPND_RPRFMOP, /* Range prefetch operation. */
1e6f4800 612 AARCH64_OPND_BARRIER_PSB, /* Barrier operand for PSB. */
c58f84d8 613 AARCH64_OPND_BARRIER_GCSB, /* Barrier operand for GCSB. */
ff605452 614 AARCH64_OPND_BTI_TARGET, /* BTI {<target>}. */
6219f9da
VDN
615 AARCH64_OPND_LSE128_Rt, /* LSE128 <Xt1>. */
616 AARCH64_OPND_LSE128_Rt2, /* LSE128 <Xt2>. */
582e12bf 617 AARCH64_OPND_SVE_ADDR_RI_S4x16, /* SVE [<Xn|SP>, #<simm4>*16]. */
8382113f 618 AARCH64_OPND_SVE_ADDR_RI_S4x32, /* SVE [<Xn|SP>, #<simm4>*32]. */
98907a70
RS
619 AARCH64_OPND_SVE_ADDR_RI_S4xVL, /* SVE [<Xn|SP>, #<simm4>, MUL VL]. */
620 AARCH64_OPND_SVE_ADDR_RI_S4x2xVL, /* SVE [<Xn|SP>, #<simm4>*2, MUL VL]. */
621 AARCH64_OPND_SVE_ADDR_RI_S4x3xVL, /* SVE [<Xn|SP>, #<simm4>*3, MUL VL]. */
622 AARCH64_OPND_SVE_ADDR_RI_S4x4xVL, /* SVE [<Xn|SP>, #<simm4>*4, MUL VL]. */
623 AARCH64_OPND_SVE_ADDR_RI_S6xVL, /* SVE [<Xn|SP>, #<simm6>, MUL VL]. */
624 AARCH64_OPND_SVE_ADDR_RI_S9xVL, /* SVE [<Xn|SP>, #<simm9>, MUL VL]. */
4df068de
RS
625 AARCH64_OPND_SVE_ADDR_RI_U6, /* SVE [<Xn|SP>, #<uimm6>]. */
626 AARCH64_OPND_SVE_ADDR_RI_U6x2, /* SVE [<Xn|SP>, #<uimm6>*2]. */
627 AARCH64_OPND_SVE_ADDR_RI_U6x4, /* SVE [<Xn|SP>, #<uimm6>*4]. */
628 AARCH64_OPND_SVE_ADDR_RI_U6x8, /* SVE [<Xn|SP>, #<uimm6>*8]. */
c8d59609 629 AARCH64_OPND_SVE_ADDR_R, /* SVE [<Xn|SP>]. */
4df068de
RS
630 AARCH64_OPND_SVE_ADDR_RR, /* SVE [<Xn|SP>, <Xm|XZR>]. */
631 AARCH64_OPND_SVE_ADDR_RR_LSL1, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #1]. */
632 AARCH64_OPND_SVE_ADDR_RR_LSL2, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #2]. */
633 AARCH64_OPND_SVE_ADDR_RR_LSL3, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #3]. */
01a4d082 634 AARCH64_OPND_SVE_ADDR_RR_LSL4, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #4]. */
4df068de
RS
635 AARCH64_OPND_SVE_ADDR_RX, /* SVE [<Xn|SP>, <Xm>]. */
636 AARCH64_OPND_SVE_ADDR_RX_LSL1, /* SVE [<Xn|SP>, <Xm>, LSL #1]. */
637 AARCH64_OPND_SVE_ADDR_RX_LSL2, /* SVE [<Xn|SP>, <Xm>, LSL #2]. */
638 AARCH64_OPND_SVE_ADDR_RX_LSL3, /* SVE [<Xn|SP>, <Xm>, LSL #3]. */
c469c864 639 AARCH64_OPND_SVE_ADDR_ZX, /* SVE [Zn.<T>{, <Xm>}]. */
4df068de
RS
640 AARCH64_OPND_SVE_ADDR_RZ, /* SVE [<Xn|SP>, Zm.D]. */
641 AARCH64_OPND_SVE_ADDR_RZ_LSL1, /* SVE [<Xn|SP>, Zm.D, LSL #1]. */
642 AARCH64_OPND_SVE_ADDR_RZ_LSL2, /* SVE [<Xn|SP>, Zm.D, LSL #2]. */
643 AARCH64_OPND_SVE_ADDR_RZ_LSL3, /* SVE [<Xn|SP>, Zm.D, LSL #3]. */
644 AARCH64_OPND_SVE_ADDR_RZ_XTW_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW].
645 Bit 14 controls S/U choice. */
646 AARCH64_OPND_SVE_ADDR_RZ_XTW_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW].
647 Bit 22 controls S/U choice. */
648 AARCH64_OPND_SVE_ADDR_RZ_XTW1_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #1].
649 Bit 14 controls S/U choice. */
650 AARCH64_OPND_SVE_ADDR_RZ_XTW1_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #1].
651 Bit 22 controls S/U choice. */
652 AARCH64_OPND_SVE_ADDR_RZ_XTW2_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #2].
653 Bit 14 controls S/U choice. */
654 AARCH64_OPND_SVE_ADDR_RZ_XTW2_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #2].
655 Bit 22 controls S/U choice. */
656 AARCH64_OPND_SVE_ADDR_RZ_XTW3_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #3].
657 Bit 14 controls S/U choice. */
658 AARCH64_OPND_SVE_ADDR_RZ_XTW3_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #3].
659 Bit 22 controls S/U choice. */
660 AARCH64_OPND_SVE_ADDR_ZI_U5, /* SVE [Zn.<T>, #<uimm5>]. */
661 AARCH64_OPND_SVE_ADDR_ZI_U5x2, /* SVE [Zn.<T>, #<uimm5>*2]. */
662 AARCH64_OPND_SVE_ADDR_ZI_U5x4, /* SVE [Zn.<T>, #<uimm5>*4]. */
663 AARCH64_OPND_SVE_ADDR_ZI_U5x8, /* SVE [Zn.<T>, #<uimm5>*8]. */
664 AARCH64_OPND_SVE_ADDR_ZZ_LSL, /* SVE [Zn.<T>, Zm,<T>, LSL #<msz>]. */
665 AARCH64_OPND_SVE_ADDR_ZZ_SXTW, /* SVE [Zn.<T>, Zm,<T>, SXTW #<msz>]. */
666 AARCH64_OPND_SVE_ADDR_ZZ_UXTW, /* SVE [Zn.<T>, Zm,<T>, UXTW #<msz>]. */
e950b345
RS
667 AARCH64_OPND_SVE_AIMM, /* SVE unsigned arithmetic immediate. */
668 AARCH64_OPND_SVE_ASIMM, /* SVE signed arithmetic immediate. */
165d4950
RS
669 AARCH64_OPND_SVE_FPIMM8, /* SVE 8-bit floating-point immediate. */
670 AARCH64_OPND_SVE_I1_HALF_ONE, /* SVE choice between 0.5 and 1.0. */
671 AARCH64_OPND_SVE_I1_HALF_TWO, /* SVE choice between 0.5 and 2.0. */
672 AARCH64_OPND_SVE_I1_ZERO_ONE, /* SVE choice between 0.0 and 1.0. */
582e12bf
RS
673 AARCH64_OPND_SVE_IMM_ROT1, /* SVE 1-bit rotate operand (90 or 270). */
674 AARCH64_OPND_SVE_IMM_ROT2, /* SVE 2-bit rotate operand (N*90). */
adccc507 675 AARCH64_OPND_SVE_IMM_ROT3, /* SVE cadd 1-bit rotate (90 or 270). */
e950b345
RS
676 AARCH64_OPND_SVE_INV_LIMM, /* SVE inverted logical immediate. */
677 AARCH64_OPND_SVE_LIMM, /* SVE logical immediate. */
678 AARCH64_OPND_SVE_LIMM_MOV, /* SVE logical immediate for MOV. */
245d2e3f 679 AARCH64_OPND_SVE_PATTERN, /* SVE vector pattern enumeration. */
2442d846 680 AARCH64_OPND_SVE_PATTERN_SCALED, /* Likewise, with additional MUL factor. */
245d2e3f 681 AARCH64_OPND_SVE_PRFOP, /* SVE prefetch operation. */
f11ad6bc 682 AARCH64_OPND_SVE_Pd, /* SVE p0-p15 in Pd. */
503fae12 683 AARCH64_OPND_SVE_PNd, /* SVE pn0-pn15 in Pd. */
f11ad6bc
RS
684 AARCH64_OPND_SVE_Pg3, /* SVE p0-p7 in Pg. */
685 AARCH64_OPND_SVE_Pg4_5, /* SVE p0-p15 in Pg, bits [8,5]. */
686 AARCH64_OPND_SVE_Pg4_10, /* SVE p0-p15 in Pg, bits [13,10]. */
503fae12 687 AARCH64_OPND_SVE_PNg4_10, /* SVE pn0-pn15 in Pg, bits [13,10]. */
f11ad6bc
RS
688 AARCH64_OPND_SVE_Pg4_16, /* SVE p0-p15 in Pg, bits [19,16]. */
689 AARCH64_OPND_SVE_Pm, /* SVE p0-p15 in Pm. */
690 AARCH64_OPND_SVE_Pn, /* SVE p0-p15 in Pn. */
503fae12 691 AARCH64_OPND_SVE_PNn, /* SVE pn0-pn15 in Pn. */
f11ad6bc 692 AARCH64_OPND_SVE_Pt, /* SVE p0-p15 in Pt. */
503fae12 693 AARCH64_OPND_SVE_PNt, /* SVE pn0-pn15 in Pt. */
047cd301
RS
694 AARCH64_OPND_SVE_Rm, /* Integer Rm or ZR, alt. SVE position. */
695 AARCH64_OPND_SVE_Rn_SP, /* Integer Rn or SP, alt. SVE position. */
e950b345
RS
696 AARCH64_OPND_SVE_SHLIMM_PRED, /* SVE shift left amount (predicated). */
697 AARCH64_OPND_SVE_SHLIMM_UNPRED, /* SVE shift left amount (unpredicated). */
28ed815a 698 AARCH64_OPND_SVE_SHLIMM_UNPRED_22, /* SVE 3 bit shift left unpred. */
e950b345
RS
699 AARCH64_OPND_SVE_SHRIMM_PRED, /* SVE shift right amount (predicated). */
700 AARCH64_OPND_SVE_SHRIMM_UNPRED, /* SVE shift right amount (unpredicated). */
3c17238b 701 AARCH64_OPND_SVE_SHRIMM_UNPRED_22, /* SVE 3 bit shift right unpred. */
e950b345
RS
702 AARCH64_OPND_SVE_SIMM5, /* SVE signed 5-bit immediate. */
703 AARCH64_OPND_SVE_SIMM5B, /* SVE secondary signed 5-bit immediate. */
704 AARCH64_OPND_SVE_SIMM6, /* SVE signed 6-bit immediate. */
705 AARCH64_OPND_SVE_SIMM8, /* SVE signed 8-bit immediate. */
706 AARCH64_OPND_SVE_UIMM3, /* SVE unsigned 3-bit immediate. */
707 AARCH64_OPND_SVE_UIMM7, /* SVE unsigned 7-bit immediate. */
708 AARCH64_OPND_SVE_UIMM8, /* SVE unsigned 8-bit immediate. */
709 AARCH64_OPND_SVE_UIMM8_53, /* SVE split unsigned 8-bit immediate. */
047cd301
RS
710 AARCH64_OPND_SVE_VZn, /* Scalar SIMD&FP register in Zn field. */
711 AARCH64_OPND_SVE_Vd, /* Scalar SIMD&FP register in Vd. */
712 AARCH64_OPND_SVE_Vm, /* Scalar SIMD&FP register in Vm. */
713 AARCH64_OPND_SVE_Vn, /* Scalar SIMD&FP register in Vn. */
89e06ec1
SP
714 AARCH64_OPND_SME_ZA_array_vrsb_1, /* Tile to vector, two registers (B). */
715 AARCH64_OPND_SME_ZA_array_vrsh_1, /* Tile to vector, two registers (H). */
716 AARCH64_OPND_SME_ZA_array_vrss_1, /* Tile to vector, two registers (S). */
717 AARCH64_OPND_SME_ZA_array_vrsd_1, /* Tile to vector, two registers (D). */
718 AARCH64_OPND_SME_ZA_array_vrsb_2, /* Tile to vector, four registers (B). */
719 AARCH64_OPND_SME_ZA_array_vrsh_2, /* Tile to vector, four registers (H). */
720 AARCH64_OPND_SME_ZA_array_vrss_2, /* Tile to vector, four registers (S). */
721 AARCH64_OPND_SME_ZA_array_vrsd_2, /* Tile to vector, four registers (D). */
f11ad6bc
RS
722 AARCH64_OPND_SVE_Za_5, /* SVE vector register in Za, bits [9,5]. */
723 AARCH64_OPND_SVE_Za_16, /* SVE vector register in Za, bits [20,16]. */
724 AARCH64_OPND_SVE_Zd, /* SVE vector register in Zd. */
725 AARCH64_OPND_SVE_Zm_5, /* SVE vector register in Zm, bits [9,5]. */
726 AARCH64_OPND_SVE_Zm_16, /* SVE vector register in Zm, bits [20,16]. */
582e12bf 727 AARCH64_OPND_SVE_Zm3_INDEX, /* z0-z7[0-3] in Zm, bits [20,16]. */
116adc27 728 AARCH64_OPND_SVE_Zm3_11_INDEX, /* z0-z7[0-7] in Zm3_INDEX plus bit 11. */
dfc12f9f
RS
729 AARCH64_OPND_SVE_Zm3_19_INDEX, /* z0-z7[0-3] in Zm3_INDEX plus bit 19. */
730 AARCH64_OPND_SVE_Zm3_22_INDEX, /* z0-z7[0-7] in Zm3_INDEX plus bit 22. */
31e36ab3 731 AARCH64_OPND_SVE_Zm4_11_INDEX, /* z0-z15[0-3] in Zm plus bit 11. */
39092c7a 732 AARCH64_OPND_SVE_Zm_imm4, /* SVE vector register with 4bit index. */
582e12bf 733 AARCH64_OPND_SVE_Zm4_INDEX, /* z0-z15[0-1] in Zm, bits [20,16]. */
f11ad6bc 734 AARCH64_OPND_SVE_Zn, /* SVE vector register in Zn. */
39092c7a 735 AARCH64_OPND_SVE_Zn_5_INDEX, /* Indexed SVE vector register, for DUPQ. */
f11ad6bc
RS
736 AARCH64_OPND_SVE_Zn_INDEX, /* Indexed SVE vector register, for DUP. */
737 AARCH64_OPND_SVE_ZnxN, /* SVE vector register list in Zn. */
738 AARCH64_OPND_SVE_Zt, /* SVE vector register in Zt. */
739 AARCH64_OPND_SVE_ZtxN, /* SVE vector register list in Zt. */
d8773a8a
RS
740 AARCH64_OPND_SME_Zdnx2, /* SVE vector register list from [4:1]*2. */
741 AARCH64_OPND_SME_Zdnx4, /* SVE vector register list from [4:2]*4. */
e87ff672 742 AARCH64_OPND_SME_Zm, /* SVE vector register list in 4-bit Zm. */
99e01a66
RS
743 AARCH64_OPND_SME_Zmx2, /* SVE vector register list from [20:17]*2. */
744 AARCH64_OPND_SME_Zmx4, /* SVE vector register list from [20:18]*4. */
d8773a8a
RS
745 AARCH64_OPND_SME_Znx2, /* SVE vector register list from [9:6]*2. */
746 AARCH64_OPND_SME_Znx4, /* SVE vector register list from [9:7]*4. */
b408ebbf
RS
747 AARCH64_OPND_SME_Ztx2_STRIDED, /* SVE vector register list in [4:0]&23. */
748 AARCH64_OPND_SME_Ztx4_STRIDED, /* SVE vector register list in [4:0]&19. */
971eda73
PW
749 AARCH64_OPND_SME_ZAda_2b, /* SME <ZAda>.S, 2-bits. */
750 AARCH64_OPND_SME_ZAda_3b, /* SME <ZAda>.D, 3-bits. */
7bb5f07c 751 AARCH64_OPND_SME_ZA_HV_idx_src, /* SME source ZA tile vector. */
d8773a8a 752 AARCH64_OPND_SME_ZA_HV_idx_srcxN, /* SME N source ZA tile vectors. */
7bb5f07c 753 AARCH64_OPND_SME_ZA_HV_idx_dest, /* SME destination ZA tile vector. */
d8773a8a 754 AARCH64_OPND_SME_ZA_HV_idx_destxN, /* SME N dest ZA tile vectors. */
99e01a66
RS
755 AARCH64_OPND_SME_Pdx2, /* Predicate register list in [3:1]. */
756 AARCH64_OPND_SME_PdxN, /* Predicate register list in [3:0]. */
971eda73 757 AARCH64_OPND_SME_Pm, /* SME scalable predicate register, bits [15:13]. */
99e01a66 758 AARCH64_OPND_SME_PNd3, /* Predicate-as-counter register, bits [3:0]. */
b408ebbf 759 AARCH64_OPND_SME_PNg3, /* Predicate-as-counter register, bits [12:10]. */
99e01a66
RS
760 AARCH64_OPND_SME_PNn, /* Predicate-as-counter register, bits [8:5]. */
761 AARCH64_OPND_SME_PNn3_INDEX1, /* Indexed pred-as-counter reg, bits [8:5]. */
762 AARCH64_OPND_SME_PNn3_INDEX2, /* Indexed pred-as-counter reg, bits [9:5]. */
1cad938d 763 AARCH64_OPND_SME_list_of_64bit_tiles, /* SME list of ZA tiles. */
90cd80f8 764 AARCH64_OPND_SME_ZA_HV_idx_ldstr, /* SME destination ZA tile vector. */
a8cb21aa 765 AARCH64_OPND_SME_ZA_array_off1x4, /* SME ZA[<Wv>, #<imm1>*4:<imm1>*4+3]. */
ed429b33 766 AARCH64_OPND_SME_ZA_array_off2x2, /* SME ZA[<Wv>, #<imm2>*2:<imm2>*2+1]. */
a8cb21aa 767 AARCH64_OPND_SME_ZA_array_off2x4, /* SME ZA[<Wv>, #<imm2>*4:<imm2>*4+3]. */
d8773a8a
RS
768 AARCH64_OPND_SME_ZA_array_off3_0, /* SME ZA[<Wv>{, #<imm3>}]. */
769 AARCH64_OPND_SME_ZA_array_off3_5, /* SME ZA[<Wv>{, #<imm3>}]. */
ed429b33 770 AARCH64_OPND_SME_ZA_array_off3x2, /* SME ZA[<Wv>, #<imm3>*2:<imm3>*2+1]. */
90cd80f8 771 AARCH64_OPND_SME_ZA_array_off4, /* SME ZA[<Wv>{, #<imm>}]. */
01a4d082 772 AARCH64_OPND_SME_ADDR_RI_U4xVL, /* SME [<Xn|SP>{, #<imm>, MUL VL}]. */
3dd032c5 773 AARCH64_OPND_SME_SM_ZA, /* SME {SM | ZA}. */
90cd80f8 774 AARCH64_OPND_SME_PnT_Wm_imm, /* SME <Pn>.<T>[<Wm>, #<imm>]. */
6efa6601
RS
775 AARCH64_OPND_SME_SHRIMM4, /* 4-bit right shift, bits [19:16]. */
776 AARCH64_OPND_SME_SHRIMM5, /* size + 5-bit right shift, bits [23:22,20:16]. */
80752eb0
RS
777 AARCH64_OPND_SME_Zm_INDEX1, /* Zn.T[index], bits [19:16,10]. */
778 AARCH64_OPND_SME_Zm_INDEX2, /* Zn.T[index], bits [19:16,11:10]. */
a8cb21aa 779 AARCH64_OPND_SME_Zm_INDEX3_1, /* Zn.T[index], bits [19:16,10,2:1]. */
ed429b33
RS
780 AARCH64_OPND_SME_Zm_INDEX3_2, /* Zn.T[index], bits [19:16,11:10,2]. */
781 AARCH64_OPND_SME_Zm_INDEX3_10, /* Zn.T[index], bits [19:16,15,11:10]. */
a8cb21aa
RS
782 AARCH64_OPND_SME_Zm_INDEX4_1, /* Zn.T[index], bits [19:16,11:10,2:1]. */
783 AARCH64_OPND_SME_Zm_INDEX4_10, /* Zn.T[index], bits [19:16,15,12:10]. */
cbd11b88
RS
784 AARCH64_OPND_SME_Zn_INDEX1_16, /* Zn[index], bits [9:5] and [16:16]. */
785 AARCH64_OPND_SME_Zn_INDEX2_15, /* Zn[index], bits [9:5] and [16:15]. */
786 AARCH64_OPND_SME_Zn_INDEX2_16, /* Zn[index], bits [9:5] and [17:16]. */
787 AARCH64_OPND_SME_Zn_INDEX3_14, /* Zn[index], bits [9:5] and [16:14]. */
788 AARCH64_OPND_SME_Zn_INDEX3_15, /* Zn[index], bits [9:5] and [17:15]. */
789 AARCH64_OPND_SME_Zn_INDEX4_14, /* Zn[index], bits [9:5] and [17:14]. */
99e01a66
RS
790 AARCH64_OPND_SME_VLxN_10, /* VLx2 or VLx4, in bit 10. */
791 AARCH64_OPND_SME_VLxN_13, /* VLx2 or VLx4, in bit 13. */
cbd11b88
RS
792 AARCH64_OPND_SME_ZT0, /* The fixed token zt0/ZT0 (not encoded). */
793 AARCH64_OPND_SME_ZT0_INDEX, /* ZT0[<imm>], bits [14:12]. */
794 AARCH64_OPND_SME_ZT0_LIST, /* { zt0/ZT0 } (not encoded). */
b83b4b13 795 AARCH64_OPND_TME_UIMM16, /* TME unsigned 16-bit immediate. */
f42f1a1d 796 AARCH64_OPND_SM3_IMM2, /* SM3 encodes lane in bits [13, 14]. */
6327658e
RS
797 AARCH64_OPND_MOPS_ADDR_Rd, /* [Rd]!, in bits [0, 4]. */
798 AARCH64_OPND_MOPS_ADDR_Rs, /* [Rs]!, in bits [16, 20]. */
1f7b42d5
AV
799 AARCH64_OPND_MOPS_WB_Rn, /* Rn!, in bits [5, 9]. */
800 AARCH64_OPND_CSSC_SIMM8, /* CSSC signed 8-bit immediate. */
801 AARCH64_OPND_CSSC_UIMM8, /* CSSC unsigned 8-bit immediate. */
b33f1bcd
SP
802 AARCH64_OPND_SME_Zt2, /* Qobule SVE vector register list. */
803 AARCH64_OPND_SME_Zt3, /* Trible SVE vector register list. */
804 AARCH64_OPND_SME_Zt4, /* Quad SVE vector register list. */
51bb8593
VDN
805 AARCH64_OPND_RCPC3_ADDR_OPT_POSTIND, /* [<Xn|SP>]{, #<imm>}. */
806 AARCH64_OPND_RCPC3_ADDR_OPT_PREIND_WB, /* [<Xn|SP>] or [<Xn|SP>, #<imm>]!. */
807 AARCH64_OPND_RCPC3_ADDR_POSTIND, /* [<Xn|SP>], #<imm>. */
808 AARCH64_OPND_RCPC3_ADDR_PREIND_WB, /* [<Xn|SP>, #<imm>]!. */
809 AARCH64_OPND_RCPC3_ADDR_OFFSET
a06ea964
NC
810};
811
812/* Qualifier constrains an operand. It either specifies a variant of an
813 operand type or limits values available to an operand type.
814
815 N.B. Order is important; keep aarch64_opnd_qualifiers synced. */
816
817enum aarch64_opnd_qualifier
818{
819 /* Indicating no further qualification on an operand. */
820 AARCH64_OPND_QLF_NIL,
821
822 /* Qualifying an operand which is a general purpose (integer) register;
823 indicating the operand data size or a specific register. */
824 AARCH64_OPND_QLF_W, /* Wn, WZR or WSP. */
825 AARCH64_OPND_QLF_X, /* Xn, XZR or XSP. */
826 AARCH64_OPND_QLF_WSP, /* WSP. */
827 AARCH64_OPND_QLF_SP, /* SP. */
828
829 /* Qualifying an operand which is a floating-point register, a SIMD
830 vector element or a SIMD vector element list; indicating operand data
831 size or the size of each SIMD vector element in the case of a SIMD
832 vector element list.
833 These qualifiers are also used to qualify an address operand to
834 indicate the size of data element a load/store instruction is
835 accessing.
836 They are also used for the immediate shift operand in e.g. SSHR. Such
837 a use is only for the ease of operand encoding/decoding and qualifier
838 sequence matching; such a use should not be applied widely; use the value
839 constraint qualifiers for immediate operands wherever possible. */
840 AARCH64_OPND_QLF_S_B,
841 AARCH64_OPND_QLF_S_H,
842 AARCH64_OPND_QLF_S_S,
843 AARCH64_OPND_QLF_S_D,
844 AARCH64_OPND_QLF_S_Q,
df678013
MM
845 /* These type qualifiers have a special meaning in that they mean 4 x 1 byte
846 or 2 x 2 byte are selected by the instruction. Other than that they have
847 no difference with AARCH64_OPND_QLF_S_B in encoding. They are here purely
848 for syntactical reasons and is an exception from normal AArch64
849 disassembly scheme. */
00c2093f 850 AARCH64_OPND_QLF_S_4B,
df678013 851 AARCH64_OPND_QLF_S_2H,
a06ea964
NC
852
853 /* Qualifying an operand which is a SIMD vector register or a SIMD vector
854 register list; indicating register shape.
855 They are also used for the immediate shift operand in e.g. SSHR. Such
856 a use is only for the ease of operand encoding/decoding and qualifier
857 sequence matching; such a use should not be applied widely; use the value
858 constraint qualifiers for immediate operands wherever possible. */
a3b3345a 859 AARCH64_OPND_QLF_V_4B,
a06ea964
NC
860 AARCH64_OPND_QLF_V_8B,
861 AARCH64_OPND_QLF_V_16B,
3067d3b9 862 AARCH64_OPND_QLF_V_2H,
a06ea964
NC
863 AARCH64_OPND_QLF_V_4H,
864 AARCH64_OPND_QLF_V_8H,
865 AARCH64_OPND_QLF_V_2S,
866 AARCH64_OPND_QLF_V_4S,
867 AARCH64_OPND_QLF_V_1D,
868 AARCH64_OPND_QLF_V_2D,
869 AARCH64_OPND_QLF_V_1Q,
870
d50c751e
RS
871 AARCH64_OPND_QLF_P_Z,
872 AARCH64_OPND_QLF_P_M,
fb3265b3
SD
873
874 /* Used in scaled signed immediate that are scaled by a Tag granule
875 like in stg, st2g, etc. */
876 AARCH64_OPND_QLF_imm_tag,
d50c751e 877
a06ea964 878 /* Constraint on value. */
a6a51754 879 AARCH64_OPND_QLF_CR, /* CRn, CRm. */
a06ea964
NC
880 AARCH64_OPND_QLF_imm_0_7,
881 AARCH64_OPND_QLF_imm_0_15,
882 AARCH64_OPND_QLF_imm_0_31,
883 AARCH64_OPND_QLF_imm_0_63,
884 AARCH64_OPND_QLF_imm_1_32,
885 AARCH64_OPND_QLF_imm_1_64,
886
887 /* Indicate whether an AdvSIMD modified immediate operand is shift-zeros
888 or shift-ones. */
889 AARCH64_OPND_QLF_LSL,
890 AARCH64_OPND_QLF_MSL,
891
892 /* Special qualifier helping retrieve qualifier information during the
893 decoding time (currently not in use). */
894 AARCH64_OPND_QLF_RETRIEVE,
895};
896\f
897/* Instruction class. */
898
899enum aarch64_insn_class
900{
8382113f 901 aarch64_misc,
a06ea964
NC
902 addsub_carry,
903 addsub_ext,
904 addsub_imm,
905 addsub_shift,
906 asimdall,
907 asimddiff,
908 asimdelem,
909 asimdext,
910 asimdimm,
911 asimdins,
912 asimdmisc,
913 asimdperm,
914 asimdsame,
915 asimdshf,
916 asimdtbl,
917 asisddiff,
918 asisdelem,
919 asisdlse,
920 asisdlsep,
921 asisdlso,
922 asisdlsop,
923 asisdmisc,
924 asisdone,
925 asisdpair,
926 asisdsame,
927 asisdshf,
928 bitfield,
929 branch_imm,
930 branch_reg,
931 compbranch,
932 condbranch,
933 condcmp_imm,
934 condcmp_reg,
935 condsel,
936 cryptoaes,
937 cryptosha2,
938 cryptosha3,
939 dp_1src,
940 dp_2src,
941 dp_3src,
942 exception,
943 extract,
944 float2fix,
945 float2int,
946 floatccmp,
947 floatcmp,
948 floatdp1,
949 floatdp2,
950 floatdp3,
951 floatimm,
952 floatsel,
953 ldst_immpost,
954 ldst_immpre,
955 ldst_imm9, /* immpost or immpre */
3f06e550 956 ldst_imm10, /* LDRAA/LDRAB */
a06ea964
NC
957 ldst_pos,
958 ldst_regoff,
959 ldst_unpriv,
960 ldst_unscaled,
961 ldstexcl,
962 ldstnapair_offs,
963 ldstpair_off,
964 ldstpair_indexed,
965 loadlit,
966 log_imm,
967 log_shift,
ee804238 968 lse_atomic,
f0d70d8e 969 lse128_atomic,
a06ea964
NC
970 movewide,
971 pcreladdr,
972 ic_system,
e87ff672
RS
973 sme_fp_sd,
974 sme_int_sd,
971eda73 975 sme_misc,
a5791d58 976 sme_mov,
01a4d082 977 sme_ldr,
a5791d58 978 sme_psel,
6efa6601 979 sme_shift,
cbd11b88
RS
980 sme_size_12_bhs,
981 sme_size_12_hs,
d8773a8a 982 sme_size_22,
27f6a0bd 983 sme_size_22_hsd,
ce623e7a 984 sme_sz_23,
01a4d082 985 sme_str,
3dd032c5
PW
986 sme_start,
987 sme_stop,
d8773a8a 988 sme2_mov,
89e06ec1 989 sme2_movaz,
116b6019
RS
990 sve_cpy,
991 sve_index,
992 sve_limm,
993 sve_misc,
994 sve_movprfx,
995 sve_pred_zm,
996 sve_shift_pred,
997 sve_shift_unpred,
998 sve_size_bhs,
999 sve_size_bhsd,
1000 sve_size_hsd,
3bd82c86 1001 sve_size_hsd2,
116b6019 1002 sve_size_sd,
3c705960 1003 sve_size_bh,
0a57e14f 1004 sve_size_sd2,
41be57ca 1005 sve_size_13,
3c17238b 1006 sve_shift_tsz_hsd,
1be5f94f 1007 sve_shift_tsz_bhsd,
fd1dc4a0 1008 sve_size_tsz_bhs,
a06ea964 1009 testbranch,
f42f1a1d
TC
1010 cryptosm3,
1011 cryptosm4,
65a55fbb 1012 dotproduct,
df678013 1013 bfloat16,
1f7b42d5 1014 cssc,
f985c251 1015 gcs,
e318eb09 1016 the,
39092c7a
SP
1017 sve2_urqvs,
1018 sve_index1,
e771eaf8 1019 rcpc3
a06ea964
NC
1020};
1021
1022/* Opcode enumerators. */
1023
1024enum aarch64_op
1025{
1026 OP_NIL,
1027 OP_STRB_POS,
1028 OP_LDRB_POS,
1029 OP_LDRSB_POS,
1030 OP_STRH_POS,
1031 OP_LDRH_POS,
1032 OP_LDRSH_POS,
1033 OP_STR_POS,
1034 OP_LDR_POS,
1035 OP_STRF_POS,
1036 OP_LDRF_POS,
1037 OP_LDRSW_POS,
1038 OP_PRFM_POS,
1039
1040 OP_STURB,
1041 OP_LDURB,
1042 OP_LDURSB,
1043 OP_STURH,
1044 OP_LDURH,
1045 OP_LDURSH,
1046 OP_STUR,
1047 OP_LDUR,
1048 OP_STURV,
1049 OP_LDURV,
1050 OP_LDURSW,
1051 OP_PRFUM,
1052
1053 OP_LDR_LIT,
1054 OP_LDRV_LIT,
1055 OP_LDRSW_LIT,
1056 OP_PRFM_LIT,
1057
1058 OP_ADD,
1059 OP_B,
1060 OP_BL,
1061
1062 OP_MOVN,
1063 OP_MOVZ,
1064 OP_MOVK,
1065
1066 OP_MOV_IMM_LOG, /* MOV alias for moving bitmask immediate. */
1067 OP_MOV_IMM_WIDE, /* MOV alias for moving wide immediate. */
1068 OP_MOV_IMM_WIDEN, /* MOV alias for moving wide immediate (negated). */
1069
1070 OP_MOV_V, /* MOV alias for moving vector register. */
1071
1072 OP_ASR_IMM,
1073 OP_LSR_IMM,
1074 OP_LSL_IMM,
1075
1076 OP_BIC,
1077
1078 OP_UBFX,
1079 OP_BFXIL,
1080 OP_SBFX,
1081 OP_SBFIZ,
1082 OP_BFI,
d685192a 1083 OP_BFC, /* ARMv8.2. */
a06ea964
NC
1084 OP_UBFIZ,
1085 OP_UXTB,
1086 OP_UXTH,
1087 OP_UXTW,
1088
a06ea964
NC
1089 OP_CINC,
1090 OP_CINV,
1091 OP_CNEG,
1092 OP_CSET,
1093 OP_CSETM,
1094
1095 OP_FCVT,
1096 OP_FCVTN,
1097 OP_FCVTN2,
1098 OP_FCVTL,
1099 OP_FCVTL2,
1100 OP_FCVTXN_S, /* Scalar version. */
1101
1102 OP_ROR_IMM,
1103
e30181a5
YZ
1104 OP_SXTL,
1105 OP_SXTL2,
1106 OP_UXTL,
1107 OP_UXTL2,
1108
c0890d26 1109 OP_MOV_P_P,
503fae12 1110 OP_MOV_PN_PN,
c0890d26
RS
1111 OP_MOV_Z_P_Z,
1112 OP_MOV_Z_V,
1113 OP_MOV_Z_Z,
1114 OP_MOV_Z_Zi,
1115 OP_MOVM_P_P_P,
1116 OP_MOVS_P_P,
1117 OP_MOVZS_P_P_P,
1118 OP_MOVZ_P_P_P,
1119 OP_NOTS_P_P_P_Z,
1120 OP_NOT_P_P_P_Z,
1121
c2c4ff8d
SN
1122 OP_FCMLA_ELEM, /* ARMv8.3, indexed element version. */
1123
a06ea964
NC
1124 OP_TOTAL_NUM, /* Pseudo. */
1125};
1126
1d482394
TC
1127/* Error types. */
1128enum err_type
1129{
1130 ERR_OK,
1131 ERR_UND,
1132 ERR_UNP,
1133 ERR_NYI,
a68f4cd2 1134 ERR_VFI,
1d482394
TC
1135 ERR_NR_ENTRIES
1136};
1137
a06ea964 1138/* Maximum number of operands an instruction can have. */
2ec6065a 1139#define AARCH64_MAX_OPND_NUM 7
a06ea964
NC
1140/* Maximum number of qualifier sequences an instruction can have. */
1141#define AARCH64_MAX_QLF_SEQ_NUM 10
1142/* Operand qualifier typedef; optimized for the size. */
1143typedef unsigned char aarch64_opnd_qualifier_t;
1144/* Operand qualifier sequence typedef. */
1145typedef aarch64_opnd_qualifier_t \
1146 aarch64_opnd_qualifier_seq_t [AARCH64_MAX_OPND_NUM];
1147
1148/* FIXME: improve the efficiency. */
9193bc42 1149static inline bool
a06ea964
NC
1150empty_qualifier_sequence_p (const aarch64_opnd_qualifier_t *qualifiers)
1151{
1152 int i;
1153 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
1154 if (qualifiers[i] != AARCH64_OPND_QLF_NIL)
9193bc42
AM
1155 return false;
1156 return true;
a06ea964
NC
1157}
1158
7e84b55d
TC
1159/* Forward declare error reporting type. */
1160typedef struct aarch64_operand_error aarch64_operand_error;
1161/* Forward declare instruction sequence type. */
1162typedef struct aarch64_instr_sequence aarch64_instr_sequence;
1163/* Forward declare instruction definition. */
1164typedef struct aarch64_inst aarch64_inst;
1165
a06ea964
NC
1166/* This structure holds information for a particular opcode. */
1167
1168struct aarch64_opcode
1169{
1170 /* The name of the mnemonic. */
1171 const char *name;
1172
1173 /* The opcode itself. Those bits which will be filled in with
1174 operands are zeroes. */
1175 aarch64_insn opcode;
1176
1177 /* The opcode mask. This is used by the disassembler. This is a
1178 mask containing ones indicating those bits which must match the
1179 opcode field, and zeroes indicating those bits which need not
1180 match (and are presumably filled in by operands). */
1181 aarch64_insn mask;
1182
1183 /* Instruction class. */
1184 enum aarch64_insn_class iclass;
1185
1186 /* Enumerator identifier. */
1187 enum aarch64_op op;
1188
1189 /* Which architecture variant provides this instruction. */
1190 const aarch64_feature_set *avariant;
1191
1192 /* An array of operand codes. Each code is an index into the
1193 operand table. They appear in the order which the operands must
1194 appear in assembly code, and are terminated by a zero. */
1195 enum aarch64_opnd operands[AARCH64_MAX_OPND_NUM];
1196
1197 /* A list of operand qualifier code sequence. Each operand qualifier
1198 code qualifies the corresponding operand code. Each operand
1199 qualifier sequence specifies a valid opcode variant and related
1200 constraint on operands. */
1201 aarch64_opnd_qualifier_seq_t qualifiers_list[AARCH64_MAX_QLF_SEQ_NUM];
1202
1203 /* Flags providing information about this instruction */
eae424ae
TC
1204 uint64_t flags;
1205
1206 /* Extra constraints on the instruction that the verifier checks. */
1207 uint32_t constraints;
4bd13cde 1208
0c608d6b
RS
1209 /* If nonzero, this operand and operand 0 are both registers and
1210 are required to have the same register number. */
1211 unsigned char tied_operand;
1212
4bd13cde 1213 /* If non-NULL, a function to verify that a given instruction is valid. */
755b748f 1214 enum err_type (* verifier) (const struct aarch64_inst *, const aarch64_insn,
9193bc42 1215 bfd_vma, bool, aarch64_operand_error *,
755b748f 1216 struct aarch64_instr_sequence *);
a06ea964
NC
1217};
1218
1219typedef struct aarch64_opcode aarch64_opcode;
1220
1221/* Table describing all the AArch64 opcodes. */
6c2ede01 1222extern const aarch64_opcode aarch64_opcode_table[];
a06ea964
NC
1223
1224/* Opcode flags. */
1225#define F_ALIAS (1 << 0)
1226#define F_HAS_ALIAS (1 << 1)
1227/* Disassembly preference priority 1-3 (the larger the higher). If nothing
1228 is specified, it is the priority 0 by default, i.e. the lowest priority. */
1229#define F_P1 (1 << 2)
1230#define F_P2 (2 << 2)
1231#define F_P3 (3 << 2)
1232/* Flag an instruction that is truly conditional executed, e.g. b.cond. */
1233#define F_COND (1 << 4)
1234/* Instruction has the field of 'sf'. */
1235#define F_SF (1 << 5)
1236/* Instruction has the field of 'size:Q'. */
1237#define F_SIZEQ (1 << 6)
1238/* Floating-point instruction has the field of 'type'. */
1239#define F_FPTYPE (1 << 7)
1240/* AdvSIMD scalar instruction has the field of 'size'. */
1241#define F_SSIZE (1 << 8)
1242/* AdvSIMD vector register arrangement specifier encoded in "imm5<3:0>:Q". */
1243#define F_T (1 << 9)
1244/* Size of GPR operand in AdvSIMD instructions encoded in Q. */
1245#define F_GPRSIZE_IN_Q (1 << 10)
1246/* Size of Rt load signed instruction encoded in opc[0], i.e. bit 22. */
1247#define F_LDS_SIZE (1 << 11)
1248/* Optional operand; assume maximum of 1 operand can be optional. */
1249#define F_OPD0_OPT (1 << 12)
1250#define F_OPD1_OPT (2 << 12)
1251#define F_OPD2_OPT (3 << 12)
1252#define F_OPD3_OPT (4 << 12)
1253#define F_OPD4_OPT (5 << 12)
1254/* Default value for the optional operand when omitted from the assembly. */
1255#define F_DEFAULT(X) (((X) & 0x1f) << 15)
1256/* Instruction that is an alias of another instruction needs to be
1257 encoded/decoded by converting it to/from the real form, followed by
1258 the encoding/decoding according to the rules of the real opcode.
1259 This compares to the direct coding using the alias's information.
1260 N.B. this flag requires F_ALIAS to be used together. */
1261#define F_CONV (1 << 20)
1262/* Use together with F_ALIAS to indicate an alias opcode is a programmer
1263 friendly pseudo instruction available only in the assembly code (thus will
1264 not show up in the disassembly). */
1265#define F_PSEUDO (1 << 21)
1266/* Instruction has miscellaneous encoding/decoding rules. */
1267#define F_MISC (1 << 22)
1268/* Instruction has the field of 'N'; used in conjunction with F_SF. */
1269#define F_N (1 << 23)
1270/* Opcode dependent field. */
1271#define F_OD(X) (((X) & 0x7) << 24)
ee804238
JW
1272/* Instruction has the field of 'sz'. */
1273#define F_LSE_SZ (1 << 27)
4989adac
RS
1274/* Require an exact qualifier match, even for NIL qualifiers. */
1275#define F_STRICT (1ULL << 28)
f9830ec1
TC
1276/* This system instruction is used to read system registers. */
1277#define F_SYS_READ (1ULL << 29)
1278/* This system instruction is used to write system registers. */
1279#define F_SYS_WRITE (1ULL << 30)
eae424ae
TC
1280/* This instruction has an extra constraint on it that imposes a requirement on
1281 subsequent instructions. */
1282#define F_SCAN (1ULL << 31)
f89c290e
VDN
1283/* Instruction takes a pair of optional operands. If we specify the Nth operand
1284 to be optional, then we also implicitly specify (N+1)th operand to also be
1285 optional. */
1286#define F_OPD_PAIR_OPT (1ULL << 32)
5517af82
VDN
1287/* This instruction does not allow the full range of values that the
1288 width of fields in the assembler instruction would theoretically
1289 allow. This impacts the constraintts on assembly but yelds no
1290 impact on disassembly. */
1291#define F_OPD_NARROW (1ULL << 33)
88601c2d
SP
1292/* For the instruction with size[22:23] field. */
1293#define F_OPD_SIZE (1ULL << 34)
c3546008
VDN
1294/* RCPC3 instruction has the field of 'size'. */
1295#define F_RCPC3_SIZE (1ULL << 35)
1296/* Next bit is 36. */
eae424ae
TC
1297
1298/* Instruction constraints. */
1299/* This instruction has a predication constraint on the instruction at PC+4. */
1300#define C_SCAN_MOVPRFX (1U << 0)
1301/* This instruction's operation width is determined by the operand with the
1302 largest element size. */
1303#define C_MAX_ELEM (1U << 1)
63eff947
RS
1304#define C_SCAN_MOPS_P (1U << 2)
1305#define C_SCAN_MOPS_M (2U << 2)
1306#define C_SCAN_MOPS_E (3U << 2)
1307#define C_SCAN_MOPS_PME (3U << 2)
1308/* Next bit is 4. */
a06ea964 1309
9193bc42 1310static inline bool
a06ea964
NC
1311alias_opcode_p (const aarch64_opcode *opcode)
1312{
63b4cc53 1313 return (opcode->flags & F_ALIAS) != 0;
a06ea964
NC
1314}
1315
9193bc42 1316static inline bool
a06ea964
NC
1317opcode_has_alias (const aarch64_opcode *opcode)
1318{
63b4cc53 1319 return (opcode->flags & F_HAS_ALIAS) != 0;
a06ea964
NC
1320}
1321
1322/* Priority for disassembling preference. */
1323static inline int
1324opcode_priority (const aarch64_opcode *opcode)
1325{
1326 return (opcode->flags >> 2) & 0x3;
1327}
1328
9193bc42 1329static inline bool
a06ea964
NC
1330pseudo_opcode_p (const aarch64_opcode *opcode)
1331{
63b4cc53 1332 return (opcode->flags & F_PSEUDO) != 0lu;
a06ea964
NC
1333}
1334
f89c290e
VDN
1335/* Deal with two possible scenarios: If F_OP_PAIR_OPT not set, as is the case
1336 by default, F_OPDn_OPT must equal IDX + 1, else F_OPDn_OPT must be in range
1337 [IDX, IDX + 1]. */
9193bc42 1338static inline bool
a06ea964
NC
1339optional_operand_p (const aarch64_opcode *opcode, unsigned int idx)
1340{
f89c290e
VDN
1341 if (opcode->flags & F_OPD_PAIR_OPT)
1342 return (((opcode->flags >> 12) & 0x7) == idx
1343 || ((opcode->flags >> 12) & 0x7) == idx + 1);
63b4cc53 1344 return ((opcode->flags >> 12) & 0x7) == idx + 1;
a06ea964
NC
1345}
1346
1347static inline aarch64_insn
1348get_optional_operand_default_value (const aarch64_opcode *opcode)
1349{
1350 return (opcode->flags >> 15) & 0x1f;
1351}
1352
1353static inline unsigned int
1354get_opcode_dependent_value (const aarch64_opcode *opcode)
1355{
1356 return (opcode->flags >> 24) & 0x7;
1357}
1358
9193bc42 1359static inline bool
a06ea964
NC
1360opcode_has_special_coder (const aarch64_opcode *opcode)
1361{
ee804238 1362 return (opcode->flags & (F_SF | F_LSE_SZ | F_SIZEQ | F_FPTYPE | F_SSIZE | F_T
88601c2d 1363 | F_GPRSIZE_IN_Q | F_LDS_SIZE | F_MISC | F_N | F_COND
c3546008 1364 | F_OPD_SIZE | F_RCPC3_SIZE)) != 0;
a06ea964
NC
1365}
1366\f
1367struct aarch64_name_value_pair
1368{
1369 const char * name;
1370 aarch64_insn value;
1371};
1372
1373extern const struct aarch64_name_value_pair aarch64_operand_modifiers [];
a06ea964 1374extern const struct aarch64_name_value_pair aarch64_barrier_options [16];
fd195909 1375extern const struct aarch64_name_value_pair aarch64_barrier_dsb_nxs_options [4];
a06ea964 1376extern const struct aarch64_name_value_pair aarch64_prfops [32];
9ed608f9 1377extern const struct aarch64_name_value_pair aarch64_hint_options [];
a06ea964 1378
fa63795f
AC
1379#define AARCH64_MAX_SYSREG_NAME_LEN 32
1380
49eec193
YZ
1381typedef struct
1382{
1383 const char * name;
1384 aarch64_insn value;
1385 uint32_t flags;
14962256
AC
1386
1387 /* A set of features, all of which are required for this system register to be
1388 available. */
1389 aarch64_feature_set features;
49eec193
YZ
1390} aarch64_sys_reg;
1391
1392extern const aarch64_sys_reg aarch64_sys_regs [];
87b8eed7 1393extern const aarch64_sys_reg aarch64_pstatefields [];
9193bc42 1394extern bool aarch64_sys_reg_deprecated_p (const uint32_t);
9af8f671 1395extern bool aarch64_sys_reg_128bit_p (const uint32_t);
1bf6696b 1396extern bool aarch64_sys_reg_alias_p (const uint32_t);
9193bc42
AM
1397extern bool aarch64_pstatefield_supported_p (const aarch64_feature_set,
1398 const aarch64_sys_reg *);
49eec193 1399
a06ea964
NC
1400typedef struct
1401{
875880c6 1402 const char *name;
a06ea964 1403 uint32_t value;
ea2deeec 1404 uint32_t flags ;
63445353
AC
1405
1406 /* A set of features, all of which are required for this system instruction to be
1407 available. */
1408 aarch64_feature_set features;
a06ea964
NC
1409} aarch64_sys_ins_reg;
1410
9193bc42
AM
1411extern bool aarch64_sys_ins_reg_has_xt (const aarch64_sys_ins_reg *);
1412extern bool
38cf07a6 1413aarch64_sys_ins_reg_supported_p (const aarch64_feature_set,
63445353 1414 const char *reg_name,
4abb672a 1415 uint32_t, const aarch64_feature_set *);
ea2deeec 1416
a06ea964
NC
1417extern const aarch64_sys_ins_reg aarch64_sys_regs_ic [];
1418extern const aarch64_sys_ins_reg aarch64_sys_regs_dc [];
1419extern const aarch64_sys_ins_reg aarch64_sys_regs_at [];
1420extern const aarch64_sys_ins_reg aarch64_sys_regs_tlbi [];
2ac435d4 1421extern const aarch64_sys_ins_reg aarch64_sys_regs_sr [];
a06ea964
NC
1422
1423/* Shift/extending operator kinds.
1424 N.B. order is important; keep aarch64_operand_modifiers synced. */
1425enum aarch64_modifier_kind
1426{
1427 AARCH64_MOD_NONE,
1428 AARCH64_MOD_MSL,
1429 AARCH64_MOD_ROR,
1430 AARCH64_MOD_ASR,
1431 AARCH64_MOD_LSR,
1432 AARCH64_MOD_LSL,
1433 AARCH64_MOD_UXTB,
1434 AARCH64_MOD_UXTH,
1435 AARCH64_MOD_UXTW,
1436 AARCH64_MOD_UXTX,
1437 AARCH64_MOD_SXTB,
1438 AARCH64_MOD_SXTH,
1439 AARCH64_MOD_SXTW,
1440 AARCH64_MOD_SXTX,
2442d846 1441 AARCH64_MOD_MUL,
98907a70 1442 AARCH64_MOD_MUL_VL,
a06ea964
NC
1443};
1444
9193bc42 1445bool
a06ea964
NC
1446aarch64_extend_operator_p (enum aarch64_modifier_kind);
1447
1448enum aarch64_modifier_kind
1449aarch64_get_operand_modifier (const struct aarch64_name_value_pair *);
1450/* Condition. */
1451
1452typedef struct
1453{
1454 /* A list of names with the first one as the disassembly preference;
1455 terminated by NULL if fewer than 3. */
bb7eff52 1456 const char *names[4];
a06ea964
NC
1457 aarch64_insn value;
1458} aarch64_cond;
1459
1460extern const aarch64_cond aarch64_conds[16];
1461
1462const aarch64_cond* get_cond_from_value (aarch64_insn value);
1463const aarch64_cond* get_inverted_cond (const aarch64_cond *cond);
1464\f
575c497a
RS
1465/* Information about a reference to part of ZA. */
1466struct aarch64_indexed_za
1467{
586c6281
RS
1468 /* Which tile is being accessed. Unused (and 0) for an index into ZA. */
1469 int regno;
1470
575c497a
RS
1471 struct
1472 {
586c6281
RS
1473 /* The 32-bit index register. */
1474 int regno;
1475
1476 /* The first (or only) immediate offset. */
1477 int64_t imm;
1478
1479 /* The last immediate offset minus the first immediate offset.
1480 Unlike the range size, this is guaranteed not to overflow
1481 when the end offset > the start offset. */
1482 uint64_t countm1;
575c497a 1483 } index;
586c6281
RS
1484
1485 /* The vector group size, or 0 if none. */
e2dc4040 1486 unsigned group_size : 8;
586c6281
RS
1487
1488 /* True if a tile access is vertical, false if it is horizontal.
1489 Unused (and 0) for an index into ZA. */
1490 unsigned v : 1;
575c497a
RS
1491};
1492
f5b57fea
RS
1493/* Information about a list of registers. */
1494struct aarch64_reglist
1495{
1496 unsigned first_regno : 8;
1497 unsigned num_regs : 8;
1498 /* The difference between the nth and the n+1th register. */
1499 unsigned stride : 8;
1500 /* 1 if it is a list of reg element. */
1501 unsigned has_index : 1;
1502 /* Lane index; valid only when has_index is 1. */
1503 int64_t index;
d0562653 1504};
f5b57fea 1505
a06ea964
NC
1506/* Structure representing an operand. */
1507
1508struct aarch64_opnd_info
1509{
1510 enum aarch64_opnd type;
1511 aarch64_opnd_qualifier_t qualifier;
1512 int idx;
1513
1514 union
1515 {
1516 struct
1517 {
1518 unsigned regno;
1519 } reg;
1520 struct
1521 {
dab26bf4
RS
1522 unsigned int regno;
1523 int64_t index;
a06ea964
NC
1524 } reglane;
1525 /* e.g. LVn. */
f5b57fea 1526 struct aarch64_reglist reglist;
a06ea964
NC
1527 /* e.g. immediate or pc relative address offset. */
1528 struct
1529 {
1530 int64_t value;
1531 unsigned is_fp : 1;
1532 } imm;
1533 /* e.g. address in STR (register offset). */
1534 struct
1535 {
1536 unsigned base_regno;
1537 struct
1538 {
1539 union
1540 {
1541 int imm;
1542 unsigned regno;
1543 };
1544 unsigned is_reg;
1545 } offset;
1546 unsigned pcrel : 1; /* PC-relative. */
1547 unsigned writeback : 1;
1548 unsigned preind : 1; /* Pre-indexed. */
1549 unsigned postind : 1; /* Post-indexed. */
1550 } addr;
561a72d4
TC
1551
1552 struct
1553 {
1554 /* The encoding of the system register. */
1555 aarch64_insn value;
1556
1557 /* The system register flags. */
1558 uint32_t flags;
1559 } sysreg;
1560
7bb5f07c 1561 /* ZA tile vector, e.g. <ZAn><HV>.D[<Wv>{, <imm>}] */
575c497a 1562 struct aarch64_indexed_za indexed_za;
7bb5f07c 1563
a06ea964 1564 const aarch64_cond *cond;
a06ea964
NC
1565 /* The encoding of the PSTATE field. */
1566 aarch64_insn pstatefield;
1567 const aarch64_sys_ins_reg *sysins_op;
1568 const struct aarch64_name_value_pair *barrier;
9ed608f9 1569 const struct aarch64_name_value_pair *hint_option;
a06ea964
NC
1570 const struct aarch64_name_value_pair *prfop;
1571 };
1572
1573 /* Operand shifter; in use when the operand is a register offset address,
1574 add/sub extended reg, etc. e.g. <R><m>{, <extend> {#<amount>}}. */
1575 struct
1576 {
1577 enum aarch64_modifier_kind kind;
a06ea964
NC
1578 unsigned operator_present: 1; /* Only valid during encoding. */
1579 /* Value of the 'S' field in ld/st reg offset; used only in decoding. */
1580 unsigned amount_present: 1;
2442d846 1581 int64_t amount;
a06ea964
NC
1582 } shifter;
1583
1584 unsigned skip:1; /* Operand is not completed if there is a fixup needed
1585 to be done on it. In some (but not all) of these
1586 cases, we need to tell libopcodes to skip the
1587 constraint checking and the encoding for this
1588 operand, so that the libopcodes can pick up the
1589 right opcode before the operand is fixed-up. This
1590 flag should only be used during the
1591 assembling/encoding. */
1592 unsigned present:1; /* Whether this operand is present in the assembly
1593 line; not used during the disassembly. */
1594};
1595
1596typedef struct aarch64_opnd_info aarch64_opnd_info;
1597
1598/* Structure representing an instruction.
1599
1600 It is used during both the assembling and disassembling. The assembler
1601 fills an aarch64_inst after a successful parsing and then passes it to the
1602 encoding routine to do the encoding. During the disassembling, the
1603 disassembler calls the decoding routine to decode a binary instruction; on a
1604 successful return, such a structure will be filled with information of the
1605 instruction; then the disassembler uses the information to print out the
1606 instruction. */
1607
1608struct aarch64_inst
1609{
1610 /* The value of the binary instruction. */
1611 aarch64_insn value;
1612
1613 /* Corresponding opcode entry. */
1614 const aarch64_opcode *opcode;
1615
1616 /* Condition for a truly conditional-executed instrutions, e.g. b.cond. */
1617 const aarch64_cond *cond;
1618
1619 /* Operands information. */
1620 aarch64_opnd_info operands[AARCH64_MAX_OPND_NUM];
1621};
1622
ff605452
SD
1623/* Defining the HINT #imm values for the aarch64_hint_options. */
1624#define HINT_OPD_CSYNC 0x11
c58f84d8 1625#define HINT_OPD_DSYNC 0x13
ff605452
SD
1626#define HINT_OPD_C 0x22
1627#define HINT_OPD_J 0x24
1628#define HINT_OPD_JC 0x26
1629#define HINT_OPD_NULL 0x00
1630
a06ea964
NC
1631\f
1632/* Diagnosis related declaration and interface. */
1633
1634/* Operand error kind enumerators.
1635
1636 AARCH64_OPDE_RECOVERABLE
1637 Less severe error found during the parsing, very possibly because that
1638 GAS has picked up a wrong instruction template for the parsing.
1639
63eff947
RS
1640 AARCH64_OPDE_A_SHOULD_FOLLOW_B
1641 The instruction forms (or is expected to form) part of a sequence,
1642 but the preceding instruction in the sequence wasn't the expected one.
1643 The message refers to two strings: the name of the current instruction,
1644 followed by the name of the expected preceding instruction.
1645
1646 AARCH64_OPDE_EXPECTED_A_AFTER_B
1647 Same as AARCH64_OPDE_A_SHOULD_FOLLOW_B, but shifting the focus
1648 so that the current instruction is assumed to be the incorrect one:
1649 "since the previous instruction was B, the current one should be A".
1650
a06ea964
NC
1651 AARCH64_OPDE_SYNTAX_ERROR
1652 General syntax error; it can be either a user error, or simply because
1653 that GAS is trying a wrong instruction template.
1654
1655 AARCH64_OPDE_FATAL_SYNTAX_ERROR
1656 Definitely a user syntax error.
1657
1658 AARCH64_OPDE_INVALID_VARIANT
1659 No syntax error, but the operands are not a valid combination, e.g.
1660 FMOV D0,S0
1661
36043bcf
RS
1662 The following errors are only reported against an asm string that is
1663 syntactically valid and that has valid operand qualifiers.
1664
e2dc4040
RS
1665 AARCH64_OPDE_INVALID_VG_SIZE
1666 Error about a "VGx<n>" modifier in a ZA index not having the
1667 correct <n>. This error effectively forms a pair with
1668 AARCH64_OPDE_REG_LIST_LENGTH, since both errors relate to the number
1669 of vectors that an instruction operates on. However, the "VGx<n>"
1670 modifier is optional, whereas a register list always has a known
1671 and explicit length. It therefore seems better to place more
1672 importance on the register list length when selecting an opcode table
1673 entry. This in turn means that having an incorrect register length
1674 should be more severe than having an incorrect "VGx<n>".
1675
f5b57fea
RS
1676 AARCH64_OPDE_REG_LIST_LENGTH
1677 Error about a register list operand having an unexpected number of
36043bcf
RS
1678 registers. This error is low severity because there might be another
1679 opcode entry that supports the given number of registers.
1680
f5b57fea
RS
1681 AARCH64_OPDE_REG_LIST_STRIDE
1682 Error about a register list operand having the correct number
1683 (and type) of registers, but an unexpected stride. This error is
1684 more severe than AARCH64_OPDE_REG_LIST_LENGTH because it implies
1685 that the length is known to be correct. However, it is lower than
1686 many other errors, since some instructions have forms that share
1687 the same number of registers but have different strides.
1688
01a4d082
PW
1689 AARCH64_OPDE_UNTIED_IMMS
1690 The asm failed to use the same immediate for a destination operand
1691 and a tied source operand.
1692
0c608d6b
RS
1693 AARCH64_OPDE_UNTIED_OPERAND
1694 The asm failed to use the same register for a destination operand
1695 and a tied source operand.
1696
a06ea964
NC
1697 AARCH64_OPDE_OUT_OF_RANGE
1698 Error about some immediate value out of a valid range.
1699
1700 AARCH64_OPDE_UNALIGNED
1701 Error about some immediate value not properly aligned (i.e. not being a
1702 multiple times of a certain value).
1703
a06ea964
NC
1704 AARCH64_OPDE_OTHER_ERROR
1705 Error of the highest severity and used for any severe issue that does not
1706 fall into any of the above categories.
1707
859f51df
RS
1708 AARCH64_OPDE_INVALID_REGNO
1709 A register was syntactically valid and had the right type, but it was
1710 outside the range supported by the associated operand field. This is
1711 a high severity error because there are currently no instructions that
1712 would accept the operands that precede the erroneous one (if any) and
1713 yet still accept a wider range of registers.
1714
63eff947
RS
1715 AARCH64_OPDE_RECOVERABLE, AARCH64_OPDE_SYNTAX_ERROR and
1716 AARCH64_OPDE_FATAL_SYNTAX_ERROR are only deteced by GAS while the
a06ea964
NC
1717 AARCH64_OPDE_INVALID_VARIANT error can only be spotted by libopcodes as
1718 only libopcodes has the information about the valid variants of each
1719 instruction.
1720
1721 The enumerators have an increasing severity. This is helpful when there are
1722 multiple instruction templates available for a given mnemonic name (e.g.
1723 FMOV); this mechanism will help choose the most suitable template from which
c1817dc2
RS
1724 the generated diagnostics can most closely describe the issues, if any.
1725
1726 This enum needs to be kept up-to-date with operand_mismatch_kind_names
1727 in tc-aarch64.c. */
a06ea964
NC
1728
1729enum aarch64_operand_error_kind
1730{
1731 AARCH64_OPDE_NIL,
1732 AARCH64_OPDE_RECOVERABLE,
63eff947
RS
1733 AARCH64_OPDE_A_SHOULD_FOLLOW_B,
1734 AARCH64_OPDE_EXPECTED_A_AFTER_B,
a06ea964
NC
1735 AARCH64_OPDE_SYNTAX_ERROR,
1736 AARCH64_OPDE_FATAL_SYNTAX_ERROR,
1737 AARCH64_OPDE_INVALID_VARIANT,
e2dc4040 1738 AARCH64_OPDE_INVALID_VG_SIZE,
f5b57fea
RS
1739 AARCH64_OPDE_REG_LIST_LENGTH,
1740 AARCH64_OPDE_REG_LIST_STRIDE,
01a4d082 1741 AARCH64_OPDE_UNTIED_IMMS,
0c608d6b 1742 AARCH64_OPDE_UNTIED_OPERAND,
a06ea964
NC
1743 AARCH64_OPDE_OUT_OF_RANGE,
1744 AARCH64_OPDE_UNALIGNED,
859f51df
RS
1745 AARCH64_OPDE_OTHER_ERROR,
1746 AARCH64_OPDE_INVALID_REGNO
a06ea964
NC
1747};
1748
1749/* N.B. GAS assumes that this structure work well with shallow copy. */
1750struct aarch64_operand_error
1751{
1752 enum aarch64_operand_error_kind kind;
1753 int index;
1754 const char *error;
63eff947
RS
1755 /* Some data for extra information. */
1756 union {
1757 int i;
1758 const char *s;
1759 } data[3];
9193bc42 1760 bool non_fatal;
a06ea964
NC
1761};
1762
7e84b55d
TC
1763/* AArch64 sequence structure used to track instructions with F_SCAN
1764 dependencies for both assembler and disassembler. */
1765struct aarch64_instr_sequence
1766{
b3e59f88
RS
1767 /* The instructions in the sequence, starting with the one that
1768 caused it to be opened. */
7e84b55d 1769 aarch64_inst *instr;
7e84b55d 1770 /* The number of instructions already in the sequence. */
b3e59f88
RS
1771 int num_added_insns;
1772 /* The number of instructions allocated to the sequence. */
1773 int num_allocated_insns;
7e84b55d 1774};
a06ea964
NC
1775
1776/* Encoding entrypoint. */
1777
9193bc42 1778extern bool
a06ea964
NC
1779aarch64_opcode_encode (const aarch64_opcode *, const aarch64_inst *,
1780 aarch64_insn *, aarch64_opnd_qualifier_t *,
7e84b55d 1781 aarch64_operand_error *, aarch64_instr_sequence *);
a06ea964
NC
1782
1783extern const aarch64_opcode *
1784aarch64_replace_opcode (struct aarch64_inst *,
1785 const aarch64_opcode *);
1786
1787/* Given the opcode enumerator OP, return the pointer to the corresponding
1788 opcode entry. */
1789
1790extern const aarch64_opcode *
1791aarch64_get_opcode (enum aarch64_op);
1792
76a4c1e0
AB
1793/* An instance of this structure is passed to aarch64_print_operand, and
1794 the callback within this structure is used to apply styling to the
1795 disassembler output. This structure encapsulates the callback and a
1796 state pointer. */
1797
1798struct aarch64_styler
1799{
1800 /* The callback used to apply styling. Returns a string created from FMT
1801 and ARGS with STYLE applied to the string. STYLER is a pointer back
1802 to this object so that the callback can access the state member.
1803
1804 The string returned from this callback must remain valid until the
1805 call to aarch64_print_operand has completed. */
1806 const char *(*apply_style) (struct aarch64_styler *styler,
1807 enum disassembler_style style,
1808 const char *fmt,
1809 va_list args);
1810
1811 /* A pointer to a state object which can be used by the apply_style
1812 callback function. */
1813 void *state;
1814};
1815
a06ea964
NC
1816/* Generate the string representation of an operand. */
1817extern void
1818aarch64_print_operand (char *, size_t, bfd_vma, const aarch64_opcode *,
7d02540a 1819 const aarch64_opnd_info *, int, int *, bfd_vma *,
6837a663 1820 char **, char *, size_t,
76a4c1e0
AB
1821 aarch64_feature_set features,
1822 struct aarch64_styler *styler);
a06ea964
NC
1823
1824/* Miscellaneous interface. */
1825
1826extern int
1827aarch64_operand_index (const enum aarch64_opnd *, enum aarch64_opnd);
1828
1829extern aarch64_opnd_qualifier_t
1830aarch64_get_expected_qualifier (const aarch64_opnd_qualifier_seq_t *, int,
1831 const aarch64_opnd_qualifier_t, int);
1832
9193bc42 1833extern bool
a68f4cd2
TC
1834aarch64_is_destructive_by_operands (const aarch64_opcode *);
1835
a06ea964
NC
1836extern int
1837aarch64_num_of_operands (const aarch64_opcode *);
1838
1839extern int
1840aarch64_stack_pointer_p (const aarch64_opnd_info *);
1841
e141d84e
YQ
1842extern int
1843aarch64_zero_register_p (const aarch64_opnd_info *);
a06ea964 1844
1d482394 1845extern enum err_type
9193bc42 1846aarch64_decode_insn (aarch64_insn, aarch64_inst *, bool,
a68f4cd2
TC
1847 aarch64_operand_error *);
1848
1849extern void
1850init_insn_sequence (const struct aarch64_inst *, aarch64_instr_sequence *);
36f4aab1 1851
a06ea964
NC
1852/* Given an operand qualifier, return the expected data element size
1853 of a qualified operand. */
1854extern unsigned char
1855aarch64_get_qualifier_esize (aarch64_opnd_qualifier_t);
1856
1857extern enum aarch64_operand_class
1858aarch64_get_operand_class (enum aarch64_opnd);
1859
1860extern const char *
1861aarch64_get_operand_name (enum aarch64_opnd);
1862
1863extern const char *
1864aarch64_get_operand_desc (enum aarch64_opnd);
1865
9193bc42 1866extern bool
e950b345
RS
1867aarch64_sve_dupm_mov_immediate_p (uint64_t, int);
1868
199cfcc4 1869extern bool
4abb672a 1870aarch64_cpu_supports_inst_p (aarch64_feature_set, aarch64_inst *);
199cfcc4 1871
2f8890ef
VDN
1872extern int
1873calc_ldst_datasize (const aarch64_opnd_info *opnds);
1874
a06ea964
NC
1875#ifdef DEBUG_AARCH64
1876extern int debug_dump;
1877
1878extern void
1879aarch64_verbose (const char *, ...) __attribute__ ((format (printf, 1, 2)));
1880
1881#define DEBUG_TRACE(M, ...) \
1882 { \
1883 if (debug_dump) \
1884 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
1885 }
1886
1887#define DEBUG_TRACE_IF(C, M, ...) \
1888 { \
1889 if (debug_dump && (C)) \
1890 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
1891 }
1892#else /* !DEBUG_AARCH64 */
1893#define DEBUG_TRACE(M, ...) ;
1894#define DEBUG_TRACE_IF(C, M, ...) ;
1895#endif /* DEBUG_AARCH64 */
1896
245d2e3f
RS
1897extern const char *const aarch64_sve_pattern_array[32];
1898extern const char *const aarch64_sve_prfop_array[16];
8ff42920 1899extern const char *const aarch64_rprfmop_array[64];
99e01a66 1900extern const char *const aarch64_sme_vlxn_array[2];
245d2e3f 1901
d3e12b29
YQ
1902#ifdef __cplusplus
1903}
1904#endif
1905
a06ea964 1906#endif /* OPCODE_AARCH64_H */