]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/aarch64.h
[AArch64][PATCH 10/14] Rework code mapping vector types to operand qualifiers.
[thirdparty/binutils-gdb.git] / include / opcode / aarch64.h
CommitLineData
a06ea964
NC
1/* AArch64 assembler/disassembler support.
2
b90efa5b 3 Copyright (C) 2009-2015 Free Software Foundation, Inc.
a06ea964
NC
4 Contributed by ARM Ltd.
5
6 This file is part of GNU Binutils.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the license, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING3. If not,
20 see <http://www.gnu.org/licenses/>. */
21
22#ifndef OPCODE_AARCH64_H
23#define OPCODE_AARCH64_H
24
25#include "bfd.h"
26#include "bfd_stdint.h"
27#include <assert.h>
28#include <stdlib.h>
29
d3e12b29
YQ
30#ifdef __cplusplus
31extern "C" {
32#endif
33
a06ea964
NC
34/* The offset for pc-relative addressing is currently defined to be 0. */
35#define AARCH64_PCREL_OFFSET 0
36
37typedef uint32_t aarch64_insn;
38
39/* The following bitmasks control CPU features. */
40#define AARCH64_FEATURE_V8 0x00000001 /* All processors. */
acb787b0 41#define AARCH64_FEATURE_V8_2 0x00000020 /* ARMv8.2 processors. */
a06ea964
NC
42#define AARCH64_FEATURE_CRYPTO 0x00010000 /* Crypto instructions. */
43#define AARCH64_FEATURE_FP 0x00020000 /* FP instructions. */
44#define AARCH64_FEATURE_SIMD 0x00040000 /* SIMD instructions. */
e60bb1dd 45#define AARCH64_FEATURE_CRC 0x00080000 /* CRC instructions. */
ee804238 46#define AARCH64_FEATURE_LSE 0x00100000 /* LSE instructions. */
f21cce2c 47#define AARCH64_FEATURE_PAN 0x00200000 /* PAN instructions. */
290806fd 48#define AARCH64_FEATURE_LOR 0x00400000 /* LOR instructions. */
9e1f0fa7 49#define AARCH64_FEATURE_RDMA 0x00800000 /* v8.1 SIMD instructions. */
250aafa4 50#define AARCH64_FEATURE_V8_1 0x01000000 /* v8.1 features. */
af117b3c 51#define AARCH64_FEATURE_F16 0x02000000 /* v8.2 FP16 instructions. */
c8a6db6f 52#define AARCH64_FEATURE_RAS 0x04000000 /* RAS Extensions. */
73af8ed6 53#define AARCH64_FEATURE_PROFILE 0x08000000 /* Statistical Profiling. */
a06ea964
NC
54
55/* Architectures are the sum of the base and extensions. */
56#define AARCH64_ARCH_V8 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
57 AARCH64_FEATURE_FP \
58 | AARCH64_FEATURE_SIMD)
88f0ea34
MW
59#define AARCH64_ARCH_V8_1 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
60 AARCH64_FEATURE_FP \
61 | AARCH64_FEATURE_SIMD \
af117b3c 62 | AARCH64_FEATURE_CRC \
250aafa4 63 | AARCH64_FEATURE_V8_1 \
88f0ea34
MW
64 | AARCH64_FEATURE_LSE \
65 | AARCH64_FEATURE_PAN \
66 | AARCH64_FEATURE_LOR \
67 | AARCH64_FEATURE_RDMA)
acb787b0
MW
68#define AARCH64_ARCH_V8_2 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
69 AARCH64_FEATURE_V8_2 \
87018195 70 | AARCH64_FEATURE_F16 \
c8a6db6f 71 | AARCH64_FEATURE_RAS \
acb787b0 72 | AARCH64_FEATURE_FP \
af117b3c
MW
73 | AARCH64_FEATURE_SIMD \
74 | AARCH64_FEATURE_CRC \
75 | AARCH64_FEATURE_V8_1 \
acb787b0
MW
76 | AARCH64_FEATURE_LSE \
77 | AARCH64_FEATURE_PAN \
78 | AARCH64_FEATURE_LOR \
79 | AARCH64_FEATURE_RDMA)
88f0ea34 80
a06ea964
NC
81#define AARCH64_ARCH_NONE AARCH64_FEATURE (0, 0)
82#define AARCH64_ANY AARCH64_FEATURE (-1, 0) /* Any basic core. */
83
84/* CPU-specific features. */
85typedef unsigned long aarch64_feature_set;
86
87#define AARCH64_CPU_HAS_FEATURE(CPU,FEAT) \
88 (((CPU) & (FEAT)) != 0)
89
90#define AARCH64_MERGE_FEATURE_SETS(TARG,F1,F2) \
91 do \
92 { \
93 (TARG) = (F1) | (F2); \
94 } \
95 while (0)
96
97#define AARCH64_CLEAR_FEATURE(TARG,F1,F2) \
98 do \
99 { \
100 (TARG) = (F1) &~ (F2); \
101 } \
102 while (0)
103
104#define AARCH64_FEATURE(core,coproc) ((core) | (coproc))
105
106#define AARCH64_OPCODE_HAS_FEATURE(OPC,FEAT) \
107 (((OPC) & (FEAT)) != 0)
108
109enum aarch64_operand_class
110{
111 AARCH64_OPND_CLASS_NIL,
112 AARCH64_OPND_CLASS_INT_REG,
113 AARCH64_OPND_CLASS_MODIFIED_REG,
114 AARCH64_OPND_CLASS_FP_REG,
115 AARCH64_OPND_CLASS_SIMD_REG,
116 AARCH64_OPND_CLASS_SIMD_ELEMENT,
117 AARCH64_OPND_CLASS_SISD_REG,
118 AARCH64_OPND_CLASS_SIMD_REGLIST,
119 AARCH64_OPND_CLASS_CP_REG,
120 AARCH64_OPND_CLASS_ADDRESS,
121 AARCH64_OPND_CLASS_IMMEDIATE,
122 AARCH64_OPND_CLASS_SYSTEM,
68a64283 123 AARCH64_OPND_CLASS_COND,
a06ea964
NC
124};
125
126/* Operand code that helps both parsing and coding.
127 Keep AARCH64_OPERANDS synced. */
128
129enum aarch64_opnd
130{
131 AARCH64_OPND_NIL, /* no operand---MUST BE FIRST!*/
132
133 AARCH64_OPND_Rd, /* Integer register as destination. */
134 AARCH64_OPND_Rn, /* Integer register as source. */
135 AARCH64_OPND_Rm, /* Integer register as source. */
136 AARCH64_OPND_Rt, /* Integer register used in ld/st instructions. */
137 AARCH64_OPND_Rt2, /* Integer register used in ld/st pair instructions. */
138 AARCH64_OPND_Rs, /* Integer register used in ld/st exclusive. */
139 AARCH64_OPND_Ra, /* Integer register used in ddp_3src instructions. */
140 AARCH64_OPND_Rt_SYS, /* Integer register used in system instructions. */
141
142 AARCH64_OPND_Rd_SP, /* Integer Rd or SP. */
143 AARCH64_OPND_Rn_SP, /* Integer Rn or SP. */
ee804238 144 AARCH64_OPND_PAIRREG, /* Paired register operand. */
a06ea964
NC
145 AARCH64_OPND_Rm_EXT, /* Integer Rm extended. */
146 AARCH64_OPND_Rm_SFT, /* Integer Rm shifted. */
147
148 AARCH64_OPND_Fd, /* Floating-point Fd. */
149 AARCH64_OPND_Fn, /* Floating-point Fn. */
150 AARCH64_OPND_Fm, /* Floating-point Fm. */
151 AARCH64_OPND_Fa, /* Floating-point Fa. */
152 AARCH64_OPND_Ft, /* Floating-point Ft. */
153 AARCH64_OPND_Ft2, /* Floating-point Ft2. */
154
155 AARCH64_OPND_Sd, /* AdvSIMD Scalar Sd. */
156 AARCH64_OPND_Sn, /* AdvSIMD Scalar Sn. */
157 AARCH64_OPND_Sm, /* AdvSIMD Scalar Sm. */
158
159 AARCH64_OPND_Vd, /* AdvSIMD Vector Vd. */
160 AARCH64_OPND_Vn, /* AdvSIMD Vector Vn. */
161 AARCH64_OPND_Vm, /* AdvSIMD Vector Vm. */
162 AARCH64_OPND_VdD1, /* AdvSIMD <Vd>.D[1]; for FMOV only. */
163 AARCH64_OPND_VnD1, /* AdvSIMD <Vn>.D[1]; for FMOV only. */
164 AARCH64_OPND_Ed, /* AdvSIMD Vector Element Vd. */
165 AARCH64_OPND_En, /* AdvSIMD Vector Element Vn. */
166 AARCH64_OPND_Em, /* AdvSIMD Vector Element Vm. */
167 AARCH64_OPND_LVn, /* AdvSIMD Vector register list used in e.g. TBL. */
168 AARCH64_OPND_LVt, /* AdvSIMD Vector register list used in ld/st. */
169 AARCH64_OPND_LVt_AL, /* AdvSIMD Vector register list for loading single
170 structure to all lanes. */
171 AARCH64_OPND_LEt, /* AdvSIMD Vector Element list. */
172
173 AARCH64_OPND_Cn, /* Co-processor register in CRn field. */
174 AARCH64_OPND_Cm, /* Co-processor register in CRm field. */
175
176 AARCH64_OPND_IDX, /* AdvSIMD EXT index operand. */
177 AARCH64_OPND_IMM_VLSL,/* Immediate for shifting vector registers left. */
178 AARCH64_OPND_IMM_VLSR,/* Immediate for shifting vector registers right. */
179 AARCH64_OPND_SIMD_IMM,/* AdvSIMD modified immediate without shift. */
180 AARCH64_OPND_SIMD_IMM_SFT, /* AdvSIMD modified immediate with shift. */
181 AARCH64_OPND_SIMD_FPIMM,/* AdvSIMD 8-bit fp immediate. */
182 AARCH64_OPND_SHLL_IMM,/* Immediate shift for AdvSIMD SHLL instruction
183 (no encoding). */
184 AARCH64_OPND_IMM0, /* Immediate for #0. */
185 AARCH64_OPND_FPIMM0, /* Immediate for #0.0. */
186 AARCH64_OPND_FPIMM, /* Floating-point Immediate. */
187 AARCH64_OPND_IMMR, /* Immediate #<immr> in e.g. BFM. */
188 AARCH64_OPND_IMMS, /* Immediate #<imms> in e.g. BFM. */
189 AARCH64_OPND_WIDTH, /* Immediate #<width> in e.g. BFI. */
190 AARCH64_OPND_IMM, /* Immediate. */
191 AARCH64_OPND_UIMM3_OP1,/* Unsigned 3-bit immediate in the op1 field. */
192 AARCH64_OPND_UIMM3_OP2,/* Unsigned 3-bit immediate in the op2 field. */
193 AARCH64_OPND_UIMM4, /* Unsigned 4-bit immediate in the CRm field. */
194 AARCH64_OPND_UIMM7, /* Unsigned 7-bit immediate in the CRm:op2 fields. */
195 AARCH64_OPND_BIT_NUM, /* Immediate. */
196 AARCH64_OPND_EXCEPTION,/* imm16 operand in exception instructions. */
197 AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */
198 AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for
199 each condition flag. */
200
201 AARCH64_OPND_LIMM, /* Logical Immediate. */
202 AARCH64_OPND_AIMM, /* Arithmetic immediate. */
203 AARCH64_OPND_HALF, /* #<imm16>{, LSL #<shift>} operand in move wide. */
204 AARCH64_OPND_FBITS, /* FP #<fbits> operand in e.g. SCVTF */
205 AARCH64_OPND_IMM_MOV, /* Immediate operand for the MOV alias. */
206
207 AARCH64_OPND_COND, /* Standard condition as the last operand. */
68a64283 208 AARCH64_OPND_COND1, /* Same as the above, but excluding AL and NV. */
a06ea964
NC
209
210 AARCH64_OPND_ADDR_ADRP, /* Memory address for ADRP */
211 AARCH64_OPND_ADDR_PCREL14, /* 14-bit PC-relative address for e.g. TBZ. */
212 AARCH64_OPND_ADDR_PCREL19, /* 19-bit PC-relative address for e.g. LDR. */
213 AARCH64_OPND_ADDR_PCREL21, /* 21-bit PC-relative address for e.g. ADR. */
214 AARCH64_OPND_ADDR_PCREL26, /* 26-bit PC-relative address for e.g. BL. */
215
216 AARCH64_OPND_ADDR_SIMPLE, /* Address of ld/st exclusive. */
217 AARCH64_OPND_ADDR_REGOFF, /* Address of register offset. */
218 AARCH64_OPND_ADDR_SIMM7, /* Address of signed 7-bit immediate. */
219 AARCH64_OPND_ADDR_SIMM9, /* Address of signed 9-bit immediate. */
220 AARCH64_OPND_ADDR_SIMM9_2, /* Same as the above, but the immediate is
221 negative or unaligned and there is
222 no writeback allowed. This operand code
223 is only used to support the programmer-
224 friendly feature of using LDR/STR as the
225 the mnemonic name for LDUR/STUR instructions
226 wherever there is no ambiguity. */
227 AARCH64_OPND_ADDR_UIMM12, /* Address of unsigned 12-bit immediate. */
228 AARCH64_OPND_SIMD_ADDR_SIMPLE,/* Address of ld/st multiple structures. */
229 AARCH64_OPND_SIMD_ADDR_POST, /* Address of ld/st multiple post-indexed. */
230
231 AARCH64_OPND_SYSREG, /* System register operand. */
232 AARCH64_OPND_PSTATEFIELD, /* PSTATE field name operand. */
233 AARCH64_OPND_SYSREG_AT, /* System register <at_op> operand. */
234 AARCH64_OPND_SYSREG_DC, /* System register <dc_op> operand. */
235 AARCH64_OPND_SYSREG_IC, /* System register <ic_op> operand. */
236 AARCH64_OPND_SYSREG_TLBI, /* System register <tlbi_op> operand. */
237 AARCH64_OPND_BARRIER, /* Barrier operand. */
238 AARCH64_OPND_BARRIER_ISB, /* Barrier operand for ISB. */
239 AARCH64_OPND_PRFOP, /* Prefetch operation. */
1e6f4800 240 AARCH64_OPND_BARRIER_PSB, /* Barrier operand for PSB. */
a06ea964
NC
241};
242
243/* Qualifier constrains an operand. It either specifies a variant of an
244 operand type or limits values available to an operand type.
245
246 N.B. Order is important; keep aarch64_opnd_qualifiers synced. */
247
248enum aarch64_opnd_qualifier
249{
250 /* Indicating no further qualification on an operand. */
251 AARCH64_OPND_QLF_NIL,
252
253 /* Qualifying an operand which is a general purpose (integer) register;
254 indicating the operand data size or a specific register. */
255 AARCH64_OPND_QLF_W, /* Wn, WZR or WSP. */
256 AARCH64_OPND_QLF_X, /* Xn, XZR or XSP. */
257 AARCH64_OPND_QLF_WSP, /* WSP. */
258 AARCH64_OPND_QLF_SP, /* SP. */
259
260 /* Qualifying an operand which is a floating-point register, a SIMD
261 vector element or a SIMD vector element list; indicating operand data
262 size or the size of each SIMD vector element in the case of a SIMD
263 vector element list.
264 These qualifiers are also used to qualify an address operand to
265 indicate the size of data element a load/store instruction is
266 accessing.
267 They are also used for the immediate shift operand in e.g. SSHR. Such
268 a use is only for the ease of operand encoding/decoding and qualifier
269 sequence matching; such a use should not be applied widely; use the value
270 constraint qualifiers for immediate operands wherever possible. */
271 AARCH64_OPND_QLF_S_B,
272 AARCH64_OPND_QLF_S_H,
273 AARCH64_OPND_QLF_S_S,
274 AARCH64_OPND_QLF_S_D,
275 AARCH64_OPND_QLF_S_Q,
276
277 /* Qualifying an operand which is a SIMD vector register or a SIMD vector
278 register list; indicating register shape.
279 They are also used for the immediate shift operand in e.g. SSHR. Such
280 a use is only for the ease of operand encoding/decoding and qualifier
281 sequence matching; such a use should not be applied widely; use the value
282 constraint qualifiers for immediate operands wherever possible. */
283 AARCH64_OPND_QLF_V_8B,
284 AARCH64_OPND_QLF_V_16B,
285 AARCH64_OPND_QLF_V_4H,
286 AARCH64_OPND_QLF_V_8H,
287 AARCH64_OPND_QLF_V_2S,
288 AARCH64_OPND_QLF_V_4S,
289 AARCH64_OPND_QLF_V_1D,
290 AARCH64_OPND_QLF_V_2D,
291 AARCH64_OPND_QLF_V_1Q,
292
293 /* Constraint on value. */
294 AARCH64_OPND_QLF_imm_0_7,
295 AARCH64_OPND_QLF_imm_0_15,
296 AARCH64_OPND_QLF_imm_0_31,
297 AARCH64_OPND_QLF_imm_0_63,
298 AARCH64_OPND_QLF_imm_1_32,
299 AARCH64_OPND_QLF_imm_1_64,
300
301 /* Indicate whether an AdvSIMD modified immediate operand is shift-zeros
302 or shift-ones. */
303 AARCH64_OPND_QLF_LSL,
304 AARCH64_OPND_QLF_MSL,
305
306 /* Special qualifier helping retrieve qualifier information during the
307 decoding time (currently not in use). */
308 AARCH64_OPND_QLF_RETRIEVE,
309};
310\f
311/* Instruction class. */
312
313enum aarch64_insn_class
314{
315 addsub_carry,
316 addsub_ext,
317 addsub_imm,
318 addsub_shift,
319 asimdall,
320 asimddiff,
321 asimdelem,
322 asimdext,
323 asimdimm,
324 asimdins,
325 asimdmisc,
326 asimdperm,
327 asimdsame,
328 asimdshf,
329 asimdtbl,
330 asisddiff,
331 asisdelem,
332 asisdlse,
333 asisdlsep,
334 asisdlso,
335 asisdlsop,
336 asisdmisc,
337 asisdone,
338 asisdpair,
339 asisdsame,
340 asisdshf,
341 bitfield,
342 branch_imm,
343 branch_reg,
344 compbranch,
345 condbranch,
346 condcmp_imm,
347 condcmp_reg,
348 condsel,
349 cryptoaes,
350 cryptosha2,
351 cryptosha3,
352 dp_1src,
353 dp_2src,
354 dp_3src,
355 exception,
356 extract,
357 float2fix,
358 float2int,
359 floatccmp,
360 floatcmp,
361 floatdp1,
362 floatdp2,
363 floatdp3,
364 floatimm,
365 floatsel,
366 ldst_immpost,
367 ldst_immpre,
368 ldst_imm9, /* immpost or immpre */
369 ldst_pos,
370 ldst_regoff,
371 ldst_unpriv,
372 ldst_unscaled,
373 ldstexcl,
374 ldstnapair_offs,
375 ldstpair_off,
376 ldstpair_indexed,
377 loadlit,
378 log_imm,
379 log_shift,
ee804238 380 lse_atomic,
a06ea964
NC
381 movewide,
382 pcreladdr,
383 ic_system,
384 testbranch,
385};
386
387/* Opcode enumerators. */
388
389enum aarch64_op
390{
391 OP_NIL,
392 OP_STRB_POS,
393 OP_LDRB_POS,
394 OP_LDRSB_POS,
395 OP_STRH_POS,
396 OP_LDRH_POS,
397 OP_LDRSH_POS,
398 OP_STR_POS,
399 OP_LDR_POS,
400 OP_STRF_POS,
401 OP_LDRF_POS,
402 OP_LDRSW_POS,
403 OP_PRFM_POS,
404
405 OP_STURB,
406 OP_LDURB,
407 OP_LDURSB,
408 OP_STURH,
409 OP_LDURH,
410 OP_LDURSH,
411 OP_STUR,
412 OP_LDUR,
413 OP_STURV,
414 OP_LDURV,
415 OP_LDURSW,
416 OP_PRFUM,
417
418 OP_LDR_LIT,
419 OP_LDRV_LIT,
420 OP_LDRSW_LIT,
421 OP_PRFM_LIT,
422
423 OP_ADD,
424 OP_B,
425 OP_BL,
426
427 OP_MOVN,
428 OP_MOVZ,
429 OP_MOVK,
430
431 OP_MOV_IMM_LOG, /* MOV alias for moving bitmask immediate. */
432 OP_MOV_IMM_WIDE, /* MOV alias for moving wide immediate. */
433 OP_MOV_IMM_WIDEN, /* MOV alias for moving wide immediate (negated). */
434
435 OP_MOV_V, /* MOV alias for moving vector register. */
436
437 OP_ASR_IMM,
438 OP_LSR_IMM,
439 OP_LSL_IMM,
440
441 OP_BIC,
442
443 OP_UBFX,
444 OP_BFXIL,
445 OP_SBFX,
446 OP_SBFIZ,
447 OP_BFI,
d685192a 448 OP_BFC, /* ARMv8.2. */
a06ea964
NC
449 OP_UBFIZ,
450 OP_UXTB,
451 OP_UXTH,
452 OP_UXTW,
453
a06ea964
NC
454 OP_CINC,
455 OP_CINV,
456 OP_CNEG,
457 OP_CSET,
458 OP_CSETM,
459
460 OP_FCVT,
461 OP_FCVTN,
462 OP_FCVTN2,
463 OP_FCVTL,
464 OP_FCVTL2,
465 OP_FCVTXN_S, /* Scalar version. */
466
467 OP_ROR_IMM,
468
e30181a5
YZ
469 OP_SXTL,
470 OP_SXTL2,
471 OP_UXTL,
472 OP_UXTL2,
473
a06ea964
NC
474 OP_TOTAL_NUM, /* Pseudo. */
475};
476
477/* Maximum number of operands an instruction can have. */
478#define AARCH64_MAX_OPND_NUM 6
479/* Maximum number of qualifier sequences an instruction can have. */
480#define AARCH64_MAX_QLF_SEQ_NUM 10
481/* Operand qualifier typedef; optimized for the size. */
482typedef unsigned char aarch64_opnd_qualifier_t;
483/* Operand qualifier sequence typedef. */
484typedef aarch64_opnd_qualifier_t \
485 aarch64_opnd_qualifier_seq_t [AARCH64_MAX_OPND_NUM];
486
487/* FIXME: improve the efficiency. */
488static inline bfd_boolean
489empty_qualifier_sequence_p (const aarch64_opnd_qualifier_t *qualifiers)
490{
491 int i;
492 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
493 if (qualifiers[i] != AARCH64_OPND_QLF_NIL)
494 return FALSE;
495 return TRUE;
496}
497
498/* This structure holds information for a particular opcode. */
499
500struct aarch64_opcode
501{
502 /* The name of the mnemonic. */
503 const char *name;
504
505 /* The opcode itself. Those bits which will be filled in with
506 operands are zeroes. */
507 aarch64_insn opcode;
508
509 /* The opcode mask. This is used by the disassembler. This is a
510 mask containing ones indicating those bits which must match the
511 opcode field, and zeroes indicating those bits which need not
512 match (and are presumably filled in by operands). */
513 aarch64_insn mask;
514
515 /* Instruction class. */
516 enum aarch64_insn_class iclass;
517
518 /* Enumerator identifier. */
519 enum aarch64_op op;
520
521 /* Which architecture variant provides this instruction. */
522 const aarch64_feature_set *avariant;
523
524 /* An array of operand codes. Each code is an index into the
525 operand table. They appear in the order which the operands must
526 appear in assembly code, and are terminated by a zero. */
527 enum aarch64_opnd operands[AARCH64_MAX_OPND_NUM];
528
529 /* A list of operand qualifier code sequence. Each operand qualifier
530 code qualifies the corresponding operand code. Each operand
531 qualifier sequence specifies a valid opcode variant and related
532 constraint on operands. */
533 aarch64_opnd_qualifier_seq_t qualifiers_list[AARCH64_MAX_QLF_SEQ_NUM];
534
535 /* Flags providing information about this instruction */
536 uint32_t flags;
537};
538
539typedef struct aarch64_opcode aarch64_opcode;
540
541/* Table describing all the AArch64 opcodes. */
542extern aarch64_opcode aarch64_opcode_table[];
543
544/* Opcode flags. */
545#define F_ALIAS (1 << 0)
546#define F_HAS_ALIAS (1 << 1)
547/* Disassembly preference priority 1-3 (the larger the higher). If nothing
548 is specified, it is the priority 0 by default, i.e. the lowest priority. */
549#define F_P1 (1 << 2)
550#define F_P2 (2 << 2)
551#define F_P3 (3 << 2)
552/* Flag an instruction that is truly conditional executed, e.g. b.cond. */
553#define F_COND (1 << 4)
554/* Instruction has the field of 'sf'. */
555#define F_SF (1 << 5)
556/* Instruction has the field of 'size:Q'. */
557#define F_SIZEQ (1 << 6)
558/* Floating-point instruction has the field of 'type'. */
559#define F_FPTYPE (1 << 7)
560/* AdvSIMD scalar instruction has the field of 'size'. */
561#define F_SSIZE (1 << 8)
562/* AdvSIMD vector register arrangement specifier encoded in "imm5<3:0>:Q". */
563#define F_T (1 << 9)
564/* Size of GPR operand in AdvSIMD instructions encoded in Q. */
565#define F_GPRSIZE_IN_Q (1 << 10)
566/* Size of Rt load signed instruction encoded in opc[0], i.e. bit 22. */
567#define F_LDS_SIZE (1 << 11)
568/* Optional operand; assume maximum of 1 operand can be optional. */
569#define F_OPD0_OPT (1 << 12)
570#define F_OPD1_OPT (2 << 12)
571#define F_OPD2_OPT (3 << 12)
572#define F_OPD3_OPT (4 << 12)
573#define F_OPD4_OPT (5 << 12)
574/* Default value for the optional operand when omitted from the assembly. */
575#define F_DEFAULT(X) (((X) & 0x1f) << 15)
576/* Instruction that is an alias of another instruction needs to be
577 encoded/decoded by converting it to/from the real form, followed by
578 the encoding/decoding according to the rules of the real opcode.
579 This compares to the direct coding using the alias's information.
580 N.B. this flag requires F_ALIAS to be used together. */
581#define F_CONV (1 << 20)
582/* Use together with F_ALIAS to indicate an alias opcode is a programmer
583 friendly pseudo instruction available only in the assembly code (thus will
584 not show up in the disassembly). */
585#define F_PSEUDO (1 << 21)
586/* Instruction has miscellaneous encoding/decoding rules. */
587#define F_MISC (1 << 22)
588/* Instruction has the field of 'N'; used in conjunction with F_SF. */
589#define F_N (1 << 23)
590/* Opcode dependent field. */
591#define F_OD(X) (((X) & 0x7) << 24)
ee804238
JW
592/* Instruction has the field of 'sz'. */
593#define F_LSE_SZ (1 << 27)
594/* Next bit is 28. */
a06ea964
NC
595
596static inline bfd_boolean
597alias_opcode_p (const aarch64_opcode *opcode)
598{
599 return (opcode->flags & F_ALIAS) ? TRUE : FALSE;
600}
601
602static inline bfd_boolean
603opcode_has_alias (const aarch64_opcode *opcode)
604{
605 return (opcode->flags & F_HAS_ALIAS) ? TRUE : FALSE;
606}
607
608/* Priority for disassembling preference. */
609static inline int
610opcode_priority (const aarch64_opcode *opcode)
611{
612 return (opcode->flags >> 2) & 0x3;
613}
614
615static inline bfd_boolean
616pseudo_opcode_p (const aarch64_opcode *opcode)
617{
618 return (opcode->flags & F_PSEUDO) != 0lu ? TRUE : FALSE;
619}
620
621static inline bfd_boolean
622optional_operand_p (const aarch64_opcode *opcode, unsigned int idx)
623{
624 return (((opcode->flags >> 12) & 0x7) == idx + 1)
625 ? TRUE : FALSE;
626}
627
628static inline aarch64_insn
629get_optional_operand_default_value (const aarch64_opcode *opcode)
630{
631 return (opcode->flags >> 15) & 0x1f;
632}
633
634static inline unsigned int
635get_opcode_dependent_value (const aarch64_opcode *opcode)
636{
637 return (opcode->flags >> 24) & 0x7;
638}
639
640static inline bfd_boolean
641opcode_has_special_coder (const aarch64_opcode *opcode)
642{
ee804238 643 return (opcode->flags & (F_SF | F_LSE_SZ | F_SIZEQ | F_FPTYPE | F_SSIZE | F_T
a06ea964
NC
644 | F_GPRSIZE_IN_Q | F_LDS_SIZE | F_MISC | F_N | F_COND)) ? TRUE
645 : FALSE;
646}
647\f
648struct aarch64_name_value_pair
649{
650 const char * name;
651 aarch64_insn value;
652};
653
654extern const struct aarch64_name_value_pair aarch64_operand_modifiers [];
a06ea964
NC
655extern const struct aarch64_name_value_pair aarch64_barrier_options [16];
656extern const struct aarch64_name_value_pair aarch64_prfops [32];
9ed608f9 657extern const struct aarch64_name_value_pair aarch64_hint_options [];
a06ea964 658
49eec193
YZ
659typedef struct
660{
661 const char * name;
662 aarch64_insn value;
663 uint32_t flags;
664} aarch64_sys_reg;
665
666extern const aarch64_sys_reg aarch64_sys_regs [];
87b8eed7 667extern const aarch64_sys_reg aarch64_pstatefields [];
49eec193 668extern bfd_boolean aarch64_sys_reg_deprecated_p (const aarch64_sys_reg *);
f21cce2c
MW
669extern bfd_boolean aarch64_sys_reg_supported_p (const aarch64_feature_set,
670 const aarch64_sys_reg *);
671extern bfd_boolean aarch64_pstatefield_supported_p (const aarch64_feature_set,
672 const aarch64_sys_reg *);
49eec193 673
a06ea964
NC
674typedef struct
675{
875880c6 676 const char *name;
a06ea964 677 uint32_t value;
ea2deeec 678 uint32_t flags ;
a06ea964
NC
679} aarch64_sys_ins_reg;
680
ea2deeec 681extern bfd_boolean aarch64_sys_ins_reg_has_xt (const aarch64_sys_ins_reg *);
d6bf7ce6
MW
682extern bfd_boolean
683aarch64_sys_ins_reg_supported_p (const aarch64_feature_set,
684 const aarch64_sys_ins_reg *);
ea2deeec 685
a06ea964
NC
686extern const aarch64_sys_ins_reg aarch64_sys_regs_ic [];
687extern const aarch64_sys_ins_reg aarch64_sys_regs_dc [];
688extern const aarch64_sys_ins_reg aarch64_sys_regs_at [];
689extern const aarch64_sys_ins_reg aarch64_sys_regs_tlbi [];
690
691/* Shift/extending operator kinds.
692 N.B. order is important; keep aarch64_operand_modifiers synced. */
693enum aarch64_modifier_kind
694{
695 AARCH64_MOD_NONE,
696 AARCH64_MOD_MSL,
697 AARCH64_MOD_ROR,
698 AARCH64_MOD_ASR,
699 AARCH64_MOD_LSR,
700 AARCH64_MOD_LSL,
701 AARCH64_MOD_UXTB,
702 AARCH64_MOD_UXTH,
703 AARCH64_MOD_UXTW,
704 AARCH64_MOD_UXTX,
705 AARCH64_MOD_SXTB,
706 AARCH64_MOD_SXTH,
707 AARCH64_MOD_SXTW,
708 AARCH64_MOD_SXTX,
709};
710
711bfd_boolean
712aarch64_extend_operator_p (enum aarch64_modifier_kind);
713
714enum aarch64_modifier_kind
715aarch64_get_operand_modifier (const struct aarch64_name_value_pair *);
716/* Condition. */
717
718typedef struct
719{
720 /* A list of names with the first one as the disassembly preference;
721 terminated by NULL if fewer than 3. */
722 const char *names[3];
723 aarch64_insn value;
724} aarch64_cond;
725
726extern const aarch64_cond aarch64_conds[16];
727
728const aarch64_cond* get_cond_from_value (aarch64_insn value);
729const aarch64_cond* get_inverted_cond (const aarch64_cond *cond);
730\f
731/* Structure representing an operand. */
732
733struct aarch64_opnd_info
734{
735 enum aarch64_opnd type;
736 aarch64_opnd_qualifier_t qualifier;
737 int idx;
738
739 union
740 {
741 struct
742 {
743 unsigned regno;
744 } reg;
745 struct
746 {
747 unsigned regno : 5;
748 unsigned index : 4;
749 } reglane;
750 /* e.g. LVn. */
751 struct
752 {
753 unsigned first_regno : 5;
754 unsigned num_regs : 3;
755 /* 1 if it is a list of reg element. */
756 unsigned has_index : 1;
757 /* Lane index; valid only when has_index is 1. */
758 unsigned index : 4;
759 } reglist;
760 /* e.g. immediate or pc relative address offset. */
761 struct
762 {
763 int64_t value;
764 unsigned is_fp : 1;
765 } imm;
766 /* e.g. address in STR (register offset). */
767 struct
768 {
769 unsigned base_regno;
770 struct
771 {
772 union
773 {
774 int imm;
775 unsigned regno;
776 };
777 unsigned is_reg;
778 } offset;
779 unsigned pcrel : 1; /* PC-relative. */
780 unsigned writeback : 1;
781 unsigned preind : 1; /* Pre-indexed. */
782 unsigned postind : 1; /* Post-indexed. */
783 } addr;
784 const aarch64_cond *cond;
785 /* The encoding of the system register. */
786 aarch64_insn sysreg;
787 /* The encoding of the PSTATE field. */
788 aarch64_insn pstatefield;
789 const aarch64_sys_ins_reg *sysins_op;
790 const struct aarch64_name_value_pair *barrier;
9ed608f9 791 const struct aarch64_name_value_pair *hint_option;
a06ea964
NC
792 const struct aarch64_name_value_pair *prfop;
793 };
794
795 /* Operand shifter; in use when the operand is a register offset address,
796 add/sub extended reg, etc. e.g. <R><m>{, <extend> {#<amount>}}. */
797 struct
798 {
799 enum aarch64_modifier_kind kind;
800 int amount;
801 unsigned operator_present: 1; /* Only valid during encoding. */
802 /* Value of the 'S' field in ld/st reg offset; used only in decoding. */
803 unsigned amount_present: 1;
804 } shifter;
805
806 unsigned skip:1; /* Operand is not completed if there is a fixup needed
807 to be done on it. In some (but not all) of these
808 cases, we need to tell libopcodes to skip the
809 constraint checking and the encoding for this
810 operand, so that the libopcodes can pick up the
811 right opcode before the operand is fixed-up. This
812 flag should only be used during the
813 assembling/encoding. */
814 unsigned present:1; /* Whether this operand is present in the assembly
815 line; not used during the disassembly. */
816};
817
818typedef struct aarch64_opnd_info aarch64_opnd_info;
819
820/* Structure representing an instruction.
821
822 It is used during both the assembling and disassembling. The assembler
823 fills an aarch64_inst after a successful parsing and then passes it to the
824 encoding routine to do the encoding. During the disassembling, the
825 disassembler calls the decoding routine to decode a binary instruction; on a
826 successful return, such a structure will be filled with information of the
827 instruction; then the disassembler uses the information to print out the
828 instruction. */
829
830struct aarch64_inst
831{
832 /* The value of the binary instruction. */
833 aarch64_insn value;
834
835 /* Corresponding opcode entry. */
836 const aarch64_opcode *opcode;
837
838 /* Condition for a truly conditional-executed instrutions, e.g. b.cond. */
839 const aarch64_cond *cond;
840
841 /* Operands information. */
842 aarch64_opnd_info operands[AARCH64_MAX_OPND_NUM];
843};
844
845typedef struct aarch64_inst aarch64_inst;
846\f
847/* Diagnosis related declaration and interface. */
848
849/* Operand error kind enumerators.
850
851 AARCH64_OPDE_RECOVERABLE
852 Less severe error found during the parsing, very possibly because that
853 GAS has picked up a wrong instruction template for the parsing.
854
855 AARCH64_OPDE_SYNTAX_ERROR
856 General syntax error; it can be either a user error, or simply because
857 that GAS is trying a wrong instruction template.
858
859 AARCH64_OPDE_FATAL_SYNTAX_ERROR
860 Definitely a user syntax error.
861
862 AARCH64_OPDE_INVALID_VARIANT
863 No syntax error, but the operands are not a valid combination, e.g.
864 FMOV D0,S0
865
866 AARCH64_OPDE_OUT_OF_RANGE
867 Error about some immediate value out of a valid range.
868
869 AARCH64_OPDE_UNALIGNED
870 Error about some immediate value not properly aligned (i.e. not being a
871 multiple times of a certain value).
872
873 AARCH64_OPDE_REG_LIST
874 Error about the register list operand having unexpected number of
875 registers.
876
877 AARCH64_OPDE_OTHER_ERROR
878 Error of the highest severity and used for any severe issue that does not
879 fall into any of the above categories.
880
881 The enumerators are only interesting to GAS. They are declared here (in
882 libopcodes) because that some errors are detected (and then notified to GAS)
883 by libopcodes (rather than by GAS solely).
884
885 The first three errors are only deteced by GAS while the
886 AARCH64_OPDE_INVALID_VARIANT error can only be spotted by libopcodes as
887 only libopcodes has the information about the valid variants of each
888 instruction.
889
890 The enumerators have an increasing severity. This is helpful when there are
891 multiple instruction templates available for a given mnemonic name (e.g.
892 FMOV); this mechanism will help choose the most suitable template from which
893 the generated diagnostics can most closely describe the issues, if any. */
894
895enum aarch64_operand_error_kind
896{
897 AARCH64_OPDE_NIL,
898 AARCH64_OPDE_RECOVERABLE,
899 AARCH64_OPDE_SYNTAX_ERROR,
900 AARCH64_OPDE_FATAL_SYNTAX_ERROR,
901 AARCH64_OPDE_INVALID_VARIANT,
902 AARCH64_OPDE_OUT_OF_RANGE,
903 AARCH64_OPDE_UNALIGNED,
904 AARCH64_OPDE_REG_LIST,
905 AARCH64_OPDE_OTHER_ERROR
906};
907
908/* N.B. GAS assumes that this structure work well with shallow copy. */
909struct aarch64_operand_error
910{
911 enum aarch64_operand_error_kind kind;
912 int index;
913 const char *error;
914 int data[3]; /* Some data for extra information. */
915};
916
917typedef struct aarch64_operand_error aarch64_operand_error;
918
919/* Encoding entrypoint. */
920
921extern int
922aarch64_opcode_encode (const aarch64_opcode *, const aarch64_inst *,
923 aarch64_insn *, aarch64_opnd_qualifier_t *,
924 aarch64_operand_error *);
925
926extern const aarch64_opcode *
927aarch64_replace_opcode (struct aarch64_inst *,
928 const aarch64_opcode *);
929
930/* Given the opcode enumerator OP, return the pointer to the corresponding
931 opcode entry. */
932
933extern const aarch64_opcode *
934aarch64_get_opcode (enum aarch64_op);
935
936/* Generate the string representation of an operand. */
937extern void
938aarch64_print_operand (char *, size_t, bfd_vma, const aarch64_opcode *,
939 const aarch64_opnd_info *, int, int *, bfd_vma *);
940
941/* Miscellaneous interface. */
942
943extern int
944aarch64_operand_index (const enum aarch64_opnd *, enum aarch64_opnd);
945
946extern aarch64_opnd_qualifier_t
947aarch64_get_expected_qualifier (const aarch64_opnd_qualifier_seq_t *, int,
948 const aarch64_opnd_qualifier_t, int);
949
950extern int
951aarch64_num_of_operands (const aarch64_opcode *);
952
953extern int
954aarch64_stack_pointer_p (const aarch64_opnd_info *);
955
e141d84e
YQ
956extern int
957aarch64_zero_register_p (const aarch64_opnd_info *);
a06ea964 958
36f4aab1 959extern int
43cdf5ae 960aarch64_decode_insn (aarch64_insn, aarch64_inst *, bfd_boolean);
36f4aab1 961
a06ea964
NC
962/* Given an operand qualifier, return the expected data element size
963 of a qualified operand. */
964extern unsigned char
965aarch64_get_qualifier_esize (aarch64_opnd_qualifier_t);
966
967extern enum aarch64_operand_class
968aarch64_get_operand_class (enum aarch64_opnd);
969
970extern const char *
971aarch64_get_operand_name (enum aarch64_opnd);
972
973extern const char *
974aarch64_get_operand_desc (enum aarch64_opnd);
975
976#ifdef DEBUG_AARCH64
977extern int debug_dump;
978
979extern void
980aarch64_verbose (const char *, ...) __attribute__ ((format (printf, 1, 2)));
981
982#define DEBUG_TRACE(M, ...) \
983 { \
984 if (debug_dump) \
985 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
986 }
987
988#define DEBUG_TRACE_IF(C, M, ...) \
989 { \
990 if (debug_dump && (C)) \
991 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
992 }
993#else /* !DEBUG_AARCH64 */
994#define DEBUG_TRACE(M, ...) ;
995#define DEBUG_TRACE_IF(C, M, ...) ;
996#endif /* DEBUG_AARCH64 */
997
d3e12b29
YQ
998#ifdef __cplusplus
999}
1000#endif
1001
a06ea964 1002#endif /* OPCODE_AARCH64_H */