]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/arm.h
[Patch][binutils][arm] Create a new generic coprocessor array [3/10]
[thirdparty/binutils-gdb.git] / include / opcode / arm.h
CommitLineData
b781e558 1/* ARM assembler/disassembler support.
82704155 2 Copyright (C) 2004-2019 Free Software Foundation, Inc.
b781e558
RE
3
4 This file is part of GDB and GAS.
5
6 GDB and GAS are free software; you can redistribute it and/or
7 modify it under the terms of the GNU General Public License as
e4e42b45 8 published by the Free Software Foundation; either version 3, or (at
b781e558
RE
9 your option) any later version.
10
11 GDB and GAS are distributed in the hope that it will be useful, but
12 WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
e4e42b45
NC
17 along with GDB or GAS; see the file COPYING3. If not, write to the
18 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
b781e558
RE
20
21/* The following bitmasks control CPU extensions: */
497d849d
TP
22#define ARM_EXT_V1 0x00000001 /* All processors (core set). */
23#define ARM_EXT_V2 0x00000002 /* Multiply instructions. */
24#define ARM_EXT_V2S 0x00000004 /* SWP instructions. */
25#define ARM_EXT_V3 0x00000008 /* MSR MRS. */
26#define ARM_EXT_V3M 0x00000010 /* Allow long multiplies. */
27#define ARM_EXT_V4 0x00000020 /* Allow half word loads. */
28#define ARM_EXT_V4T 0x00000040 /* Thumb. */
29#define ARM_EXT_V5 0x00000080 /* Allow CLZ, etc. */
30#define ARM_EXT_V5T 0x00000100 /* Improved interworking. */
31#define ARM_EXT_V5ExP 0x00000200 /* DSP core set. */
32#define ARM_EXT_V5E 0x00000400 /* DSP Double transfers. */
33#define ARM_EXT_V5J 0x00000800 /* Jazelle extension. */
34#define ARM_EXT_V6 0x00001000 /* ARM V6. */
35#define ARM_EXT_V6K 0x00002000 /* ARM V6K. */
36#define ARM_EXT_V8 0x00004000 /* ARMv8 w/o atomics. */
37#define ARM_EXT_V6T2 0x00008000 /* Thumb-2. */
38#define ARM_EXT_DIV 0x00010000 /* Integer division. */
62b3e311
PB
39/* The 'M' in Arm V7M stands for Microcontroller.
40 On earlier architecture variants it stands for Multiply. */
497d849d
TP
41#define ARM_EXT_V5E_NOTM 0x00020000 /* Arm V5E but not Arm V7M. */
42#define ARM_EXT_V6_NOTM 0x00040000 /* Arm V6 but not Arm V7M. */
43#define ARM_EXT_V7 0x00080000 /* Arm V7. */
44#define ARM_EXT_V7A 0x00100000 /* Arm V7A. */
45#define ARM_EXT_V7R 0x00200000 /* Arm V7R. */
46#define ARM_EXT_V7M 0x00400000 /* Arm V7M. */
47#define ARM_EXT_V6M 0x00800000 /* ARM V6M. */
48#define ARM_EXT_BARRIER 0x01000000 /* DSB/DMB/ISB. */
49#define ARM_EXT_THUMB_MSR 0x02000000 /* Thumb MSR/MRS. */
50#define ARM_EXT_V6_DSP 0x04000000 /* ARM v6 (DSP-related),
51 not in v7-M. */
52#define ARM_EXT_MP 0x08000000 /* Multiprocessing Extensions. */
53#define ARM_EXT_SEC 0x10000000 /* Security extensions. */
54#define ARM_EXT_OS 0x20000000 /* OS Extensions. */
55#define ARM_EXT_ADIV 0x40000000 /* Integer divide extensions in ARM
56 state. */
57#define ARM_EXT_VIRT 0x80000000 /* Virtualization extensions. */
b781e558 58
497d849d
TP
59#define ARM_EXT2_PAN 0x00000001 /* PAN extension. */
60#define ARM_EXT2_V8_2A 0x00000002 /* ARM V8.2A. */
61#define ARM_EXT2_V8M 0x00000004 /* ARM V8M. */
62#define ARM_EXT2_ATOMICS 0x00000008 /* ARMv8 atomics. */
63#define ARM_EXT2_V6T2_V8M 0x00000010 /* V8M Baseline from V6T2. */
64#define ARM_EXT2_FP16_INST 0x00000020 /* ARM V8.2A FP16 instructions. */
65#define ARM_EXT2_V8M_MAIN 0x00000040 /* ARMv8-M Mainline. */
66#define ARM_EXT2_RAS 0x00000080 /* RAS extension. */
67#define ARM_EXT2_V8_3A 0x00000100 /* ARM V8.3A. */
68#define ARM_EXT2_V8A 0x00000200 /* ARMv8-A. */
69#define ARM_EXT2_V8_4A 0x00000400 /* ARM V8.4A. */
70#define ARM_EXT2_FP16_FML 0x00000800 /* ARM V8.2A FP16-FML
71 instructions. */
72#define ARM_EXT2_V8_5A 0x00001000 /* ARM V8.5A. */
73#define ARM_EXT2_SB 0x00002000 /* Speculation Barrier instruction. */
74#define ARM_EXT2_PREDRES 0x00004000 /* Prediction Restriction insns. */
031254f2 75#define ARM_EXT2_V8_1M_MAIN 0x00008000 /* ARMv8.1-M Mainline. */
ddfded2f 76
b781e558 77/* Co-processor space extensions. */
497d849d
TP
78#define ARM_CEXT_XSCALE 0x00000001 /* Allow MIA etc. */
79#define ARM_CEXT_MAVERICK 0x00000002 /* Use Cirrus/DSP coprocessor. */
80#define ARM_CEXT_IWMMXT 0x00000004 /* Intel Wireless MMX technology
81 coprocessor. */
82#define ARM_CEXT_IWMMXT2 0x00000008 /* Intel Wireless MMX technology
83 coprocessor version 2. */
e74cfd16 84
497d849d
TP
85#define FPU_ENDIAN_PURE 0x80000000 /* Pure-endian doubles. */
86#define FPU_FPA_EXT_V1 0x40000000 /* Base FPA instruction set. */
87#define FPU_FPA_EXT_V2 0x20000000 /* LFM/SFM. */
88#define FPU_MAVERICK 0x10000000 /* Cirrus Maverick. */
89#define FPU_VFP_EXT_V1xD 0x08000000 /* Base VFP instruction set. */
90#define FPU_VFP_EXT_V1 0x04000000 /* Double-precision insns. */
91#define FPU_VFP_EXT_V2 0x02000000 /* ARM10E VFPr1. */
92#define FPU_VFP_EXT_V3xD 0x01000000 /* VFPv3 single-precision. */
93#define FPU_VFP_EXT_V3 0x00800000 /* VFPv3 double-precision. */
94#define FPU_NEON_EXT_V1 0x00400000 /* Neon (SIMD) insns. */
95#define FPU_VFP_EXT_D32 0x00200000 /* Registers D16-D31. */
96#define FPU_VFP_EXT_FP16 0x00100000 /* Half-precision extensions. */
97#define FPU_NEON_EXT_FMA 0x00080000 /* Neon fused multiply-add. */
98#define FPU_VFP_EXT_FMA 0x00040000 /* VFP fused multiply-add. */
99#define FPU_VFP_EXT_ARMV8 0x00020000 /* Double-precision FP for ARMv8. */
100#define FPU_NEON_EXT_ARMV8 0x00010000 /* Neon for ARMv8. */
101#define FPU_CRYPTO_EXT_ARMV8 0x00008000 /* Crypto for ARMv8. */
102#define CRC_EXT_ARMV8 0x00004000 /* CRC32 for ARMv8. */
103#define FPU_VFP_EXT_ARMV8xD 0x00002000 /* Single-precision FP for ARMv8. */
104#define FPU_NEON_EXT_RDMA 0x00001000 /* v8.1 Adv.SIMD extensions. */
105#define FPU_NEON_EXT_DOTPROD 0x00000800 /* Dot Product extension. */
a7ad558c
AV
106#define FPU_MVE 0x00000400 /* MVE Integer extension. */
107#define FPU_MVE_FP 0x00000200 /* MVE Floating Point extension. */
b781e558
RE
108
109/* Architectures are the sum of the base and extensions. The ARM ARM (rev E)
110 defines the following: ARMv3, ARMv3M, ARMv4xM, ARMv4, ARMv4TxM, ARMv4T,
111 ARMv5xM, ARMv5, ARMv5TxM, ARMv5T, ARMv5TExP, ARMv5TE. To these we add
112 three more to cover cores prior to ARM6. Finally, there are cores which
113 implement further extensions in the co-processor space. */
497d849d
TP
114#define ARM_AEXT_V1 ARM_EXT_V1
115#define ARM_AEXT_V2 (ARM_AEXT_V1 | ARM_EXT_V2)
116#define ARM_AEXT_V2S (ARM_AEXT_V2 | ARM_EXT_V2S)
117#define ARM_AEXT_V3 (ARM_AEXT_V2S | ARM_EXT_V3)
118#define ARM_AEXT_V3M (ARM_AEXT_V3 | ARM_EXT_V3M)
119#define ARM_AEXT_V4xM (ARM_AEXT_V3 | ARM_EXT_V4)
120#define ARM_AEXT_V4 (ARM_AEXT_V3M | ARM_EXT_V4)
121#define ARM_AEXT_V4TxM (ARM_AEXT_V4xM | ARM_EXT_V4T | ARM_EXT_OS)
122#define ARM_AEXT_V4T (ARM_AEXT_V4 | ARM_EXT_V4T | ARM_EXT_OS)
123#define ARM_AEXT_V5xM (ARM_AEXT_V4xM | ARM_EXT_V5)
124#define ARM_AEXT_V5 (ARM_AEXT_V4 | ARM_EXT_V5)
125#define ARM_AEXT_V5TxM (ARM_AEXT_V5xM | ARM_EXT_V4T | ARM_EXT_V5T \
126 | ARM_EXT_OS)
127#define ARM_AEXT_V5T (ARM_AEXT_V5 | ARM_EXT_V4T | ARM_EXT_V5T \
128 | ARM_EXT_OS)
129#define ARM_AEXT_V5TExP (ARM_AEXT_V5T | ARM_EXT_V5ExP)
130#define ARM_AEXT_V5TE (ARM_AEXT_V5TExP | ARM_EXT_V5E)
131#define ARM_AEXT_V5TEJ (ARM_AEXT_V5TE | ARM_EXT_V5J)
132#define ARM_AEXT_V6 (ARM_AEXT_V5TEJ | ARM_EXT_V6)
133#define ARM_AEXT_V6K (ARM_AEXT_V6 | ARM_EXT_V6K)
134#define ARM_AEXT_V6Z (ARM_AEXT_V6K | ARM_EXT_SEC)
135#define ARM_AEXT_V6KZ (ARM_AEXT_V6K | ARM_EXT_SEC)
136#define ARM_AEXT_V6T2 (ARM_AEXT_V6 | ARM_EXT_V6T2 | ARM_EXT_V6_NOTM \
137 | ARM_EXT_THUMB_MSR \
138 | ARM_EXT_V6_DSP )
139#define ARM_AEXT_V6KT2 (ARM_AEXT_V6T2 | ARM_EXT_V6K)
140#define ARM_AEXT_V6ZT2 (ARM_AEXT_V6T2 | ARM_EXT_SEC)
141#define ARM_AEXT_V6KZT2 (ARM_AEXT_V6T2 | ARM_EXT_V6K | ARM_EXT_SEC)
142#define ARM_AEXT_V7_ARM (ARM_AEXT_V6KT2 | ARM_EXT_V7 | ARM_EXT_BARRIER)
143#define ARM_AEXT_V7A (ARM_AEXT_V7_ARM | ARM_EXT_V7A)
144#define ARM_AEXT_V7VE (ARM_AEXT_V7A | ARM_EXT_DIV | ARM_EXT_ADIV \
145 | ARM_EXT_VIRT | ARM_EXT_SEC \
146 | ARM_EXT_MP)
147#define ARM_AEXT_V7R (ARM_AEXT_V7_ARM | ARM_EXT_V7R | ARM_EXT_DIV)
148#define ARM_AEXT_NOTM (ARM_AEXT_V4 | ARM_EXT_V5ExP | ARM_EXT_V5J \
149 | ARM_EXT_V6_DSP \
150 | ARM_EXT_V6_NOTM)
151#define ARM_AEXT_V6M ((ARM_AEXT_V6K | ARM_EXT_V6M | ARM_EXT_BARRIER \
152 | ARM_EXT_THUMB_MSR) \
153 & ~(ARM_AEXT_NOTM | ARM_EXT_OS))
154#define ARM_AEXT_V6SM (ARM_AEXT_V6M | ARM_EXT_OS)
155#define ARM_AEXT_V7M ((ARM_AEXT_V7_ARM | ARM_EXT_V6M | ARM_EXT_V7M \
156 | ARM_EXT_DIV) \
157 & ~ARM_AEXT_NOTM)
158#define ARM_AEXT_V7 (ARM_AEXT_V7A & ARM_AEXT_V7R & ARM_AEXT_V7M)
159#define ARM_AEXT_V7EM (ARM_AEXT_V7M | ARM_EXT_V5ExP | ARM_EXT_V6_DSP)
160#define ARM_AEXT_V8A (ARM_AEXT_V7A | ARM_EXT_MP | ARM_EXT_SEC \
161 | ARM_EXT_DIV | ARM_EXT_ADIV \
162 | ARM_EXT_VIRT | ARM_EXT_V8)
ced40572 163#define ARM_AEXT2_V8AR (ARM_EXT2_V6T2_V8M | ARM_EXT2_ATOMICS)
497d849d
TP
164#define ARM_AEXT2_V8A (ARM_AEXT2_V8AR | ARM_EXT2_V8A)
165#define ARM_AEXT2_V8_1A (ARM_AEXT2_V8A | ARM_EXT2_PAN)
166#define ARM_AEXT2_V8_2A (ARM_AEXT2_V8_1A | ARM_EXT2_V8_2A | ARM_EXT2_RAS)
167#define ARM_AEXT2_V8_3A (ARM_AEXT2_V8_2A | ARM_EXT2_V8_3A)
168#define ARM_AEXT2_V8_4A (ARM_AEXT2_V8_3A | ARM_EXT2_FP16_FML \
169 | ARM_EXT2_V8_4A)
170#define ARM_AEXT2_V8_5A (ARM_AEXT2_V8_4A | ARM_EXT2_V8_5A | ARM_EXT2_SB \
171 | ARM_EXT2_PREDRES)
172#define ARM_AEXT_V8M_BASE (ARM_AEXT_V6SM | ARM_EXT_DIV)
173#define ARM_AEXT_V8M_MAIN ARM_AEXT_V7M
174#define ARM_AEXT_V8M_MAIN_DSP ARM_AEXT_V7EM
175#define ARM_AEXT2_V8M_BASE (ARM_EXT2_V8M | ARM_EXT2_ATOMICS \
176 | ARM_EXT2_V6T2_V8M)
177#define ARM_AEXT2_V8M_MAIN (ARM_AEXT2_V8M_BASE | ARM_EXT2_V8M_MAIN)
178#define ARM_AEXT2_V8M_MAIN_DSP ARM_AEXT2_V8M_MAIN
179#define ARM_AEXT_V8R ARM_AEXT_V8A
180#define ARM_AEXT2_V8R ARM_AEXT2_V8AR
031254f2
AV
181#define ARM_AEXT_V8_1M_MAIN ARM_AEXT_V8M_MAIN
182#define ARM_AEXT2_V8_1M_MAIN (ARM_AEXT2_V8M_MAIN | ARM_EXT2_V8_1M_MAIN \
183 | ARM_EXT2_FP16_INST)
b781e558
RE
184
185/* Processors with specific extensions in the co-processor space. */
823d2571 186#define ARM_ARCH_XSCALE ARM_FEATURE_LOW (ARM_AEXT_V5TE, ARM_CEXT_XSCALE)
e74cfd16 187#define ARM_ARCH_IWMMXT \
823d2571 188 ARM_FEATURE_LOW (ARM_AEXT_V5TE, ARM_CEXT_XSCALE | ARM_CEXT_IWMMXT)
2d447fca 189#define ARM_ARCH_IWMMXT2 \
823d2571
TG
190 ARM_FEATURE_LOW (ARM_AEXT_V5TE, ARM_CEXT_XSCALE | ARM_CEXT_IWMMXT \
191 | ARM_CEXT_IWMMXT2)
e74cfd16 192
497d849d
TP
193#define FPU_VFP_V1xD (FPU_VFP_EXT_V1xD | FPU_ENDIAN_PURE)
194#define FPU_VFP_V1 (FPU_VFP_V1xD | FPU_VFP_EXT_V1)
195#define FPU_VFP_V2 (FPU_VFP_V1 | FPU_VFP_EXT_V2)
196#define FPU_VFP_V3D16 (FPU_VFP_V2 | FPU_VFP_EXT_V3xD \
197 | FPU_VFP_EXT_V3)
198#define FPU_VFP_V3 (FPU_VFP_V3D16 | FPU_VFP_EXT_D32)
199#define FPU_VFP_V3xD (FPU_VFP_V1xD | FPU_VFP_EXT_V2 \
200 | FPU_VFP_EXT_V3xD)
201#define FPU_VFP_V4D16 (FPU_VFP_V3D16 | FPU_VFP_EXT_FP16 \
202 | FPU_VFP_EXT_FMA)
203#define FPU_VFP_V4 (FPU_VFP_V3 | FPU_VFP_EXT_FP16 \
204 | FPU_VFP_EXT_FMA)
205#define FPU_VFP_V4_SP_D16 (FPU_VFP_V3xD | FPU_VFP_EXT_FP16 \
206 | FPU_VFP_EXT_FMA)
207#define FPU_VFP_V5D16 (FPU_VFP_V4D16 | FPU_VFP_EXT_ARMV8xD \
208 | FPU_VFP_EXT_ARMV8)
a715796b 209#define FPU_VFP_V5_SP_D16 (FPU_VFP_V4_SP_D16 | FPU_VFP_EXT_ARMV8xD)
497d849d
TP
210#define FPU_VFP_ARMV8 (FPU_VFP_V4 | FPU_VFP_EXT_ARMV8 \
211 | FPU_VFP_EXT_ARMV8xD)
212#define FPU_NEON_ARMV8 (FPU_NEON_EXT_V1 | FPU_NEON_EXT_FMA \
213 | FPU_NEON_EXT_ARMV8)
34ef62f4 214#define FPU_NEON_ARMV8_1 (FPU_NEON_ARMV8 | FPU_NEON_EXT_RDMA)
497d849d
TP
215#define FPU_CRYPTO_ARMV8 (FPU_CRYPTO_EXT_ARMV8)
216#define FPU_VFP_HARD (FPU_VFP_EXT_V1xD | FPU_VFP_EXT_V1 \
217 | FPU_VFP_EXT_V2 \
218 | FPU_VFP_EXT_V3xD \
219 | FPU_VFP_EXT_FMA \
220 | FPU_NEON_EXT_FMA \
221 | FPU_VFP_EXT_V3 \
222 | FPU_NEON_EXT_V1 \
223 | FPU_VFP_EXT_D32)
224#define FPU_FPA (FPU_FPA_EXT_V1 | FPU_FPA_EXT_V2)
e74cfd16 225
84701018 226/* Deprecated. */
497d849d 227#define FPU_ARCH_VFP ARM_FEATURE_COPROC (FPU_ENDIAN_PURE)
b781e558 228
497d849d
TP
229#define FPU_ARCH_FPE ARM_FEATURE_COPROC (FPU_FPA_EXT_V1)
230#define FPU_ARCH_FPA ARM_FEATURE_COPROC (FPU_FPA)
b781e558 231
497d849d
TP
232#define FPU_ARCH_VFP_V1xD ARM_FEATURE_COPROC (FPU_VFP_V1xD)
233#define FPU_ARCH_VFP_V1 ARM_FEATURE_COPROC (FPU_VFP_V1)
234#define FPU_ARCH_VFP_V2 ARM_FEATURE_COPROC (FPU_VFP_V2)
823d2571 235#define FPU_ARCH_VFP_V3D16 ARM_FEATURE_COPROC (FPU_VFP_V3D16)
497d849d
TP
236#define FPU_ARCH_VFP_V3D16_FP16 ARM_FEATURE_COPROC (FPU_VFP_V3D16 \
237 | FPU_VFP_EXT_FP16)
238#define FPU_ARCH_VFP_V3 ARM_FEATURE_COPROC (FPU_VFP_V3)
239#define FPU_ARCH_VFP_V3_FP16 ARM_FEATURE_COPROC (FPU_VFP_V3 \
240 | FPU_VFP_EXT_FP16)
823d2571 241#define FPU_ARCH_VFP_V3xD ARM_FEATURE_COPROC (FPU_VFP_V3xD)
497d849d
TP
242#define FPU_ARCH_VFP_V3xD_FP16 ARM_FEATURE_COPROC (FPU_VFP_V3xD \
243 | FPU_VFP_EXT_FP16)
244#define FPU_ARCH_NEON_V1 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1)
245#define FPU_ARCH_VFP_V3_PLUS_NEON_V1 \
246 ARM_FEATURE_COPROC (FPU_VFP_V3 \
247 | FPU_NEON_EXT_V1)
248#define FPU_ARCH_NEON_FP16 ARM_FEATURE_COPROC (FPU_VFP_V3 \
249 | FPU_NEON_EXT_V1 \
250 | FPU_VFP_EXT_FP16)
251#define FPU_ARCH_VFP_HARD ARM_FEATURE_COPROC (FPU_VFP_HARD)
252#define FPU_ARCH_VFP_V4 ARM_FEATURE_COPROC (FPU_VFP_V4)
253#define FPU_ARCH_VFP_V4D16 ARM_FEATURE_COPROC (FPU_VFP_V4D16)
254#define FPU_ARCH_VFP_V4_SP_D16 ARM_FEATURE_COPROC (FPU_VFP_V4_SP_D16)
255#define FPU_ARCH_VFP_V5D16 ARM_FEATURE_COPROC (FPU_VFP_V5D16)
256#define FPU_ARCH_VFP_V5_SP_D16 ARM_FEATURE_COPROC (FPU_VFP_V5_SP_D16)
257#define FPU_ARCH_NEON_VFP_V4 ARM_FEATURE_COPROC (FPU_VFP_V4 \
258 | FPU_NEON_EXT_V1 \
259 | FPU_NEON_EXT_FMA)
260#define FPU_ARCH_VFP_ARMV8 ARM_FEATURE_COPROC (FPU_VFP_ARMV8)
261#define FPU_ARCH_NEON_VFP_ARMV8 ARM_FEATURE_COPROC (FPU_NEON_ARMV8 \
262 | FPU_VFP_ARMV8)
263#define FPU_ARCH_CRYPTO_NEON_VFP_ARMV8 \
264 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8 \
265 | FPU_NEON_ARMV8 \
266 | FPU_VFP_ARMV8)
267#define FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD \
268 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8 \
269 | FPU_NEON_ARMV8 \
270 | FPU_VFP_ARMV8 \
271 | FPU_NEON_EXT_DOTPROD)
272#define ARCH_CRC_ARMV8 ARM_FEATURE_COPROC (CRC_EXT_ARMV8)
273#define FPU_ARCH_NEON_VFP_ARMV8_1 \
34ef62f4
AV
274 ARM_FEATURE_COPROC (FPU_NEON_ARMV8_1 \
275 | FPU_VFP_ARMV8)
497d849d
TP
276#define FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1 \
277 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8 \
34ef62f4
AV
278 | FPU_NEON_ARMV8_1 \
279 | FPU_VFP_ARMV8)
280
497d849d
TP
281#define FPU_ARCH_DOTPROD_NEON_VFP_ARMV8 \
282 ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD \
34ef62f4 283 | FPU_NEON_ARMV8_1 \
497d849d 284 | FPU_VFP_ARMV8)
d6b4b13e 285
34ef62f4
AV
286#define FPU_ARCH_NEON_VFP_ARMV8_2_FP16 \
287 ARM_FEATURE (0, ARM_EXT2_FP16_INST, \
288 FPU_NEON_ARMV8_1 | FPU_VFP_ARMV8)
289
290#define FPU_ARCH_NEON_VFP_ARMV8_2_FP16FML \
291 ARM_FEATURE (0, ARM_EXT2_FP16_INST | ARM_EXT2_FP16_FML, \
292 FPU_NEON_ARMV8_1 | FPU_VFP_ARMV8)
293
294#define FPU_ARCH_NEON_VFP_ARMV8_4_FP16FML \
295 ARM_FEATURE (0, ARM_EXT2_FP16_INST | ARM_EXT2_FP16_FML, \
296 FPU_NEON_ARMV8_1 | FPU_VFP_ARMV8 | FPU_NEON_EXT_DOTPROD)
297
298#define FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_4 \
299 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8 \
300 | FPU_NEON_ARMV8_1 \
301 | FPU_VFP_ARMV8 \
302 | FPU_NEON_EXT_DOTPROD)
b781e558 303
823d2571 304#define FPU_ARCH_ENDIAN_PURE ARM_FEATURE_COPROC (FPU_ENDIAN_PURE)
b781e558 305
823d2571 306#define FPU_ARCH_MAVERICK ARM_FEATURE_COPROC (FPU_MAVERICK)
e74cfd16 307
497d849d
TP
308#define ARM_ARCH_V1 ARM_FEATURE_CORE_LOW (ARM_AEXT_V1)
309#define ARM_ARCH_V2 ARM_FEATURE_CORE_LOW (ARM_AEXT_V2)
310#define ARM_ARCH_V2S ARM_FEATURE_CORE_LOW (ARM_AEXT_V2S)
311#define ARM_ARCH_V3 ARM_FEATURE_CORE_LOW (ARM_AEXT_V3)
312#define ARM_ARCH_V3M ARM_FEATURE_CORE_LOW (ARM_AEXT_V3M)
313#define ARM_ARCH_V4xM ARM_FEATURE_CORE_LOW (ARM_AEXT_V4xM)
314#define ARM_ARCH_V4 ARM_FEATURE_CORE_LOW (ARM_AEXT_V4)
315#define ARM_ARCH_V4TxM ARM_FEATURE_CORE_LOW (ARM_AEXT_V4TxM)
316#define ARM_ARCH_V4T ARM_FEATURE_CORE_LOW (ARM_AEXT_V4T)
317#define ARM_ARCH_V5xM ARM_FEATURE_CORE_LOW (ARM_AEXT_V5xM)
318#define ARM_ARCH_V5 ARM_FEATURE_CORE_LOW (ARM_AEXT_V5)
319#define ARM_ARCH_V5TxM ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TxM)
320#define ARM_ARCH_V5T ARM_FEATURE_CORE_LOW (ARM_AEXT_V5T)
321#define ARM_ARCH_V5TExP ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TExP)
322#define ARM_ARCH_V5TE ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TE)
323#define ARM_ARCH_V5TEJ ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TEJ)
324#define ARM_ARCH_V6 ARM_FEATURE_CORE_LOW (ARM_AEXT_V6)
325#define ARM_ARCH_V6K ARM_FEATURE_CORE_LOW (ARM_AEXT_V6K)
326#define ARM_ARCH_V6Z ARM_FEATURE_CORE_LOW (ARM_AEXT_V6Z)
327#define ARM_ARCH_V6KZ ARM_FEATURE_CORE_LOW (ARM_AEXT_V6KZ)
328#define ARM_ARCH_V6T2 ARM_FEATURE_CORE (ARM_AEXT_V6T2, ARM_EXT2_V6T2_V8M)
329#define ARM_ARCH_V6KT2 ARM_FEATURE_CORE (ARM_AEXT_V6KT2, ARM_EXT2_V6T2_V8M)
330#define ARM_ARCH_V6ZT2 ARM_FEATURE_CORE (ARM_AEXT_V6ZT2, ARM_EXT2_V6T2_V8M)
331#define ARM_ARCH_V6KZT2 ARM_FEATURE_CORE (ARM_AEXT_V6KZT2, ARM_EXT2_V6T2_V8M)
332#define ARM_ARCH_V6M ARM_FEATURE_CORE_LOW (ARM_AEXT_V6M)
333#define ARM_ARCH_V6SM ARM_FEATURE_CORE_LOW (ARM_AEXT_V6SM)
334#define ARM_ARCH_V7 ARM_FEATURE_CORE (ARM_AEXT_V7, ARM_EXT2_V6T2_V8M)
335#define ARM_ARCH_V7A ARM_FEATURE_CORE (ARM_AEXT_V7A, ARM_EXT2_V6T2_V8M)
336#define ARM_ARCH_V7VE ARM_FEATURE_CORE (ARM_AEXT_V7VE, ARM_EXT2_V6T2_V8M)
337#define ARM_ARCH_V7R ARM_FEATURE_CORE (ARM_AEXT_V7R, ARM_EXT2_V6T2_V8M)
338#define ARM_ARCH_V7M ARM_FEATURE_CORE (ARM_AEXT_V7M, ARM_EXT2_V6T2_V8M)
339#define ARM_ARCH_V7EM ARM_FEATURE_CORE (ARM_AEXT_V7EM, ARM_EXT2_V6T2_V8M)
340#define ARM_ARCH_V8A ARM_FEATURE_CORE (ARM_AEXT_V8A, ARM_AEXT2_V8A)
341#define ARM_ARCH_V8A_CRC ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8A, \
27e5a270 342 CRC_EXT_ARMV8)
497d849d
TP
343#define ARM_ARCH_V8_1A ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_1A, \
344 CRC_EXT_ARMV8 | FPU_NEON_EXT_RDMA)
345#define ARM_ARCH_V8_2A ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_2A, \
346 CRC_EXT_ARMV8 | FPU_NEON_EXT_RDMA)
347#define ARM_ARCH_V8_3A ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_3A, \
348 CRC_EXT_ARMV8 | FPU_NEON_EXT_RDMA)
349#define ARM_ARCH_V8_4A ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_4A, \
350 CRC_EXT_ARMV8 | FPU_NEON_EXT_RDMA \
351 | FPU_NEON_EXT_DOTPROD)
352#define ARM_ARCH_V8_5A ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_5A, \
353 CRC_EXT_ARMV8 | FPU_NEON_EXT_RDMA \
354 | FPU_NEON_EXT_DOTPROD)
355#define ARM_ARCH_V8M_BASE ARM_FEATURE_CORE (ARM_AEXT_V8M_BASE, \
356 ARM_AEXT2_V8M_BASE)
357#define ARM_ARCH_V8M_MAIN ARM_FEATURE_CORE (ARM_AEXT_V8M_MAIN, \
358 ARM_AEXT2_V8M_MAIN)
359#define ARM_ARCH_V8M_MAIN_DSP ARM_FEATURE_CORE (ARM_AEXT_V8M_MAIN_DSP, \
360 ARM_AEXT2_V8M_MAIN_DSP)
361#define ARM_ARCH_V8R ARM_FEATURE_CORE (ARM_AEXT_V8R, ARM_AEXT2_V8R)
031254f2
AV
362#define ARM_ARCH_V8_1M_MAIN ARM_FEATURE_CORE (ARM_AEXT_V8_1M_MAIN, \
363 ARM_AEXT2_V8_1M_MAIN)
b781e558
RE
364
365/* Some useful combinations: */
823d2571
TG
366#define ARM_ARCH_NONE ARM_FEATURE_LOW (0, 0)
367#define FPU_NONE ARM_FEATURE_LOW (0, 0)
368#define ARM_ANY ARM_FEATURE (-1, -1, 0) /* Any basic core. */
2c6b98ea 369#define FPU_ANY ARM_FEATURE_COPROC (-1) /* Any FPU. */
1af1dd51 370#define ARM_FEATURE_ALL ARM_FEATURE (-1, -1, -1)/* All CPU and FPU features. */
823d2571 371#define FPU_ANY_HARD ARM_FEATURE_COPROC (FPU_FPA | FPU_VFP_HARD | FPU_MAVERICK)
fc289b0a
TP
372/* Extensions containing some Thumb-2 instructions. If any is present, Thumb
373 ISA is Thumb-2. */
ff8646ee
TP
374#define ARM_ARCH_THUMB2 ARM_FEATURE_CORE (ARM_EXT_V6T2 | ARM_EXT_V7 \
375 | ARM_EXT_DIV | ARM_EXT_V8, \
376 ARM_EXT2_ATOMICS | ARM_EXT2_V6T2_V8M)
f4c65163 377/* v7-a+sec. */
ff8646ee
TP
378#define ARM_ARCH_V7A_SEC \
379 ARM_FEATURE_CORE (ARM_AEXT_V7A | ARM_EXT_SEC, ARM_EXT2_V6T2_V8M)
f4c65163
MGD
380/* v7-a+mp+sec. */
381#define ARM_ARCH_V7A_MP_SEC \
ff8646ee 382 ARM_FEATURE_CORE (ARM_AEXT_V7A | ARM_EXT_MP | ARM_EXT_SEC, ARM_EXT2_V6T2_V8M)
3b2f0793 383/* v7-r+idiv. */
ff8646ee
TP
384#define ARM_ARCH_V7R_IDIV \
385 ARM_FEATURE_CORE (ARM_AEXT_V7R | ARM_EXT_ADIV, ARM_EXT2_V6T2_V8M)
bca38921 386/* v8-a+fp. */
4ed7ed8d 387#define ARM_ARCH_V8A_FP \
ff8646ee 388 ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8A, FPU_ARCH_VFP_ARMV8)
bca38921 389/* v8-a+simd (implies fp). */
4ed7ed8d 390#define ARM_ARCH_V8A_SIMD \
ff8646ee 391 ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8A, FPU_ARCH_NEON_VFP_ARMV8)
bca38921 392/* v8-a+crypto (implies simd+fp). */
4ed7ed8d 393#define ARM_ARCH_V8A_CRYPTOV1 \
ff8646ee 394 ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8)
e74cfd16 395
a5932920 396/* v8.1-a+fp. */
4ed7ed8d
TP
397#define ARM_ARCH_V8_1A_FP \
398 ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_1A, FPU_ARCH_VFP_ARMV8)
a5932920 399/* v8.1-a+simd (implies fp). */
4ed7ed8d
TP
400#define ARM_ARCH_V8_1A_SIMD \
401 ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_1A, FPU_ARCH_NEON_VFP_ARMV8_1)
a5932920 402/* v8.1-a+crypto (implies simd+fp). */
4ed7ed8d
TP
403#define ARM_ARCH_V8_1A_CRYPTOV1 \
404 ARM_FEATURE (ARM_AEXT_V8A, ARM_AEXT2_V8_1A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1)
a5932920
MW
405
406
e74cfd16 407/* There are too many feature bits to fit in a single word, so use a
823d2571
TG
408 structure. For simplicity we put all core features in array CORE
409 and everything else in the other. All the bits in element core[0]
410 have been occupied, so new feature should use bit in element core[1]
411 and use macro ARM_FEATURE to initialize the feature set variable. */
e74cfd16
PB
412typedef struct
413{
823d2571 414 unsigned long core[2];
e74cfd16
PB
415 unsigned long coproc;
416} arm_feature_set;
417
643afb90 418/* Test whether CPU and FEAT have any features in common. */
e74cfd16 419#define ARM_CPU_HAS_FEATURE(CPU,FEAT) \
823d2571
TG
420 (((CPU).core[0] & (FEAT).core[0]) != 0 \
421 || ((CPU).core[1] & (FEAT).core[1]) != 0 \
422 || ((CPU).coproc & (FEAT).coproc) != 0)
e74cfd16 423
d942732e
TP
424/* Tests whether the features of A are a subset of B. */
425#define ARM_FSET_CPU_SUBSET(A,B) \
426 (((A).core[0] & (B).core[0]) == (A).core[0] \
427 && ((A).core[1] & (B).core[1]) == (A).core[1] \
428 && ((A).coproc & (B).coproc) == (A).coproc)
429
59d09be6 430#define ARM_CPU_IS_ANY(CPU) \
823d2571
TG
431 ((CPU).core[0] == ((arm_feature_set)ARM_ANY).core[0] \
432 && (CPU).core[1] == ((arm_feature_set)ARM_ANY).core[1])
59d09be6 433
0198d5e6
TC
434#define ARM_MERGE_FEATURE_SETS(TARG,F1,F2) \
435 do \
436 { \
437 (TARG).core[0] = (F1).core[0] | (F2).core[0]; \
438 (TARG).core[1] = (F1).core[1] | (F2).core[1]; \
439 (TARG).coproc = (F1).coproc | (F2).coproc; \
440 } \
441 while (0)
442
443#define ARM_CLEAR_FEATURE(TARG,F1,F2) \
444 do \
445 { \
446 (TARG).core[0] = (F1).core[0] &~ (F2).core[0]; \
447 (TARG).core[1] = (F1).core[1] &~ (F2).core[1]; \
448 (TARG).coproc = (F1).coproc &~ (F2).coproc; \
449 } \
450 while (0)
e74cfd16 451
823d2571 452#define ARM_FEATURE_EQUAL(T1,T2) \
0198d5e6 453 ( (T1).core[0] == (T2).core[0] \
823d2571 454 && (T1).core[1] == (T2).core[1] \
0198d5e6 455 && (T1).coproc == (T2).coproc)
823d2571
TG
456
457#define ARM_FEATURE_ZERO(T) \
458 ((T).core[0] == 0 && (T).core[1] == 0 && (T).coproc == 0)
459
460#define ARM_FEATURE_CORE_EQUAL(T1, T2) \
461 ((T1).core[0] == (T2).core[0] && (T1).core[1] == (T2).core[1])
462
463#define ARM_FEATURE_LOW(core, coproc) {{(core), 0}, (coproc)}
a5932920 464#define ARM_FEATURE_CORE(core1, core2) {{(core1), (core2)}, 0}
823d2571 465#define ARM_FEATURE_CORE_LOW(core) {{(core), 0}, 0}
ddfded2f 466#define ARM_FEATURE_CORE_HIGH(core) {{0, (core)}, 0}
823d2571
TG
467#define ARM_FEATURE_COPROC(coproc) {{0, 0}, (coproc)}
468#define ARM_FEATURE(core1, core2, coproc) {{(core1), (core2)}, (coproc)}