]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/m68k.h
* ppc-opc.c (PPCVEC): Remove PPC_OPCODE_PPC.
[thirdparty/binutils-gdb.git] / include / opcode / m68k.h
CommitLineData
252b5132 1/* Opcode table header for m680[01234]0/m6888[12]/m68851.
3e602632 2 Copyright 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1999, 2001,
fd99574b 3 2003, 2004 Free Software Foundation, Inc.
252b5132 4
3e602632 5 This file is part of GDB, GAS, and the GNU binutils.
252b5132 6
3e602632
NC
7 GDB, GAS, and the GNU binutils are free software; you can redistribute
8 them and/or modify them under the terms of the GNU General Public
9 License as published by the Free Software Foundation; either version
10 1, or (at your option) any later version.
252b5132 11
3e602632
NC
12 GDB, GAS, and the GNU binutils are distributed in the hope that they
13 will be useful, but WITHOUT ANY WARRANTY; without even the implied
14 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
15 the GNU General Public License for more details.
252b5132 16
3e602632
NC
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
20 02111-1307, USA. */
252b5132
RH
21
22/* These are used as bit flags for the arch field in the m68k_opcode
23 structure. */
24#define _m68k_undef 0
3e602632
NC
25#define m68000 0x001
26#define m68008 m68000 /* Synonym for -m68000. otherwise unused. */
27#define m68010 0x002
28#define m68020 0x004
29#define m68030 0x008
30#define m68ec030 m68030 /* Similar enough to -m68030 to ignore differences;
252b5132 31 gas will deal with the few differences. */
3e602632
NC
32#define m68040 0x010
33/* There is no 68050. */
34#define m68060 0x020
35#define m68881 0x040
36#define m68882 m68881 /* Synonym for -m68881. otherwise unused. */
37#define m68851 0x080
38#define cpu32 0x100 /* e.g., 68332 */
39#define mcf5200 0x200
1fca749b 40#define mcf5206e 0x400
3e602632
NC
41#define mcf5307 0x800
42#define mcf5407 0x1000
43#define mcfv4e 0x2000
44#define mcf528x 0x4000
fd99574b
NC
45#define mcfmac 0x8000
46#define mcfemac 0x10000
3e602632
NC
47
48 /* Handy aliases. */
49#define m68040up (m68040 | m68060)
50#define m68030up (m68030 | m68040up)
51#define m68020up (m68020 | m68030up)
52#define m68010up (m68010 | cpu32 | m68020up)
53#define m68000up (m68000 | m68010up)
54#define mcf (mcf5200 | mcf5206e | mcf528x | mcf5307 | mcf5407 | mcfv4e)
55#define mcf5206eup (mcf5206e | mcf528x | mcf5307 | mcf5407 | mcfv4e)
56#define mcf5307up (mcf5307 | mcf5407 | mcfv4e)
57#define mcfv4up (mcf5407 | mcfv4e)
58#define mcfv4eup (mcfv4e)
59
60#define cfloat (mcfv4e)
252b5132
RH
61#define mfloat (m68881 | m68882 | m68040 | m68060)
62#define mmmu (m68851 | m68030 | m68040 | m68060)
63
64/* The structure used to hold information for an opcode. */
65
66struct m68k_opcode
67{
68 /* The opcode name. */
69 const char *name;
70 /* The opcode itself. */
71 unsigned long opcode;
72 /* The mask used by the disassembler. */
73 unsigned long match;
74 /* The arguments. */
75 const char *args;
76 /* The architectures which support this opcode. */
77 unsigned int arch;
78};
79
80/* The structure used to hold information for an opcode alias. */
81
82struct m68k_opcode_alias
83{
84 /* The alias name. */
85 const char *alias;
86 /* The instruction for which this is an alias. */
87 const char *primary;
88};
89
90/* We store four bytes of opcode for all opcodes because that is the
91 most any of them need. The actual length of an instruction is
92 always at least 2 bytes, and is as much longer as necessary to hold
93 the operands it has.
94
95 The match field is a mask saying which bits must match particular
96 opcode in order for an instruction to be an instance of that
97 opcode.
98
99 The args field is a string containing two characters for each
100 operand of the instruction. The first specifies the kind of
101 operand; the second, the place it is stored. */
102
103/* Kinds of operands:
fd99574b 104 Characters used: AaBbCcDdEeFfGgHIiJkLlMmnOopQqRrSsTtU VvWwXxYyZz01234|*~%;@!&$?/<>#^+-
252b5132
RH
105
106 D data register only. Stored as 3 bits.
107 A address register only. Stored as 3 bits.
108 a address register indirect only. Stored as 3 bits.
109 R either kind of register. Stored as 4 bits.
110 r either kind of register indirect only. Stored as 4 bits.
111 At the moment, used only for cas2 instruction.
112 F floating point coprocessor register only. Stored as 3 bits.
113 O an offset (or width): immediate data 0-31 or data register.
114 Stored as 6 bits in special format for BF... insns.
115 + autoincrement only. Stored as 3 bits (number of the address register).
116 - autodecrement only. Stored as 3 bits (number of the address register).
117 Q quick immediate data. Stored as 3 bits.
118 This matches an immediate operand only when value is in range 1 .. 8.
119 M moveq immediate data. Stored as 8 bits.
120 This matches an immediate operand only when value is in range -128..127
121 T trap vector immediate data. Stored as 4 bits.
122
123 k K-factor for fmove.p instruction. Stored as a 7-bit constant or
124 a three bit register offset, depending on the field type.
125
126 # immediate data. Stored in special places (b, w or l)
127 which say how many bits to store.
128 ^ immediate data for floating point instructions. Special places
129 are offset by 2 bytes from '#'...
130 B pc-relative address, converted to an offset
131 that is treated as immediate data.
132 d displacement and register. Stores the register as 3 bits
133 and stores the displacement in the entire second word.
134
135 C the CCR. No need to store it; this is just for filtering validity.
136 S the SR. No need to store, just as with CCR.
137 U the USP. No need to store, just as with CCR.
fd99574b
NC
138 E the MAC ACC. No need to store, just as with CCR.
139 e the EMAC ACC[0123].
140 G the MAC/EMAC MACSR. No need to store, just as with CCR.
141 g the EMAC ACCEXT{01,23}.
1fca749b 142 H the MASK. No need to store, just as with CCR.
fd99574b 143 i the MAC/EMAC scale factor.
252b5132
RH
144
145 I Coprocessor ID. Not printed if 1. The Coprocessor ID is always
146 extracted from the 'd' field of word one, which means that an extended
147 coprocessor opcode can be skipped using the 'i' place, if needed.
148
149 s System Control register for the floating point coprocessor.
150
151 J Misc register for movec instruction, stored in 'j' format.
152 Possible values:
153 0x000 SFC Source Function Code reg [60, 40, 30, 20, 10]
154 0x001 DFC Data Function Code reg [60, 40, 30, 20, 10]
3e602632 155 0x002 CACR Cache Control Register [60, 40, 30, 20, mcf]
252b5132
RH
156 0x003 TC MMU Translation Control [60, 40]
157 0x004 ITT0 Instruction Transparent
158 Translation reg 0 [60, 40]
159 0x005 ITT1 Instruction Transparent
160 Translation reg 1 [60, 40]
161 0x006 DTT0 Data Transparent
162 Translation reg 0 [60, 40]
163 0x007 DTT1 Data Transparent
164 Translation reg 1 [60, 40]
165 0x008 BUSCR Bus Control Register [60]
166 0x800 USP User Stack Pointer [60, 40, 30, 20, 10]
3e602632 167 0x801 VBR Vector Base reg [60, 40, 30, 20, 10, mcf]
252b5132
RH
168 0x802 CAAR Cache Address Register [ 30, 20]
169 0x803 MSP Master Stack Pointer [ 40, 30, 20]
170 0x804 ISP Interrupt Stack Pointer [ 40, 30, 20]
171 0x805 MMUSR MMU Status reg [ 40]
172 0x806 URP User Root Pointer [60, 40]
173 0x807 SRP Supervisor Root Pointer [60, 40]
174 0x808 PCR Processor Configuration reg [60]
175 0xC00 ROMBAR ROM Base Address Register [520X]
176 0xC04 RAMBAR0 RAM Base Address Register 0 [520X]
177 0xC05 RAMBAR1 RAM Base Address Register 0 [520X]
178 0xC0F MBAR0 RAM Base Address Register 0 [520X]
3e602632
NC
179 0xC04 FLASHBAR FLASH Base Address Register [mcf528x]
180 0xC05 RAMBAR Static RAM Base Address Register [mcf528x]
252b5132
RH
181
182 L Register list of the type d0-d7/a0-a7 etc.
183 (New! Improved! Can also hold fp0-fp7, as well!)
184 The assembler tries to see if the registers match the insn by
185 looking at where the insn wants them stored.
186
187 l Register list like L, but with all the bits reversed.
188 Used for going the other way. . .
189
190 c cache identifier which may be "nc" for no cache, "ic"
191 for instruction cache, "dc" for data cache, or "bc"
192 for both caches. Used in cinv and cpush. Always
193 stored in position "d".
194
1fca749b
ILT
195 u Any register, with ``upper'' or ``lower'' specification. Used
196 in the mac instructions with size word.
197
252b5132
RH
198 The remainder are all stored as 6 bits using an address mode and a
199 register number; they differ in which addressing modes they match.
200
201 * all (modes 0-6,7.0-4)
202 ~ alterable memory (modes 2-6,7.0,7.1)
203 (not 0,1,7.2-4)
204 % alterable (modes 0-6,7.0,7.1)
205 (not 7.2-4)
206 ; data (modes 0,2-6,7.0-4)
207 (not 1)
208 @ data, but not immediate (modes 0,2-6,7.0-3)
209 (not 1,7.4)
210 ! control (modes 2,5,6,7.0-3)
211 (not 0,1,3,4,7.4)
212 & alterable control (modes 2,5,6,7.0,7.1)
213 (not 0,1,7.2-4)
214 $ alterable data (modes 0,2-6,7.0,7.1)
215 (not 1,7.2-4)
216 ? alterable control, or data register (modes 0,2,5,6,7.0,7.1)
217 (not 1,3,4,7.2-4)
218 / control, or data register (modes 0,2,5,6,7.0-3)
219 (not 1,3,4,7.4)
220 > *save operands (modes 2,4,5,6,7.0,7.1)
221 (not 0,1,3,7.2-4)
222 < *restore operands (modes 2,3,5,6,7.0-3)
223 (not 0,1,4,7.4)
224
225 coldfire move operands:
226 m (modes 0-4)
227 n (modes 5,7.2)
228 o (modes 6,7.0,7.1,7.3,7.4)
229 p (modes 0-5)
230
231 coldfire bset/bclr/btst/mulsl/mulul operands:
232 q (modes 0,2-5)
233 v (modes 0,2-5,7.0,7.1)
3e602632
NC
234 b (modes 0,2-5,7.2)
235 w (modes 2-5,7.2)
236 y (modes 2,5)
237 z (modes 2,5,7.2)
fd99574b
NC
238 x mov3q immediate operand.
239 4 (modes 2,3,4,5)
240 */
3e602632
NC
241
242/* For the 68851: */
243/* I didn't use much imagination in choosing the
252b5132
RH
244 following codes, so many of them aren't very
245 mnemonic. -rab
246
247 0 32 bit pmmu register
248 Possible values:
249 000 TC Translation Control Register (68030, 68851)
250
251 1 16 bit pmmu register
252 111 AC Access Control (68851)
253
254 2 8 bit pmmu register
255 100 CAL Current Access Level (68851)
256 101 VAL Validate Access Level (68851)
257 110 SCC Stack Change Control (68851)
258
259 3 68030-only pmmu registers (32 bit)
260 010 TT0 Transparent Translation reg 0
261 (aka Access Control reg 0 -- AC0 -- on 68ec030)
262 011 TT1 Transparent Translation reg 1
263 (aka Access Control reg 1 -- AC1 -- on 68ec030)
264
265 W wide pmmu registers
266 Possible values:
267 001 DRP Dma Root Pointer (68851)
268 010 SRP Supervisor Root Pointer (68030, 68851)
269 011 CRP Cpu Root Pointer (68030, 68851)
270
271 f function code register (68030, 68851)
272 0 SFC
273 1 DFC
274
275 V VAL register only (68851)
276
277 X BADx, BACx (16 bit)
278 100 BAD Breakpoint Acknowledge Data (68851)
279 101 BAC Breakpoint Acknowledge Control (68851)
280
281 Y PSR (68851) (MMUSR on 68030) (ACUSR on 68ec030)
282 Z PCSR (68851)
283
284 | memory (modes 2-6, 7.*)
285
286 t address test level (68030 only)
287 Stored as 3 bits, range 0-7.
288 Also used for breakpoint instruction now.
289
290*/
291
292/* Places to put an operand, for non-general operands:
fd99574b 293 Characters used: BbCcDdFfGgHhIijkLlMmNnostWw123456789/
1fca749b 294
252b5132
RH
295 s source, low bits of first word.
296 d dest, shifted 9 in first word
297 1 second word, shifted 12
298 2 second word, shifted 6
299 3 second word, shifted 0
300 4 third word, shifted 12
301 5 third word, shifted 6
302 6 third word, shifted 0
303 7 second word, shifted 7
304 8 second word, shifted 10
305 9 second word, shifted 5
306 D store in both place 1 and place 3; for divul and divsl.
307 B first word, low byte, for branch displacements
308 W second word (entire), for branch displacements
309 L second and third words (entire), for branch displacements
310 (also overloaded for move16)
311 b second word, low byte
312 w second word (entire) [variable word/long branch offset for dbra]
313 W second word (entire) (must be signed 16 bit value)
314 l second and third word (entire)
315 g variable branch offset for bra and similar instructions.
316 The place to store depends on the magnitude of offset.
317 t store in both place 7 and place 8; for floating point operations
318 c branch offset for cpBcc operations.
319 The place to store is word two if bit six of word one is zero,
320 and words two and three if bit six of word one is one.
321 i Increment by two, to skip over coprocessor extended operands. Only
322 works with the 'I' format.
323 k Dynamic K-factor field. Bits 6-4 of word 2, used as a register number.
324 Also used for dynamic fmovem instruction.
325 C floating point coprocessor constant - 7 bits. Also used for static
326 K-factors...
327 j Movec register #, stored in 12 low bits of second word.
1fca749b
ILT
328 m For M[S]ACx; 4 bits split with MSB shifted 6 bits in first word
329 and remaining 3 bits of register shifted 9 bits in first word.
330 Indicate upper/lower in 1 bit shifted 7 bits in second word.
331 Use with `R' or `u' format.
332 n `m' withouth upper/lower indication. (For M[S]ACx; 4 bits split
333 with MSB shifted 6 bits in first word and remaining 3 bits of
334 register shifted 9 bits in first word. No upper/lower
335 indication is done.) Use with `R' or `u' format.
336 o For M[S]ACw; 4 bits shifted 12 in second word (like `1').
337 Indicate upper/lower in 1 bit shifted 7 bits in second word.
338 Use with `R' or `u' format.
339 M For M[S]ACw; 4 bits in low bits of first word. Indicate
340 upper/lower in 1 bit shifted 6 bits in second word. Use with
341 `R' or `u' format.
342 N For M[S]ACw; 4 bits in low bits of second word. Indicate
343 upper/lower in 1 bit shifted 6 bits in second word. Use with
344 `R' or `u' format.
345 h shift indicator (scale factor), 1 bit shifted 10 in second word
252b5132
RH
346
347 Places to put operand, for general operands:
348 d destination, shifted 6 bits in first word
349 b source, at low bit of first word, and immediate uses one byte
350 w source, at low bit of first word, and immediate uses two bytes
351 l source, at low bit of first word, and immediate uses four bytes
352 s source, at low bit of first word.
353 Used sometimes in contexts where immediate is not allowed anyway.
354 f single precision float, low bit of 1st word, immediate uses 4 bytes
355 F double precision float, low bit of 1st word, immediate uses 8 bytes
356 x extended precision float, low bit of 1st word, immediate uses 12 bytes
357 p packed float, low bit of 1st word, immediate uses 12 bytes
fd99574b
NC
358 G EMAC accumulator, load (bit 4 2nd word, !bit8 first word)
359 H EMAC accumulator, non load (bit 4 2nd word, bit 8 first word)
360 F EMAC ACCx
361 f EMAC ACCy
362 I MAC/EMAC scale factor
363 / Like 's', but set 2nd word, bit 5 if trailing_ampersand set
364 ] first word, bit 10
252b5132
RH
365*/
366
367extern const struct m68k_opcode m68k_opcodes[];
368extern const struct m68k_opcode_alias m68k_opcode_aliases[];
369
370extern const int m68k_numopcodes, m68k_numaliases;
371
372/* end of m68k-opcode.h */