]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/aarch64-dis.c
[AArch64][SVE 20/32] Add support for tied operands
[thirdparty/binutils-gdb.git] / opcodes / aarch64-dis.c
CommitLineData
a06ea964 1/* aarch64-dis.c -- AArch64 disassembler.
6f2750fe 2 Copyright (C) 2009-2016 Free Software Foundation, Inc.
a06ea964
NC
3 Contributed by ARM Ltd.
4
5 This file is part of the GNU opcodes library.
6
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
10 any later version.
11
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this program; see the file COPYING3. If not,
19 see <http://www.gnu.org/licenses/>. */
20
21#include "sysdep.h"
22#include "bfd_stdint.h"
23#include "dis-asm.h"
24#include "libiberty.h"
25#include "opintl.h"
26#include "aarch64-dis.h"
a06ea964 27#include "elf-bfd.h"
a06ea964
NC
28
29#define ERR_OK 0
30#define ERR_UND -1
31#define ERR_UNP -3
32#define ERR_NYI -5
33
34#define INSNLEN 4
35
36/* Cached mapping symbol state. */
37enum map_type
38{
39 MAP_INSN,
40 MAP_DATA
41};
42
43static enum map_type last_type;
44static int last_mapping_sym = -1;
45static bfd_vma last_mapping_addr = 0;
46
47/* Other options */
48static int no_aliases = 0; /* If set disassemble as most general inst. */
49\f
50
51static void
52set_default_aarch64_dis_options (struct disassemble_info *info ATTRIBUTE_UNUSED)
53{
54}
55
56static void
57parse_aarch64_dis_option (const char *option, unsigned int len ATTRIBUTE_UNUSED)
58{
59 /* Try to match options that are simple flags */
60 if (CONST_STRNEQ (option, "no-aliases"))
61 {
62 no_aliases = 1;
63 return;
64 }
65
66 if (CONST_STRNEQ (option, "aliases"))
67 {
68 no_aliases = 0;
69 return;
70 }
71
72#ifdef DEBUG_AARCH64
73 if (CONST_STRNEQ (option, "debug_dump"))
74 {
75 debug_dump = 1;
76 return;
77 }
78#endif /* DEBUG_AARCH64 */
79
80 /* Invalid option. */
81 fprintf (stderr, _("Unrecognised disassembler option: %s\n"), option);
82}
83
84static void
85parse_aarch64_dis_options (const char *options)
86{
87 const char *option_end;
88
89 if (options == NULL)
90 return;
91
92 while (*options != '\0')
93 {
94 /* Skip empty options. */
95 if (*options == ',')
96 {
97 options++;
98 continue;
99 }
100
101 /* We know that *options is neither NUL or a comma. */
102 option_end = options + 1;
103 while (*option_end != ',' && *option_end != '\0')
104 option_end++;
105
106 parse_aarch64_dis_option (options, option_end - options);
107
108 /* Go on to the next one. If option_end points to a comma, it
109 will be skipped above. */
110 options = option_end;
111 }
112}
113\f
114/* Functions doing the instruction disassembling. */
115
116/* The unnamed arguments consist of the number of fields and information about
117 these fields where the VALUE will be extracted from CODE and returned.
118 MASK can be zero or the base mask of the opcode.
119
120 N.B. the fields are required to be in such an order than the most signficant
121 field for VALUE comes the first, e.g. the <index> in
122 SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]
9aff4b7a 123 is encoded in H:L:M in some cases, the fields H:L:M should be passed in
a06ea964
NC
124 the order of H, L, M. */
125
126static inline aarch64_insn
127extract_fields (aarch64_insn code, aarch64_insn mask, ...)
128{
129 uint32_t num;
130 const aarch64_field *field;
131 enum aarch64_field_kind kind;
132 va_list va;
133
134 va_start (va, mask);
135 num = va_arg (va, uint32_t);
136 assert (num <= 5);
137 aarch64_insn value = 0x0;
138 while (num--)
139 {
140 kind = va_arg (va, enum aarch64_field_kind);
141 field = &fields[kind];
142 value <<= field->width;
143 value |= extract_field (kind, code, mask);
144 }
145 return value;
146}
147
b5464a68
RS
148/* Extract the value of all fields in SELF->fields from instruction CODE.
149 The least significant bit comes from the final field. */
150
151static aarch64_insn
152extract_all_fields (const aarch64_operand *self, aarch64_insn code)
153{
154 aarch64_insn value;
155 unsigned int i;
156 enum aarch64_field_kind kind;
157
158 value = 0;
159 for (i = 0; i < ARRAY_SIZE (self->fields) && self->fields[i] != FLD_NIL; ++i)
160 {
161 kind = self->fields[i];
162 value <<= fields[kind].width;
163 value |= extract_field (kind, code, 0);
164 }
165 return value;
166}
167
a06ea964
NC
168/* Sign-extend bit I of VALUE. */
169static inline int32_t
170sign_extend (aarch64_insn value, unsigned i)
171{
172 uint32_t ret = value;
173
174 assert (i < 32);
175 if ((value >> i) & 0x1)
176 {
177 uint32_t val = (uint32_t)(-1) << i;
178 ret = ret | val;
179 }
180 return (int32_t) ret;
181}
182
183/* N.B. the following inline helpfer functions create a dependency on the
184 order of operand qualifier enumerators. */
185
186/* Given VALUE, return qualifier for a general purpose register. */
187static inline enum aarch64_opnd_qualifier
188get_greg_qualifier_from_value (aarch64_insn value)
189{
190 enum aarch64_opnd_qualifier qualifier = AARCH64_OPND_QLF_W + value;
191 assert (value <= 0x1
192 && aarch64_get_qualifier_standard_value (qualifier) == value);
193 return qualifier;
194}
195
3067d3b9
MW
196/* Given VALUE, return qualifier for a vector register. This does not support
197 decoding instructions that accept the 2H vector type. */
198
a06ea964
NC
199static inline enum aarch64_opnd_qualifier
200get_vreg_qualifier_from_value (aarch64_insn value)
201{
202 enum aarch64_opnd_qualifier qualifier = AARCH64_OPND_QLF_V_8B + value;
203
3067d3b9
MW
204 /* Instructions using vector type 2H should not call this function. Skip over
205 the 2H qualifier. */
206 if (qualifier >= AARCH64_OPND_QLF_V_2H)
207 qualifier += 1;
208
a06ea964
NC
209 assert (value <= 0x8
210 && aarch64_get_qualifier_standard_value (qualifier) == value);
211 return qualifier;
212}
213
214/* Given VALUE, return qualifier for an FP or AdvSIMD scalar register. */
215static inline enum aarch64_opnd_qualifier
216get_sreg_qualifier_from_value (aarch64_insn value)
217{
218 enum aarch64_opnd_qualifier qualifier = AARCH64_OPND_QLF_S_B + value;
219
220 assert (value <= 0x4
221 && aarch64_get_qualifier_standard_value (qualifier) == value);
222 return qualifier;
223}
224
225/* Given the instruction in *INST which is probably half way through the
226 decoding and our caller wants to know the expected qualifier for operand
227 I. Return such a qualifier if we can establish it; otherwise return
228 AARCH64_OPND_QLF_NIL. */
229
230static aarch64_opnd_qualifier_t
231get_expected_qualifier (const aarch64_inst *inst, int i)
232{
233 aarch64_opnd_qualifier_seq_t qualifiers;
234 /* Should not be called if the qualifier is known. */
235 assert (inst->operands[i].qualifier == AARCH64_OPND_QLF_NIL);
236 if (aarch64_find_best_match (inst, inst->opcode->qualifiers_list,
237 i, qualifiers))
238 return qualifiers[i];
239 else
240 return AARCH64_OPND_QLF_NIL;
241}
242
243/* Operand extractors. */
244
245int
246aarch64_ext_regno (const aarch64_operand *self, aarch64_opnd_info *info,
247 const aarch64_insn code,
248 const aarch64_inst *inst ATTRIBUTE_UNUSED)
249{
250 info->reg.regno = extract_field (self->fields[0], code, 0);
251 return 1;
252}
253
ee804238
JW
254int
255aarch64_ext_regno_pair (const aarch64_operand *self ATTRIBUTE_UNUSED, aarch64_opnd_info *info,
256 const aarch64_insn code ATTRIBUTE_UNUSED,
257 const aarch64_inst *inst ATTRIBUTE_UNUSED)
258{
259 assert (info->idx == 1
260 || info->idx ==3);
261 info->reg.regno = inst->operands[info->idx - 1].reg.regno + 1;
262 return 1;
263}
264
a06ea964
NC
265/* e.g. IC <ic_op>{, <Xt>}. */
266int
267aarch64_ext_regrt_sysins (const aarch64_operand *self, aarch64_opnd_info *info,
268 const aarch64_insn code,
269 const aarch64_inst *inst ATTRIBUTE_UNUSED)
270{
271 info->reg.regno = extract_field (self->fields[0], code, 0);
272 assert (info->idx == 1
273 && (aarch64_get_operand_class (inst->operands[0].type)
274 == AARCH64_OPND_CLASS_SYSTEM));
275 /* This will make the constraint checking happy and more importantly will
276 help the disassembler determine whether this operand is optional or
277 not. */
ea2deeec 278 info->present = aarch64_sys_ins_reg_has_xt (inst->operands[0].sysins_op);
a06ea964
NC
279
280 return 1;
281}
282
283/* e.g. SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]. */
284int
285aarch64_ext_reglane (const aarch64_operand *self, aarch64_opnd_info *info,
286 const aarch64_insn code,
287 const aarch64_inst *inst ATTRIBUTE_UNUSED)
288{
289 /* regno */
290 info->reglane.regno = extract_field (self->fields[0], code,
291 inst->opcode->mask);
292
293 /* Index and/or type. */
294 if (inst->opcode->iclass == asisdone
295 || inst->opcode->iclass == asimdins)
296 {
297 if (info->type == AARCH64_OPND_En
298 && inst->opcode->operands[0] == AARCH64_OPND_Ed)
299 {
300 unsigned shift;
301 /* index2 for e.g. INS <Vd>.<Ts>[<index1>], <Vn>.<Ts>[<index2>]. */
302 assert (info->idx == 1); /* Vn */
303 aarch64_insn value = extract_field (FLD_imm4, code, 0);
304 /* Depend on AARCH64_OPND_Ed to determine the qualifier. */
305 info->qualifier = get_expected_qualifier (inst, info->idx);
306 shift = get_logsz (aarch64_get_qualifier_esize (info->qualifier));
307 info->reglane.index = value >> shift;
308 }
309 else
310 {
311 /* index and type for e.g. DUP <V><d>, <Vn>.<T>[<index>].
312 imm5<3:0> <V>
313 0000 RESERVED
314 xxx1 B
315 xx10 H
316 x100 S
317 1000 D */
318 int pos = -1;
319 aarch64_insn value = extract_field (FLD_imm5, code, 0);
320 while (++pos <= 3 && (value & 0x1) == 0)
321 value >>= 1;
322 if (pos > 3)
323 return 0;
324 info->qualifier = get_sreg_qualifier_from_value (pos);
325 info->reglane.index = (unsigned) (value >> 1);
326 }
327 }
328 else
329 {
330 /* Index only for e.g. SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]
331 or SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]. */
332
333 /* Need information in other operand(s) to help decoding. */
334 info->qualifier = get_expected_qualifier (inst, info->idx);
335 switch (info->qualifier)
336 {
337 case AARCH64_OPND_QLF_S_H:
338 /* h:l:m */
339 info->reglane.index = extract_fields (code, 0, 3, FLD_H, FLD_L,
340 FLD_M);
341 info->reglane.regno &= 0xf;
342 break;
343 case AARCH64_OPND_QLF_S_S:
344 /* h:l */
345 info->reglane.index = extract_fields (code, 0, 2, FLD_H, FLD_L);
346 break;
347 case AARCH64_OPND_QLF_S_D:
348 /* H */
349 info->reglane.index = extract_field (FLD_H, code, 0);
350 break;
351 default:
352 return 0;
353 }
354 }
355
356 return 1;
357}
358
359int
360aarch64_ext_reglist (const aarch64_operand *self, aarch64_opnd_info *info,
361 const aarch64_insn code,
362 const aarch64_inst *inst ATTRIBUTE_UNUSED)
363{
364 /* R */
365 info->reglist.first_regno = extract_field (self->fields[0], code, 0);
366 /* len */
367 info->reglist.num_regs = extract_field (FLD_len, code, 0) + 1;
368 return 1;
369}
370
371/* Decode Rt and opcode fields of Vt in AdvSIMD load/store instructions. */
372int
373aarch64_ext_ldst_reglist (const aarch64_operand *self ATTRIBUTE_UNUSED,
374 aarch64_opnd_info *info, const aarch64_insn code,
375 const aarch64_inst *inst)
376{
377 aarch64_insn value;
378 /* Number of elements in each structure to be loaded/stored. */
379 unsigned expected_num = get_opcode_dependent_value (inst->opcode);
380
381 struct
382 {
383 unsigned is_reserved;
384 unsigned num_regs;
385 unsigned num_elements;
386 } data [] =
387 { {0, 4, 4},
388 {1, 4, 4},
389 {0, 4, 1},
390 {0, 4, 2},
391 {0, 3, 3},
392 {1, 3, 3},
393 {0, 3, 1},
394 {0, 1, 1},
395 {0, 2, 2},
396 {1, 2, 2},
397 {0, 2, 1},
398 };
399
400 /* Rt */
401 info->reglist.first_regno = extract_field (FLD_Rt, code, 0);
402 /* opcode */
403 value = extract_field (FLD_opcode, code, 0);
404 if (expected_num != data[value].num_elements || data[value].is_reserved)
405 return 0;
406 info->reglist.num_regs = data[value].num_regs;
407
408 return 1;
409}
410
411/* Decode Rt and S fields of Vt in AdvSIMD load single structure to all
412 lanes instructions. */
413int
414aarch64_ext_ldst_reglist_r (const aarch64_operand *self ATTRIBUTE_UNUSED,
415 aarch64_opnd_info *info, const aarch64_insn code,
416 const aarch64_inst *inst)
417{
418 aarch64_insn value;
419
420 /* Rt */
421 info->reglist.first_regno = extract_field (FLD_Rt, code, 0);
422 /* S */
423 value = extract_field (FLD_S, code, 0);
424
425 /* Number of registers is equal to the number of elements in
426 each structure to be loaded/stored. */
427 info->reglist.num_regs = get_opcode_dependent_value (inst->opcode);
428 assert (info->reglist.num_regs >= 1 && info->reglist.num_regs <= 4);
429
430 /* Except when it is LD1R. */
431 if (info->reglist.num_regs == 1 && value == (aarch64_insn) 1)
432 info->reglist.num_regs = 2;
433
434 return 1;
435}
436
437/* Decode Q, opcode<2:1>, S, size and Rt fields of Vt in AdvSIMD
438 load/store single element instructions. */
439int
440aarch64_ext_ldst_elemlist (const aarch64_operand *self ATTRIBUTE_UNUSED,
441 aarch64_opnd_info *info, const aarch64_insn code,
442 const aarch64_inst *inst ATTRIBUTE_UNUSED)
443{
444 aarch64_field field = {0, 0};
445 aarch64_insn QSsize; /* fields Q:S:size. */
446 aarch64_insn opcodeh2; /* opcode<2:1> */
447
448 /* Rt */
449 info->reglist.first_regno = extract_field (FLD_Rt, code, 0);
450
451 /* Decode the index, opcode<2:1> and size. */
452 gen_sub_field (FLD_asisdlso_opcode, 1, 2, &field);
453 opcodeh2 = extract_field_2 (&field, code, 0);
454 QSsize = extract_fields (code, 0, 3, FLD_Q, FLD_S, FLD_vldst_size);
455 switch (opcodeh2)
456 {
457 case 0x0:
458 info->qualifier = AARCH64_OPND_QLF_S_B;
459 /* Index encoded in "Q:S:size". */
460 info->reglist.index = QSsize;
461 break;
462 case 0x1:
76dfed02
YZ
463 if (QSsize & 0x1)
464 /* UND. */
465 return 0;
a06ea964
NC
466 info->qualifier = AARCH64_OPND_QLF_S_H;
467 /* Index encoded in "Q:S:size<1>". */
468 info->reglist.index = QSsize >> 1;
469 break;
470 case 0x2:
76dfed02
YZ
471 if ((QSsize >> 1) & 0x1)
472 /* UND. */
473 return 0;
a06ea964
NC
474 if ((QSsize & 0x1) == 0)
475 {
476 info->qualifier = AARCH64_OPND_QLF_S_S;
477 /* Index encoded in "Q:S". */
478 info->reglist.index = QSsize >> 2;
479 }
480 else
481 {
a06ea964
NC
482 if (extract_field (FLD_S, code, 0))
483 /* UND */
484 return 0;
76dfed02
YZ
485 info->qualifier = AARCH64_OPND_QLF_S_D;
486 /* Index encoded in "Q". */
487 info->reglist.index = QSsize >> 3;
a06ea964
NC
488 }
489 break;
490 default:
491 return 0;
492 }
493
494 info->reglist.has_index = 1;
495 info->reglist.num_regs = 0;
496 /* Number of registers is equal to the number of elements in
497 each structure to be loaded/stored. */
498 info->reglist.num_regs = get_opcode_dependent_value (inst->opcode);
499 assert (info->reglist.num_regs >= 1 && info->reglist.num_regs <= 4);
500
501 return 1;
502}
503
504/* Decode fields immh:immb and/or Q for e.g.
505 SSHR <Vd>.<T>, <Vn>.<T>, #<shift>
506 or SSHR <V><d>, <V><n>, #<shift>. */
507
508int
509aarch64_ext_advsimd_imm_shift (const aarch64_operand *self ATTRIBUTE_UNUSED,
510 aarch64_opnd_info *info, const aarch64_insn code,
511 const aarch64_inst *inst)
512{
513 int pos;
514 aarch64_insn Q, imm, immh;
515 enum aarch64_insn_class iclass = inst->opcode->iclass;
516
517 immh = extract_field (FLD_immh, code, 0);
518 if (immh == 0)
519 return 0;
520 imm = extract_fields (code, 0, 2, FLD_immh, FLD_immb);
521 pos = 4;
522 /* Get highest set bit in immh. */
523 while (--pos >= 0 && (immh & 0x8) == 0)
524 immh <<= 1;
525
526 assert ((iclass == asimdshf || iclass == asisdshf)
527 && (info->type == AARCH64_OPND_IMM_VLSR
528 || info->type == AARCH64_OPND_IMM_VLSL));
529
530 if (iclass == asimdshf)
531 {
532 Q = extract_field (FLD_Q, code, 0);
533 /* immh Q <T>
534 0000 x SEE AdvSIMD modified immediate
535 0001 0 8B
536 0001 1 16B
537 001x 0 4H
538 001x 1 8H
539 01xx 0 2S
540 01xx 1 4S
541 1xxx 0 RESERVED
542 1xxx 1 2D */
543 info->qualifier =
544 get_vreg_qualifier_from_value ((pos << 1) | (int) Q);
545 }
546 else
547 info->qualifier = get_sreg_qualifier_from_value (pos);
548
549 if (info->type == AARCH64_OPND_IMM_VLSR)
550 /* immh <shift>
551 0000 SEE AdvSIMD modified immediate
552 0001 (16-UInt(immh:immb))
553 001x (32-UInt(immh:immb))
554 01xx (64-UInt(immh:immb))
555 1xxx (128-UInt(immh:immb)) */
556 info->imm.value = (16 << pos) - imm;
557 else
558 /* immh:immb
559 immh <shift>
560 0000 SEE AdvSIMD modified immediate
561 0001 (UInt(immh:immb)-8)
562 001x (UInt(immh:immb)-16)
563 01xx (UInt(immh:immb)-32)
564 1xxx (UInt(immh:immb)-64) */
565 info->imm.value = imm - (8 << pos);
566
567 return 1;
568}
569
570/* Decode shift immediate for e.g. sshr (imm). */
571int
572aarch64_ext_shll_imm (const aarch64_operand *self ATTRIBUTE_UNUSED,
573 aarch64_opnd_info *info, const aarch64_insn code,
574 const aarch64_inst *inst ATTRIBUTE_UNUSED)
575{
576 int64_t imm;
577 aarch64_insn val;
578 val = extract_field (FLD_size, code, 0);
579 switch (val)
580 {
581 case 0: imm = 8; break;
582 case 1: imm = 16; break;
583 case 2: imm = 32; break;
584 default: return 0;
585 }
586 info->imm.value = imm;
587 return 1;
588}
589
590/* Decode imm for e.g. BFM <Wd>, <Wn>, #<immr>, #<imms>.
591 value in the field(s) will be extracted as unsigned immediate value. */
592int
593aarch64_ext_imm (const aarch64_operand *self, aarch64_opnd_info *info,
594 const aarch64_insn code,
595 const aarch64_inst *inst ATTRIBUTE_UNUSED)
596{
597 int64_t imm;
a06ea964 598
b5464a68 599 imm = extract_all_fields (self, code);
a06ea964 600
a06ea964
NC
601 if (operand_need_sign_extension (self))
602 imm = sign_extend (imm, get_operand_fields_width (self) - 1);
603
604 if (operand_need_shift_by_two (self))
605 imm <<= 2;
606
607 if (info->type == AARCH64_OPND_ADDR_ADRP)
608 imm <<= 12;
609
610 info->imm.value = imm;
611 return 1;
612}
613
614/* Decode imm and its shifter for e.g. MOVZ <Wd>, #<imm16>{, LSL #<shift>}. */
615int
616aarch64_ext_imm_half (const aarch64_operand *self, aarch64_opnd_info *info,
617 const aarch64_insn code,
618 const aarch64_inst *inst ATTRIBUTE_UNUSED)
619{
620 aarch64_ext_imm (self, info, code, inst);
621 info->shifter.kind = AARCH64_MOD_LSL;
622 info->shifter.amount = extract_field (FLD_hw, code, 0) << 4;
623 return 1;
624}
625
626/* Decode cmode and "a:b:c:d:e:f:g:h" for e.g.
627 MOVI <Vd>.<T>, #<imm8> {, LSL #<amount>}. */
628int
629aarch64_ext_advsimd_imm_modified (const aarch64_operand *self ATTRIBUTE_UNUSED,
630 aarch64_opnd_info *info,
631 const aarch64_insn code,
632 const aarch64_inst *inst ATTRIBUTE_UNUSED)
633{
634 uint64_t imm;
635 enum aarch64_opnd_qualifier opnd0_qualifier = inst->operands[0].qualifier;
636 aarch64_field field = {0, 0};
637
638 assert (info->idx == 1);
639
640 if (info->type == AARCH64_OPND_SIMD_FPIMM)
641 info->imm.is_fp = 1;
642
643 /* a:b:c:d:e:f:g:h */
644 imm = extract_fields (code, 0, 2, FLD_abc, FLD_defgh);
645 if (!info->imm.is_fp && aarch64_get_qualifier_esize (opnd0_qualifier) == 8)
646 {
647 /* Either MOVI <Dd>, #<imm>
648 or MOVI <Vd>.2D, #<imm>.
649 <imm> is a 64-bit immediate
650 'aaaaaaaabbbbbbbbccccccccddddddddeeeeeeeeffffffffgggggggghhhhhhhh',
651 encoded in "a:b:c:d:e:f:g:h". */
652 int i;
653 unsigned abcdefgh = imm;
654 for (imm = 0ull, i = 0; i < 8; i++)
655 if (((abcdefgh >> i) & 0x1) != 0)
656 imm |= 0xffull << (8 * i);
657 }
658 info->imm.value = imm;
659
660 /* cmode */
661 info->qualifier = get_expected_qualifier (inst, info->idx);
662 switch (info->qualifier)
663 {
664 case AARCH64_OPND_QLF_NIL:
665 /* no shift */
666 info->shifter.kind = AARCH64_MOD_NONE;
667 return 1;
668 case AARCH64_OPND_QLF_LSL:
669 /* shift zeros */
670 info->shifter.kind = AARCH64_MOD_LSL;
671 switch (aarch64_get_qualifier_esize (opnd0_qualifier))
672 {
673 case 4: gen_sub_field (FLD_cmode, 1, 2, &field); break; /* per word */
674 case 2: gen_sub_field (FLD_cmode, 1, 1, &field); break; /* per half */
f5555712 675 case 1: gen_sub_field (FLD_cmode, 1, 0, &field); break; /* per byte */
a06ea964
NC
676 default: assert (0); return 0;
677 }
678 /* 00: 0; 01: 8; 10:16; 11:24. */
679 info->shifter.amount = extract_field_2 (&field, code, 0) << 3;
680 break;
681 case AARCH64_OPND_QLF_MSL:
682 /* shift ones */
683 info->shifter.kind = AARCH64_MOD_MSL;
684 gen_sub_field (FLD_cmode, 0, 1, &field); /* per word */
685 info->shifter.amount = extract_field_2 (&field, code, 0) ? 16 : 8;
686 break;
687 default:
688 assert (0);
689 return 0;
690 }
691
692 return 1;
693}
694
aa2aa4c6
RS
695/* Decode an 8-bit floating-point immediate. */
696int
697aarch64_ext_fpimm (const aarch64_operand *self, aarch64_opnd_info *info,
698 const aarch64_insn code,
699 const aarch64_inst *inst ATTRIBUTE_UNUSED)
700{
701 info->imm.value = extract_all_fields (self, code);
702 info->imm.is_fp = 1;
703 return 1;
704}
705
a06ea964
NC
706/* Decode scale for e.g. SCVTF <Dd>, <Wn>, #<fbits>. */
707int
708aarch64_ext_fbits (const aarch64_operand *self ATTRIBUTE_UNUSED,
709 aarch64_opnd_info *info, const aarch64_insn code,
710 const aarch64_inst *inst ATTRIBUTE_UNUSED)
711{
712 info->imm.value = 64- extract_field (FLD_scale, code, 0);
713 return 1;
714}
715
716/* Decode arithmetic immediate for e.g.
717 SUBS <Wd>, <Wn|WSP>, #<imm> {, <shift>}. */
718int
719aarch64_ext_aimm (const aarch64_operand *self ATTRIBUTE_UNUSED,
720 aarch64_opnd_info *info, const aarch64_insn code,
721 const aarch64_inst *inst ATTRIBUTE_UNUSED)
722{
723 aarch64_insn value;
724
725 info->shifter.kind = AARCH64_MOD_LSL;
726 /* shift */
727 value = extract_field (FLD_shift, code, 0);
728 if (value >= 2)
729 return 0;
730 info->shifter.amount = value ? 12 : 0;
731 /* imm12 (unsigned) */
732 info->imm.value = extract_field (FLD_imm12, code, 0);
733
734 return 1;
735}
736
737/* Decode logical immediate for e.g. ORR <Wd|WSP>, <Wn>, #<imm>. */
738
739int
740aarch64_ext_limm (const aarch64_operand *self ATTRIBUTE_UNUSED,
741 aarch64_opnd_info *info, const aarch64_insn code,
742 const aarch64_inst *inst ATTRIBUTE_UNUSED)
743{
744 uint64_t imm, mask;
745 uint32_t sf;
746 uint32_t N, R, S;
747 unsigned simd_size;
748 aarch64_insn value;
749
750 value = extract_fields (code, 0, 3, FLD_N, FLD_immr, FLD_imms);
751 assert (inst->operands[0].qualifier == AARCH64_OPND_QLF_W
752 || inst->operands[0].qualifier == AARCH64_OPND_QLF_X);
753 sf = aarch64_get_qualifier_esize (inst->operands[0].qualifier) != 4;
754
755 /* value is N:immr:imms. */
756 S = value & 0x3f;
757 R = (value >> 6) & 0x3f;
758 N = (value >> 12) & 0x1;
759
760 if (sf == 0 && N == 1)
761 return 0;
762
763 /* The immediate value is S+1 bits to 1, left rotated by SIMDsize - R
764 (in other words, right rotated by R), then replicated. */
765 if (N != 0)
766 {
767 simd_size = 64;
768 mask = 0xffffffffffffffffull;
769 }
770 else
771 {
772 switch (S)
773 {
774 case 0x00 ... 0x1f: /* 0xxxxx */ simd_size = 32; break;
775 case 0x20 ... 0x2f: /* 10xxxx */ simd_size = 16; S &= 0xf; break;
776 case 0x30 ... 0x37: /* 110xxx */ simd_size = 8; S &= 0x7; break;
777 case 0x38 ... 0x3b: /* 1110xx */ simd_size = 4; S &= 0x3; break;
778 case 0x3c ... 0x3d: /* 11110x */ simd_size = 2; S &= 0x1; break;
779 default: return 0;
780 }
781 mask = (1ull << simd_size) - 1;
782 /* Top bits are IGNORED. */
783 R &= simd_size - 1;
784 }
785 /* NOTE: if S = simd_size - 1 we get 0xf..f which is rejected. */
786 if (S == simd_size - 1)
787 return 0;
788 /* S+1 consecutive bits to 1. */
789 /* NOTE: S can't be 63 due to detection above. */
790 imm = (1ull << (S + 1)) - 1;
791 /* Rotate to the left by simd_size - R. */
792 if (R != 0)
793 imm = ((imm << (simd_size - R)) & mask) | (imm >> R);
794 /* Replicate the value according to SIMD size. */
795 switch (simd_size)
796 {
797 case 2: imm = (imm << 2) | imm;
798 case 4: imm = (imm << 4) | imm;
799 case 8: imm = (imm << 8) | imm;
800 case 16: imm = (imm << 16) | imm;
801 case 32: imm = (imm << 32) | imm;
802 case 64: break;
803 default: assert (0); return 0;
804 }
805
806 info->imm.value = sf ? imm : imm & 0xffffffff;
807
808 return 1;
809}
810
811/* Decode Ft for e.g. STR <Qt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]
812 or LDP <Qt1>, <Qt2>, [<Xn|SP>], #<imm>. */
813int
814aarch64_ext_ft (const aarch64_operand *self ATTRIBUTE_UNUSED,
815 aarch64_opnd_info *info,
816 const aarch64_insn code, const aarch64_inst *inst)
817{
818 aarch64_insn value;
819
820 /* Rt */
821 info->reg.regno = extract_field (FLD_Rt, code, 0);
822
823 /* size */
824 value = extract_field (FLD_ldst_size, code, 0);
825 if (inst->opcode->iclass == ldstpair_indexed
826 || inst->opcode->iclass == ldstnapair_offs
827 || inst->opcode->iclass == ldstpair_off
828 || inst->opcode->iclass == loadlit)
829 {
830 enum aarch64_opnd_qualifier qualifier;
831 switch (value)
832 {
833 case 0: qualifier = AARCH64_OPND_QLF_S_S; break;
834 case 1: qualifier = AARCH64_OPND_QLF_S_D; break;
835 case 2: qualifier = AARCH64_OPND_QLF_S_Q; break;
836 default: return 0;
837 }
838 info->qualifier = qualifier;
839 }
840 else
841 {
842 /* opc1:size */
843 value = extract_fields (code, 0, 2, FLD_opc1, FLD_ldst_size);
844 if (value > 0x4)
845 return 0;
846 info->qualifier = get_sreg_qualifier_from_value (value);
847 }
848
849 return 1;
850}
851
852/* Decode the address operand for e.g. STXRB <Ws>, <Wt>, [<Xn|SP>{,#0}]. */
853int
854aarch64_ext_addr_simple (const aarch64_operand *self ATTRIBUTE_UNUSED,
855 aarch64_opnd_info *info,
856 aarch64_insn code,
857 const aarch64_inst *inst ATTRIBUTE_UNUSED)
858{
859 /* Rn */
860 info->addr.base_regno = extract_field (FLD_Rn, code, 0);
861 return 1;
862}
863
864/* Decode the address operand for e.g.
865 STR <Qt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]. */
866int
867aarch64_ext_addr_regoff (const aarch64_operand *self ATTRIBUTE_UNUSED,
868 aarch64_opnd_info *info,
869 aarch64_insn code, const aarch64_inst *inst)
870{
871 aarch64_insn S, value;
872
873 /* Rn */
874 info->addr.base_regno = extract_field (FLD_Rn, code, 0);
875 /* Rm */
876 info->addr.offset.regno = extract_field (FLD_Rm, code, 0);
877 /* option */
878 value = extract_field (FLD_option, code, 0);
879 info->shifter.kind =
880 aarch64_get_operand_modifier_from_value (value, TRUE /* extend_p */);
881 /* Fix-up the shifter kind; although the table-driven approach is
882 efficient, it is slightly inflexible, thus needing this fix-up. */
883 if (info->shifter.kind == AARCH64_MOD_UXTX)
884 info->shifter.kind = AARCH64_MOD_LSL;
885 /* S */
886 S = extract_field (FLD_S, code, 0);
887 if (S == 0)
888 {
889 info->shifter.amount = 0;
890 info->shifter.amount_present = 0;
891 }
892 else
893 {
894 int size;
895 /* Need information in other operand(s) to help achieve the decoding
896 from 'S' field. */
897 info->qualifier = get_expected_qualifier (inst, info->idx);
898 /* Get the size of the data element that is accessed, which may be
899 different from that of the source register size, e.g. in strb/ldrb. */
900 size = aarch64_get_qualifier_esize (info->qualifier);
901 info->shifter.amount = get_logsz (size);
902 info->shifter.amount_present = 1;
903 }
904
905 return 1;
906}
907
908/* Decode the address operand for e.g. LDRSW <Xt>, [<Xn|SP>], #<simm>. */
909int
910aarch64_ext_addr_simm (const aarch64_operand *self, aarch64_opnd_info *info,
911 aarch64_insn code, const aarch64_inst *inst)
912{
913 aarch64_insn imm;
914 info->qualifier = get_expected_qualifier (inst, info->idx);
915
916 /* Rn */
917 info->addr.base_regno = extract_field (FLD_Rn, code, 0);
918 /* simm (imm9 or imm7) */
919 imm = extract_field (self->fields[0], code, 0);
920 info->addr.offset.imm = sign_extend (imm, fields[self->fields[0]].width - 1);
921 if (self->fields[0] == FLD_imm7)
922 /* scaled immediate in ld/st pair instructions. */
923 info->addr.offset.imm *= aarch64_get_qualifier_esize (info->qualifier);
924 /* qualifier */
925 if (inst->opcode->iclass == ldst_unscaled
926 || inst->opcode->iclass == ldstnapair_offs
927 || inst->opcode->iclass == ldstpair_off
928 || inst->opcode->iclass == ldst_unpriv)
929 info->addr.writeback = 0;
930 else
931 {
932 /* pre/post- index */
933 info->addr.writeback = 1;
934 if (extract_field (self->fields[1], code, 0) == 1)
935 info->addr.preind = 1;
936 else
937 info->addr.postind = 1;
938 }
939
940 return 1;
941}
942
943/* Decode the address operand for e.g. LDRSW <Xt>, [<Xn|SP>{, #<simm>}]. */
944int
945aarch64_ext_addr_uimm12 (const aarch64_operand *self, aarch64_opnd_info *info,
946 aarch64_insn code,
947 const aarch64_inst *inst ATTRIBUTE_UNUSED)
948{
949 int shift;
950 info->qualifier = get_expected_qualifier (inst, info->idx);
951 shift = get_logsz (aarch64_get_qualifier_esize (info->qualifier));
952 /* Rn */
953 info->addr.base_regno = extract_field (self->fields[0], code, 0);
954 /* uimm12 */
955 info->addr.offset.imm = extract_field (self->fields[1], code, 0) << shift;
956 return 1;
957}
958
959/* Decode the address operand for e.g.
960 LD1 {<Vt>.<T>, <Vt2>.<T>, <Vt3>.<T>}, [<Xn|SP>], <Xm|#<amount>>. */
961int
962aarch64_ext_simd_addr_post (const aarch64_operand *self ATTRIBUTE_UNUSED,
963 aarch64_opnd_info *info,
964 aarch64_insn code, const aarch64_inst *inst)
965{
966 /* The opcode dependent area stores the number of elements in
967 each structure to be loaded/stored. */
968 int is_ld1r = get_opcode_dependent_value (inst->opcode) == 1;
969
970 /* Rn */
971 info->addr.base_regno = extract_field (FLD_Rn, code, 0);
972 /* Rm | #<amount> */
973 info->addr.offset.regno = extract_field (FLD_Rm, code, 0);
974 if (info->addr.offset.regno == 31)
975 {
976 if (inst->opcode->operands[0] == AARCH64_OPND_LVt_AL)
977 /* Special handling of loading single structure to all lane. */
978 info->addr.offset.imm = (is_ld1r ? 1
979 : inst->operands[0].reglist.num_regs)
980 * aarch64_get_qualifier_esize (inst->operands[0].qualifier);
981 else
982 info->addr.offset.imm = inst->operands[0].reglist.num_regs
983 * aarch64_get_qualifier_esize (inst->operands[0].qualifier)
984 * aarch64_get_qualifier_nelem (inst->operands[0].qualifier);
985 }
986 else
987 info->addr.offset.is_reg = 1;
988 info->addr.writeback = 1;
989
990 return 1;
991}
992
993/* Decode the condition operand for e.g. CSEL <Xd>, <Xn>, <Xm>, <cond>. */
994int
995aarch64_ext_cond (const aarch64_operand *self ATTRIBUTE_UNUSED,
996 aarch64_opnd_info *info,
997 aarch64_insn code, const aarch64_inst *inst ATTRIBUTE_UNUSED)
998{
999 aarch64_insn value;
1000 /* cond */
1001 value = extract_field (FLD_cond, code, 0);
1002 info->cond = get_cond_from_value (value);
1003 return 1;
1004}
1005
1006/* Decode the system register operand for e.g. MRS <Xt>, <systemreg>. */
1007int
1008aarch64_ext_sysreg (const aarch64_operand *self ATTRIBUTE_UNUSED,
1009 aarch64_opnd_info *info,
1010 aarch64_insn code,
1011 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1012{
1013 /* op0:op1:CRn:CRm:op2 */
1014 info->sysreg = extract_fields (code, 0, 5, FLD_op0, FLD_op1, FLD_CRn,
1015 FLD_CRm, FLD_op2);
1016 return 1;
1017}
1018
1019/* Decode the PSTATE field operand for e.g. MSR <pstatefield>, #<imm>. */
1020int
1021aarch64_ext_pstatefield (const aarch64_operand *self ATTRIBUTE_UNUSED,
1022 aarch64_opnd_info *info, aarch64_insn code,
1023 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1024{
1025 int i;
1026 /* op1:op2 */
1027 info->pstatefield = extract_fields (code, 0, 2, FLD_op1, FLD_op2);
1028 for (i = 0; aarch64_pstatefields[i].name != NULL; ++i)
1029 if (aarch64_pstatefields[i].value == (aarch64_insn)info->pstatefield)
1030 return 1;
1031 /* Reserved value in <pstatefield>. */
1032 return 0;
1033}
1034
1035/* Decode the system instruction op operand for e.g. AT <at_op>, <Xt>. */
1036int
1037aarch64_ext_sysins_op (const aarch64_operand *self ATTRIBUTE_UNUSED,
1038 aarch64_opnd_info *info,
1039 aarch64_insn code,
1040 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1041{
1042 int i;
1043 aarch64_insn value;
1044 const aarch64_sys_ins_reg *sysins_ops;
1045 /* op0:op1:CRn:CRm:op2 */
1046 value = extract_fields (code, 0, 5,
1047 FLD_op0, FLD_op1, FLD_CRn,
1048 FLD_CRm, FLD_op2);
1049
1050 switch (info->type)
1051 {
1052 case AARCH64_OPND_SYSREG_AT: sysins_ops = aarch64_sys_regs_at; break;
1053 case AARCH64_OPND_SYSREG_DC: sysins_ops = aarch64_sys_regs_dc; break;
1054 case AARCH64_OPND_SYSREG_IC: sysins_ops = aarch64_sys_regs_ic; break;
1055 case AARCH64_OPND_SYSREG_TLBI: sysins_ops = aarch64_sys_regs_tlbi; break;
1056 default: assert (0); return 0;
1057 }
1058
875880c6 1059 for (i = 0; sysins_ops[i].name != NULL; ++i)
a06ea964
NC
1060 if (sysins_ops[i].value == value)
1061 {
1062 info->sysins_op = sysins_ops + i;
1063 DEBUG_TRACE ("%s found value: %x, has_xt: %d, i: %d.",
875880c6 1064 info->sysins_op->name,
a06ea964 1065 (unsigned)info->sysins_op->value,
ea2deeec 1066 aarch64_sys_ins_reg_has_xt (info->sysins_op), i);
a06ea964
NC
1067 return 1;
1068 }
1069
1070 return 0;
1071}
1072
1073/* Decode the memory barrier option operand for e.g. DMB <option>|#<imm>. */
1074
1075int
1076aarch64_ext_barrier (const aarch64_operand *self ATTRIBUTE_UNUSED,
1077 aarch64_opnd_info *info,
1078 aarch64_insn code,
1079 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1080{
1081 /* CRm */
1082 info->barrier = aarch64_barrier_options + extract_field (FLD_CRm, code, 0);
1083 return 1;
1084}
1085
1086/* Decode the prefetch operation option operand for e.g.
1087 PRFM <prfop>, [<Xn|SP>{, #<pimm>}]. */
1088
1089int
1090aarch64_ext_prfop (const aarch64_operand *self ATTRIBUTE_UNUSED,
1091 aarch64_opnd_info *info,
1092 aarch64_insn code, const aarch64_inst *inst ATTRIBUTE_UNUSED)
1093{
1094 /* prfop in Rt */
1095 info->prfop = aarch64_prfops + extract_field (FLD_Rt, code, 0);
1096 return 1;
1097}
1098
9ed608f9
MW
1099/* Decode the hint number for an alias taking an operand. Set info->hint_option
1100 to the matching name/value pair in aarch64_hint_options. */
1101
1102int
1103aarch64_ext_hint (const aarch64_operand *self ATTRIBUTE_UNUSED,
1104 aarch64_opnd_info *info,
1105 aarch64_insn code,
1106 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1107{
1108 /* CRm:op2. */
1109 unsigned hint_number;
1110 int i;
1111
1112 hint_number = extract_fields (code, 0, 2, FLD_CRm, FLD_op2);
1113
1114 for (i = 0; aarch64_hint_options[i].name != NULL; i++)
1115 {
1116 if (hint_number == aarch64_hint_options[i].value)
1117 {
1118 info->hint_option = &(aarch64_hint_options[i]);
1119 return 1;
1120 }
1121 }
1122
1123 return 0;
1124}
1125
a06ea964
NC
1126/* Decode the extended register operand for e.g.
1127 STR <Qt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]. */
1128int
1129aarch64_ext_reg_extended (const aarch64_operand *self ATTRIBUTE_UNUSED,
1130 aarch64_opnd_info *info,
1131 aarch64_insn code,
1132 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1133{
1134 aarch64_insn value;
1135
1136 /* Rm */
1137 info->reg.regno = extract_field (FLD_Rm, code, 0);
1138 /* option */
1139 value = extract_field (FLD_option, code, 0);
1140 info->shifter.kind =
1141 aarch64_get_operand_modifier_from_value (value, TRUE /* extend_p */);
1142 /* imm3 */
1143 info->shifter.amount = extract_field (FLD_imm3, code, 0);
1144
1145 /* This makes the constraint checking happy. */
1146 info->shifter.operator_present = 1;
1147
1148 /* Assume inst->operands[0].qualifier has been resolved. */
1149 assert (inst->operands[0].qualifier != AARCH64_OPND_QLF_NIL);
1150 info->qualifier = AARCH64_OPND_QLF_W;
1151 if (inst->operands[0].qualifier == AARCH64_OPND_QLF_X
1152 && (info->shifter.kind == AARCH64_MOD_UXTX
1153 || info->shifter.kind == AARCH64_MOD_SXTX))
1154 info->qualifier = AARCH64_OPND_QLF_X;
1155
1156 return 1;
1157}
1158
1159/* Decode the shifted register operand for e.g.
1160 SUBS <Xd>, <Xn>, <Xm> {, <shift> #<amount>}. */
1161int
1162aarch64_ext_reg_shifted (const aarch64_operand *self ATTRIBUTE_UNUSED,
1163 aarch64_opnd_info *info,
1164 aarch64_insn code,
1165 const aarch64_inst *inst ATTRIBUTE_UNUSED)
1166{
1167 aarch64_insn value;
1168
1169 /* Rm */
1170 info->reg.regno = extract_field (FLD_Rm, code, 0);
1171 /* shift */
1172 value = extract_field (FLD_shift, code, 0);
1173 info->shifter.kind =
1174 aarch64_get_operand_modifier_from_value (value, FALSE /* extend_p */);
1175 if (info->shifter.kind == AARCH64_MOD_ROR
1176 && inst->opcode->iclass != log_shift)
1177 /* ROR is not available for the shifted register operand in arithmetic
1178 instructions. */
1179 return 0;
1180 /* imm6 */
1181 info->shifter.amount = extract_field (FLD_imm6, code, 0);
1182
1183 /* This makes the constraint checking happy. */
1184 info->shifter.operator_present = 1;
1185
1186 return 1;
1187}
1188\f
1189/* Bitfields that are commonly used to encode certain operands' information
1190 may be partially used as part of the base opcode in some instructions.
1191 For example, the bit 1 of the field 'size' in
1192 FCVTXN <Vb><d>, <Va><n>
1193 is actually part of the base opcode, while only size<0> is available
1194 for encoding the register type. Another example is the AdvSIMD
1195 instruction ORR (register), in which the field 'size' is also used for
1196 the base opcode, leaving only the field 'Q' available to encode the
1197 vector register arrangement specifier '8B' or '16B'.
1198
1199 This function tries to deduce the qualifier from the value of partially
1200 constrained field(s). Given the VALUE of such a field or fields, the
1201 qualifiers CANDIDATES and the MASK (indicating which bits are valid for
1202 operand encoding), the function returns the matching qualifier or
1203 AARCH64_OPND_QLF_NIL if nothing matches.
1204
1205 N.B. CANDIDATES is a group of possible qualifiers that are valid for
1206 one operand; it has a maximum of AARCH64_MAX_QLF_SEQ_NUM qualifiers and
1207 may end with AARCH64_OPND_QLF_NIL. */
1208
1209static enum aarch64_opnd_qualifier
1210get_qualifier_from_partial_encoding (aarch64_insn value,
1211 const enum aarch64_opnd_qualifier* \
1212 candidates,
1213 aarch64_insn mask)
1214{
1215 int i;
1216 DEBUG_TRACE ("enter with value: %d, mask: %d", (int)value, (int)mask);
1217 for (i = 0; i < AARCH64_MAX_QLF_SEQ_NUM; ++i)
1218 {
1219 aarch64_insn standard_value;
1220 if (candidates[i] == AARCH64_OPND_QLF_NIL)
1221 break;
1222 standard_value = aarch64_get_qualifier_standard_value (candidates[i]);
1223 if ((standard_value & mask) == (value & mask))
1224 return candidates[i];
1225 }
1226 return AARCH64_OPND_QLF_NIL;
1227}
1228
1229/* Given a list of qualifier sequences, return all possible valid qualifiers
1230 for operand IDX in QUALIFIERS.
1231 Assume QUALIFIERS is an array whose length is large enough. */
1232
1233static void
1234get_operand_possible_qualifiers (int idx,
1235 const aarch64_opnd_qualifier_seq_t *list,
1236 enum aarch64_opnd_qualifier *qualifiers)
1237{
1238 int i;
1239 for (i = 0; i < AARCH64_MAX_QLF_SEQ_NUM; ++i)
1240 if ((qualifiers[i] = list[i][idx]) == AARCH64_OPND_QLF_NIL)
1241 break;
1242}
1243
1244/* Decode the size Q field for e.g. SHADD.
1245 We tag one operand with the qualifer according to the code;
1246 whether the qualifier is valid for this opcode or not, it is the
1247 duty of the semantic checking. */
1248
1249static int
1250decode_sizeq (aarch64_inst *inst)
1251{
1252 int idx;
1253 enum aarch64_opnd_qualifier qualifier;
1254 aarch64_insn code;
1255 aarch64_insn value, mask;
1256 enum aarch64_field_kind fld_sz;
1257 enum aarch64_opnd_qualifier candidates[AARCH64_MAX_QLF_SEQ_NUM];
1258
1259 if (inst->opcode->iclass == asisdlse
1260 || inst->opcode->iclass == asisdlsep
1261 || inst->opcode->iclass == asisdlso
1262 || inst->opcode->iclass == asisdlsop)
1263 fld_sz = FLD_vldst_size;
1264 else
1265 fld_sz = FLD_size;
1266
1267 code = inst->value;
1268 value = extract_fields (code, inst->opcode->mask, 2, fld_sz, FLD_Q);
1269 /* Obtain the info that which bits of fields Q and size are actually
1270 available for operand encoding. Opcodes like FMAXNM and FMLA have
1271 size[1] unavailable. */
1272 mask = extract_fields (~inst->opcode->mask, 0, 2, fld_sz, FLD_Q);
1273
1274 /* The index of the operand we are going to tag a qualifier and the qualifer
1275 itself are reasoned from the value of the size and Q fields and the
1276 possible valid qualifier lists. */
1277 idx = aarch64_select_operand_for_sizeq_field_coding (inst->opcode);
1278 DEBUG_TRACE ("key idx: %d", idx);
1279
1280 /* For most related instruciton, size:Q are fully available for operand
1281 encoding. */
1282 if (mask == 0x7)
1283 {
1284 inst->operands[idx].qualifier = get_vreg_qualifier_from_value (value);
1285 return 1;
1286 }
1287
1288 get_operand_possible_qualifiers (idx, inst->opcode->qualifiers_list,
1289 candidates);
1290#ifdef DEBUG_AARCH64
1291 if (debug_dump)
1292 {
1293 int i;
1294 for (i = 0; candidates[i] != AARCH64_OPND_QLF_NIL
1295 && i < AARCH64_MAX_QLF_SEQ_NUM; ++i)
1296 DEBUG_TRACE ("qualifier %d: %s", i,
1297 aarch64_get_qualifier_name(candidates[i]));
1298 DEBUG_TRACE ("%d, %d", (int)value, (int)mask);
1299 }
1300#endif /* DEBUG_AARCH64 */
1301
1302 qualifier = get_qualifier_from_partial_encoding (value, candidates, mask);
1303
1304 if (qualifier == AARCH64_OPND_QLF_NIL)
1305 return 0;
1306
1307 inst->operands[idx].qualifier = qualifier;
1308 return 1;
1309}
1310
1311/* Decode size[0]:Q, i.e. bit 22 and bit 30, for
1312 e.g. FCVTN<Q> <Vd>.<Tb>, <Vn>.<Ta>. */
1313
1314static int
1315decode_asimd_fcvt (aarch64_inst *inst)
1316{
1317 aarch64_field field = {0, 0};
1318 aarch64_insn value;
1319 enum aarch64_opnd_qualifier qualifier;
1320
1321 gen_sub_field (FLD_size, 0, 1, &field);
1322 value = extract_field_2 (&field, inst->value, 0);
1323 qualifier = value == 0 ? AARCH64_OPND_QLF_V_4S
1324 : AARCH64_OPND_QLF_V_2D;
1325 switch (inst->opcode->op)
1326 {
1327 case OP_FCVTN:
1328 case OP_FCVTN2:
1329 /* FCVTN<Q> <Vd>.<Tb>, <Vn>.<Ta>. */
1330 inst->operands[1].qualifier = qualifier;
1331 break;
1332 case OP_FCVTL:
1333 case OP_FCVTL2:
1334 /* FCVTL<Q> <Vd>.<Ta>, <Vn>.<Tb>. */
1335 inst->operands[0].qualifier = qualifier;
1336 break;
1337 default:
1338 assert (0);
1339 return 0;
1340 }
1341
1342 return 1;
1343}
1344
1345/* Decode size[0], i.e. bit 22, for
1346 e.g. FCVTXN <Vb><d>, <Va><n>. */
1347
1348static int
1349decode_asisd_fcvtxn (aarch64_inst *inst)
1350{
1351 aarch64_field field = {0, 0};
1352 gen_sub_field (FLD_size, 0, 1, &field);
1353 if (!extract_field_2 (&field, inst->value, 0))
1354 return 0;
1355 inst->operands[0].qualifier = AARCH64_OPND_QLF_S_S;
1356 return 1;
1357}
1358
1359/* Decode the 'opc' field for e.g. FCVT <Dd>, <Sn>. */
1360static int
1361decode_fcvt (aarch64_inst *inst)
1362{
1363 enum aarch64_opnd_qualifier qualifier;
1364 aarch64_insn value;
1365 const aarch64_field field = {15, 2};
1366
1367 /* opc dstsize */
1368 value = extract_field_2 (&field, inst->value, 0);
1369 switch (value)
1370 {
1371 case 0: qualifier = AARCH64_OPND_QLF_S_S; break;
1372 case 1: qualifier = AARCH64_OPND_QLF_S_D; break;
1373 case 3: qualifier = AARCH64_OPND_QLF_S_H; break;
1374 default: return 0;
1375 }
1376 inst->operands[0].qualifier = qualifier;
1377
1378 return 1;
1379}
1380
1381/* Do miscellaneous decodings that are not common enough to be driven by
1382 flags. */
1383
1384static int
1385do_misc_decoding (aarch64_inst *inst)
1386{
1387 switch (inst->opcode->op)
1388 {
1389 case OP_FCVT:
1390 return decode_fcvt (inst);
1391 case OP_FCVTN:
1392 case OP_FCVTN2:
1393 case OP_FCVTL:
1394 case OP_FCVTL2:
1395 return decode_asimd_fcvt (inst);
1396 case OP_FCVTXN_S:
1397 return decode_asisd_fcvtxn (inst);
1398 default:
1399 return 0;
1400 }
1401}
1402
1403/* Opcodes that have fields shared by multiple operands are usually flagged
1404 with flags. In this function, we detect such flags, decode the related
1405 field(s) and store the information in one of the related operands. The
1406 'one' operand is not any operand but one of the operands that can
1407 accommadate all the information that has been decoded. */
1408
1409static int
1410do_special_decoding (aarch64_inst *inst)
1411{
1412 int idx;
1413 aarch64_insn value;
1414 /* Condition for truly conditional executed instructions, e.g. b.cond. */
1415 if (inst->opcode->flags & F_COND)
1416 {
1417 value = extract_field (FLD_cond2, inst->value, 0);
1418 inst->cond = get_cond_from_value (value);
1419 }
1420 /* 'sf' field. */
1421 if (inst->opcode->flags & F_SF)
1422 {
1423 idx = select_operand_for_sf_field_coding (inst->opcode);
1424 value = extract_field (FLD_sf, inst->value, 0);
1425 inst->operands[idx].qualifier = get_greg_qualifier_from_value (value);
1426 if ((inst->opcode->flags & F_N)
1427 && extract_field (FLD_N, inst->value, 0) != value)
1428 return 0;
1429 }
ee804238
JW
1430 /* 'sf' field. */
1431 if (inst->opcode->flags & F_LSE_SZ)
1432 {
1433 idx = select_operand_for_sf_field_coding (inst->opcode);
1434 value = extract_field (FLD_lse_sz, inst->value, 0);
1435 inst->operands[idx].qualifier = get_greg_qualifier_from_value (value);
1436 }
a06ea964
NC
1437 /* size:Q fields. */
1438 if (inst->opcode->flags & F_SIZEQ)
1439 return decode_sizeq (inst);
1440
1441 if (inst->opcode->flags & F_FPTYPE)
1442 {
1443 idx = select_operand_for_fptype_field_coding (inst->opcode);
1444 value = extract_field (FLD_type, inst->value, 0);
1445 switch (value)
1446 {
1447 case 0: inst->operands[idx].qualifier = AARCH64_OPND_QLF_S_S; break;
1448 case 1: inst->operands[idx].qualifier = AARCH64_OPND_QLF_S_D; break;
1449 case 3: inst->operands[idx].qualifier = AARCH64_OPND_QLF_S_H; break;
1450 default: return 0;
1451 }
1452 }
1453
1454 if (inst->opcode->flags & F_SSIZE)
1455 {
1456 /* N.B. some opcodes like FCMGT <V><d>, <V><n>, #0 have the size[1] as part
1457 of the base opcode. */
1458 aarch64_insn mask;
1459 enum aarch64_opnd_qualifier candidates[AARCH64_MAX_QLF_SEQ_NUM];
1460 idx = select_operand_for_scalar_size_field_coding (inst->opcode);
1461 value = extract_field (FLD_size, inst->value, inst->opcode->mask);
1462 mask = extract_field (FLD_size, ~inst->opcode->mask, 0);
1463 /* For most related instruciton, the 'size' field is fully available for
1464 operand encoding. */
1465 if (mask == 0x3)
1466 inst->operands[idx].qualifier = get_sreg_qualifier_from_value (value);
1467 else
1468 {
1469 get_operand_possible_qualifiers (idx, inst->opcode->qualifiers_list,
1470 candidates);
1471 inst->operands[idx].qualifier
1472 = get_qualifier_from_partial_encoding (value, candidates, mask);
1473 }
1474 }
1475
1476 if (inst->opcode->flags & F_T)
1477 {
1478 /* Num of consecutive '0's on the right side of imm5<3:0>. */
1479 int num = 0;
1480 unsigned val, Q;
1481 assert (aarch64_get_operand_class (inst->opcode->operands[0])
1482 == AARCH64_OPND_CLASS_SIMD_REG);
1483 /* imm5<3:0> q <t>
1484 0000 x reserved
1485 xxx1 0 8b
1486 xxx1 1 16b
1487 xx10 0 4h
1488 xx10 1 8h
1489 x100 0 2s
1490 x100 1 4s
1491 1000 0 reserved
1492 1000 1 2d */
1493 val = extract_field (FLD_imm5, inst->value, 0);
1494 while ((val & 0x1) == 0 && ++num <= 3)
1495 val >>= 1;
1496 if (num > 3)
1497 return 0;
1498 Q = (unsigned) extract_field (FLD_Q, inst->value, inst->opcode->mask);
1499 inst->operands[0].qualifier =
1500 get_vreg_qualifier_from_value ((num << 1) | Q);
1501 }
1502
1503 if (inst->opcode->flags & F_GPRSIZE_IN_Q)
1504 {
1505 /* Use Rt to encode in the case of e.g.
1506 STXP <Ws>, <Xt1>, <Xt2>, [<Xn|SP>{,#0}]. */
1507 idx = aarch64_operand_index (inst->opcode->operands, AARCH64_OPND_Rt);
1508 if (idx == -1)
1509 {
1510 /* Otherwise use the result operand, which has to be a integer
1511 register. */
1512 assert (aarch64_get_operand_class (inst->opcode->operands[0])
1513 == AARCH64_OPND_CLASS_INT_REG);
1514 idx = 0;
1515 }
1516 assert (idx == 0 || idx == 1);
1517 value = extract_field (FLD_Q, inst->value, 0);
1518 inst->operands[idx].qualifier = get_greg_qualifier_from_value (value);
1519 }
1520
1521 if (inst->opcode->flags & F_LDS_SIZE)
1522 {
1523 aarch64_field field = {0, 0};
1524 assert (aarch64_get_operand_class (inst->opcode->operands[0])
1525 == AARCH64_OPND_CLASS_INT_REG);
1526 gen_sub_field (FLD_opc, 0, 1, &field);
1527 value = extract_field_2 (&field, inst->value, 0);
1528 inst->operands[0].qualifier
1529 = value ? AARCH64_OPND_QLF_W : AARCH64_OPND_QLF_X;
1530 }
1531
1532 /* Miscellaneous decoding; done as the last step. */
1533 if (inst->opcode->flags & F_MISC)
1534 return do_misc_decoding (inst);
1535
1536 return 1;
1537}
1538
1539/* Converters converting a real opcode instruction to its alias form. */
1540
1541/* ROR <Wd>, <Ws>, #<shift>
1542 is equivalent to:
1543 EXTR <Wd>, <Ws>, <Ws>, #<shift>. */
1544static int
1545convert_extr_to_ror (aarch64_inst *inst)
1546{
1547 if (inst->operands[1].reg.regno == inst->operands[2].reg.regno)
1548 {
1549 copy_operand_info (inst, 2, 3);
1550 inst->operands[3].type = AARCH64_OPND_NIL;
1551 return 1;
1552 }
1553 return 0;
1554}
1555
e30181a5
YZ
1556/* UXTL<Q> <Vd>.<Ta>, <Vn>.<Tb>
1557 is equivalent to:
1558 USHLL<Q> <Vd>.<Ta>, <Vn>.<Tb>, #0. */
1559static int
1560convert_shll_to_xtl (aarch64_inst *inst)
1561{
1562 if (inst->operands[2].imm.value == 0)
1563 {
1564 inst->operands[2].type = AARCH64_OPND_NIL;
1565 return 1;
1566 }
1567 return 0;
1568}
1569
a06ea964
NC
1570/* Convert
1571 UBFM <Xd>, <Xn>, #<shift>, #63.
1572 to
1573 LSR <Xd>, <Xn>, #<shift>. */
1574static int
1575convert_bfm_to_sr (aarch64_inst *inst)
1576{
1577 int64_t imms, val;
1578
1579 imms = inst->operands[3].imm.value;
1580 val = inst->operands[2].qualifier == AARCH64_OPND_QLF_imm_0_31 ? 31 : 63;
1581 if (imms == val)
1582 {
1583 inst->operands[3].type = AARCH64_OPND_NIL;
1584 return 1;
1585 }
1586
1587 return 0;
1588}
1589
1590/* Convert MOV to ORR. */
1591static int
1592convert_orr_to_mov (aarch64_inst *inst)
1593{
1594 /* MOV <Vd>.<T>, <Vn>.<T>
1595 is equivalent to:
1596 ORR <Vd>.<T>, <Vn>.<T>, <Vn>.<T>. */
1597 if (inst->operands[1].reg.regno == inst->operands[2].reg.regno)
1598 {
1599 inst->operands[2].type = AARCH64_OPND_NIL;
1600 return 1;
1601 }
1602 return 0;
1603}
1604
1605/* When <imms> >= <immr>, the instruction written:
1606 SBFX <Xd>, <Xn>, #<lsb>, #<width>
1607 is equivalent to:
1608 SBFM <Xd>, <Xn>, #<lsb>, #(<lsb>+<width>-1). */
1609
1610static int
1611convert_bfm_to_bfx (aarch64_inst *inst)
1612{
1613 int64_t immr, imms;
1614
1615 immr = inst->operands[2].imm.value;
1616 imms = inst->operands[3].imm.value;
1617 if (imms >= immr)
1618 {
1619 int64_t lsb = immr;
1620 inst->operands[2].imm.value = lsb;
1621 inst->operands[3].imm.value = imms + 1 - lsb;
1622 /* The two opcodes have different qualifiers for
1623 the immediate operands; reset to help the checking. */
1624 reset_operand_qualifier (inst, 2);
1625 reset_operand_qualifier (inst, 3);
1626 return 1;
1627 }
1628
1629 return 0;
1630}
1631
1632/* When <imms> < <immr>, the instruction written:
1633 SBFIZ <Xd>, <Xn>, #<lsb>, #<width>
1634 is equivalent to:
1635 SBFM <Xd>, <Xn>, #((64-<lsb>)&0x3f), #(<width>-1). */
1636
1637static int
1638convert_bfm_to_bfi (aarch64_inst *inst)
1639{
1640 int64_t immr, imms, val;
1641
1642 immr = inst->operands[2].imm.value;
1643 imms = inst->operands[3].imm.value;
1644 val = inst->operands[2].qualifier == AARCH64_OPND_QLF_imm_0_31 ? 32 : 64;
1645 if (imms < immr)
1646 {
1647 inst->operands[2].imm.value = (val - immr) & (val - 1);
1648 inst->operands[3].imm.value = imms + 1;
1649 /* The two opcodes have different qualifiers for
1650 the immediate operands; reset to help the checking. */
1651 reset_operand_qualifier (inst, 2);
1652 reset_operand_qualifier (inst, 3);
1653 return 1;
1654 }
1655
1656 return 0;
1657}
1658
d685192a
MW
1659/* The instruction written:
1660 BFC <Xd>, #<lsb>, #<width>
1661 is equivalent to:
1662 BFM <Xd>, XZR, #((64-<lsb>)&0x3f), #(<width>-1). */
1663
1664static int
1665convert_bfm_to_bfc (aarch64_inst *inst)
1666{
1667 int64_t immr, imms, val;
1668
1669 /* Should have been assured by the base opcode value. */
1670 assert (inst->operands[1].reg.regno == 0x1f);
1671
1672 immr = inst->operands[2].imm.value;
1673 imms = inst->operands[3].imm.value;
1674 val = inst->operands[2].qualifier == AARCH64_OPND_QLF_imm_0_31 ? 32 : 64;
1675 if (imms < immr)
1676 {
1677 /* Drop XZR from the second operand. */
1678 copy_operand_info (inst, 1, 2);
1679 copy_operand_info (inst, 2, 3);
1680 inst->operands[3].type = AARCH64_OPND_NIL;
1681
1682 /* Recalculate the immediates. */
1683 inst->operands[1].imm.value = (val - immr) & (val - 1);
1684 inst->operands[2].imm.value = imms + 1;
1685
1686 /* The two opcodes have different qualifiers for the operands; reset to
1687 help the checking. */
1688 reset_operand_qualifier (inst, 1);
1689 reset_operand_qualifier (inst, 2);
1690 reset_operand_qualifier (inst, 3);
1691
1692 return 1;
1693 }
1694
1695 return 0;
1696}
1697
a06ea964
NC
1698/* The instruction written:
1699 LSL <Xd>, <Xn>, #<shift>
1700 is equivalent to:
1701 UBFM <Xd>, <Xn>, #((64-<shift>)&0x3f), #(63-<shift>). */
1702
1703static int
1704convert_ubfm_to_lsl (aarch64_inst *inst)
1705{
1706 int64_t immr = inst->operands[2].imm.value;
1707 int64_t imms = inst->operands[3].imm.value;
1708 int64_t val
1709 = inst->operands[2].qualifier == AARCH64_OPND_QLF_imm_0_31 ? 31 : 63;
1710
1711 if ((immr == 0 && imms == val) || immr == imms + 1)
1712 {
1713 inst->operands[3].type = AARCH64_OPND_NIL;
1714 inst->operands[2].imm.value = val - imms;
1715 return 1;
1716 }
1717
1718 return 0;
1719}
1720
1721/* CINC <Wd>, <Wn>, <cond>
1722 is equivalent to:
68a64283
YZ
1723 CSINC <Wd>, <Wn>, <Wn>, invert(<cond>)
1724 where <cond> is not AL or NV. */
a06ea964
NC
1725
1726static int
1727convert_from_csel (aarch64_inst *inst)
1728{
68a64283
YZ
1729 if (inst->operands[1].reg.regno == inst->operands[2].reg.regno
1730 && (inst->operands[3].cond->value & 0xe) != 0xe)
a06ea964
NC
1731 {
1732 copy_operand_info (inst, 2, 3);
1733 inst->operands[2].cond = get_inverted_cond (inst->operands[3].cond);
1734 inst->operands[3].type = AARCH64_OPND_NIL;
1735 return 1;
1736 }
1737 return 0;
1738}
1739
1740/* CSET <Wd>, <cond>
1741 is equivalent to:
68a64283
YZ
1742 CSINC <Wd>, WZR, WZR, invert(<cond>)
1743 where <cond> is not AL or NV. */
a06ea964
NC
1744
1745static int
1746convert_csinc_to_cset (aarch64_inst *inst)
1747{
1748 if (inst->operands[1].reg.regno == 0x1f
68a64283
YZ
1749 && inst->operands[2].reg.regno == 0x1f
1750 && (inst->operands[3].cond->value & 0xe) != 0xe)
a06ea964
NC
1751 {
1752 copy_operand_info (inst, 1, 3);
1753 inst->operands[1].cond = get_inverted_cond (inst->operands[3].cond);
1754 inst->operands[3].type = AARCH64_OPND_NIL;
1755 inst->operands[2].type = AARCH64_OPND_NIL;
1756 return 1;
1757 }
1758 return 0;
1759}
1760
1761/* MOV <Wd>, #<imm>
1762 is equivalent to:
1763 MOVZ <Wd>, #<imm16>, LSL #<shift>.
1764
1765 A disassembler may output ORR, MOVZ and MOVN as a MOV mnemonic, except when
1766 ORR has an immediate that could be generated by a MOVZ or MOVN instruction,
1767 or where a MOVN has an immediate that could be encoded by MOVZ, or where
1768 MOVZ/MOVN #0 have a shift amount other than LSL #0, in which case the
1769 machine-instruction mnemonic must be used. */
1770
1771static int
1772convert_movewide_to_mov (aarch64_inst *inst)
1773{
1774 uint64_t value = inst->operands[1].imm.value;
1775 /* MOVZ/MOVN #0 have a shift amount other than LSL #0. */
1776 if (value == 0 && inst->operands[1].shifter.amount != 0)
1777 return 0;
1778 inst->operands[1].type = AARCH64_OPND_IMM_MOV;
1779 inst->operands[1].shifter.kind = AARCH64_MOD_NONE;
1780 value <<= inst->operands[1].shifter.amount;
1781 /* As an alias convertor, it has to be clear that the INST->OPCODE
1782 is the opcode of the real instruction. */
1783 if (inst->opcode->op == OP_MOVN)
1784 {
1785 int is32 = inst->operands[0].qualifier == AARCH64_OPND_QLF_W;
1786 value = ~value;
1787 /* A MOVN has an immediate that could be encoded by MOVZ. */
1788 if (aarch64_wide_constant_p (value, is32, NULL) == TRUE)
1789 return 0;
1790 }
1791 inst->operands[1].imm.value = value;
1792 inst->operands[1].shifter.amount = 0;
1793 return 1;
1794}
1795
1796/* MOV <Wd>, #<imm>
1797 is equivalent to:
1798 ORR <Wd>, WZR, #<imm>.
1799
1800 A disassembler may output ORR, MOVZ and MOVN as a MOV mnemonic, except when
1801 ORR has an immediate that could be generated by a MOVZ or MOVN instruction,
1802 or where a MOVN has an immediate that could be encoded by MOVZ, or where
1803 MOVZ/MOVN #0 have a shift amount other than LSL #0, in which case the
1804 machine-instruction mnemonic must be used. */
1805
1806static int
1807convert_movebitmask_to_mov (aarch64_inst *inst)
1808{
1809 int is32;
1810 uint64_t value;
1811
1812 /* Should have been assured by the base opcode value. */
1813 assert (inst->operands[1].reg.regno == 0x1f);
1814 copy_operand_info (inst, 1, 2);
1815 is32 = inst->operands[0].qualifier == AARCH64_OPND_QLF_W;
1816 inst->operands[1].type = AARCH64_OPND_IMM_MOV;
1817 value = inst->operands[1].imm.value;
1818 /* ORR has an immediate that could be generated by a MOVZ or MOVN
1819 instruction. */
1820 if (inst->operands[0].reg.regno != 0x1f
1821 && (aarch64_wide_constant_p (value, is32, NULL) == TRUE
1822 || aarch64_wide_constant_p (~value, is32, NULL) == TRUE))
1823 return 0;
1824
1825 inst->operands[2].type = AARCH64_OPND_NIL;
1826 return 1;
1827}
1828
1829/* Some alias opcodes are disassembled by being converted from their real-form.
1830 N.B. INST->OPCODE is the real opcode rather than the alias. */
1831
1832static int
1833convert_to_alias (aarch64_inst *inst, const aarch64_opcode *alias)
1834{
1835 switch (alias->op)
1836 {
1837 case OP_ASR_IMM:
1838 case OP_LSR_IMM:
1839 return convert_bfm_to_sr (inst);
1840 case OP_LSL_IMM:
1841 return convert_ubfm_to_lsl (inst);
1842 case OP_CINC:
1843 case OP_CINV:
1844 case OP_CNEG:
1845 return convert_from_csel (inst);
1846 case OP_CSET:
1847 case OP_CSETM:
1848 return convert_csinc_to_cset (inst);
1849 case OP_UBFX:
1850 case OP_BFXIL:
1851 case OP_SBFX:
1852 return convert_bfm_to_bfx (inst);
1853 case OP_SBFIZ:
1854 case OP_BFI:
1855 case OP_UBFIZ:
1856 return convert_bfm_to_bfi (inst);
d685192a
MW
1857 case OP_BFC:
1858 return convert_bfm_to_bfc (inst);
a06ea964
NC
1859 case OP_MOV_V:
1860 return convert_orr_to_mov (inst);
1861 case OP_MOV_IMM_WIDE:
1862 case OP_MOV_IMM_WIDEN:
1863 return convert_movewide_to_mov (inst);
1864 case OP_MOV_IMM_LOG:
1865 return convert_movebitmask_to_mov (inst);
1866 case OP_ROR_IMM:
1867 return convert_extr_to_ror (inst);
e30181a5
YZ
1868 case OP_SXTL:
1869 case OP_SXTL2:
1870 case OP_UXTL:
1871 case OP_UXTL2:
1872 return convert_shll_to_xtl (inst);
a06ea964
NC
1873 default:
1874 return 0;
1875 }
1876}
1877
1878static int aarch64_opcode_decode (const aarch64_opcode *, const aarch64_insn,
1879 aarch64_inst *, int);
1880
1881/* Given the instruction information in *INST, check if the instruction has
1882 any alias form that can be used to represent *INST. If the answer is yes,
1883 update *INST to be in the form of the determined alias. */
1884
1885/* In the opcode description table, the following flags are used in opcode
1886 entries to help establish the relations between the real and alias opcodes:
1887
1888 F_ALIAS: opcode is an alias
1889 F_HAS_ALIAS: opcode has alias(es)
1890 F_P1
1891 F_P2
1892 F_P3: Disassembly preference priority 1-3 (the larger the
1893 higher). If nothing is specified, it is the priority
1894 0 by default, i.e. the lowest priority.
1895
1896 Although the relation between the machine and the alias instructions are not
1897 explicitly described, it can be easily determined from the base opcode
1898 values, masks and the flags F_ALIAS and F_HAS_ALIAS in their opcode
1899 description entries:
1900
1901 The mask of an alias opcode must be equal to or a super-set (i.e. more
1902 constrained) of that of the aliased opcode; so is the base opcode value.
1903
1904 if (opcode_has_alias (real) && alias_opcode_p (opcode)
1905 && (opcode->mask & real->mask) == real->mask
1906 && (real->mask & opcode->opcode) == (real->mask & real->opcode))
1907 then OPCODE is an alias of, and only of, the REAL instruction
1908
1909 The alias relationship is forced flat-structured to keep related algorithm
1910 simple; an opcode entry cannot be flagged with both F_ALIAS and F_HAS_ALIAS.
1911
1912 During the disassembling, the decoding decision tree (in
1913 opcodes/aarch64-dis-2.c) always returns an machine instruction opcode entry;
1914 if the decoding of such a machine instruction succeeds (and -Mno-aliases is
1915 not specified), the disassembler will check whether there is any alias
1916 instruction exists for this real instruction. If there is, the disassembler
1917 will try to disassemble the 32-bit binary again using the alias's rule, or
1918 try to convert the IR to the form of the alias. In the case of the multiple
1919 aliases, the aliases are tried one by one from the highest priority
1920 (currently the flag F_P3) to the lowest priority (no priority flag), and the
1921 first succeeds first adopted.
1922
1923 You may ask why there is a need for the conversion of IR from one form to
1924 another in handling certain aliases. This is because on one hand it avoids
1925 adding more operand code to handle unusual encoding/decoding; on other
1926 hand, during the disassembling, the conversion is an effective approach to
1927 check the condition of an alias (as an alias may be adopted only if certain
1928 conditions are met).
1929
1930 In order to speed up the alias opcode lookup, aarch64-gen has preprocessed
1931 aarch64_opcode_table and generated aarch64_find_alias_opcode and
1932 aarch64_find_next_alias_opcode (in opcodes/aarch64-dis-2.c) to help. */
1933
1934static void
1935determine_disassembling_preference (struct aarch64_inst *inst)
1936{
1937 const aarch64_opcode *opcode;
1938 const aarch64_opcode *alias;
1939
1940 opcode = inst->opcode;
1941
1942 /* This opcode does not have an alias, so use itself. */
1943 if (opcode_has_alias (opcode) == FALSE)
1944 return;
1945
1946 alias = aarch64_find_alias_opcode (opcode);
1947 assert (alias);
1948
1949#ifdef DEBUG_AARCH64
1950 if (debug_dump)
1951 {
1952 const aarch64_opcode *tmp = alias;
1953 printf ("#### LIST orderd: ");
1954 while (tmp)
1955 {
1956 printf ("%s, ", tmp->name);
1957 tmp = aarch64_find_next_alias_opcode (tmp);
1958 }
1959 printf ("\n");
1960 }
1961#endif /* DEBUG_AARCH64 */
1962
1963 for (; alias; alias = aarch64_find_next_alias_opcode (alias))
1964 {
1965 DEBUG_TRACE ("try %s", alias->name);
35822b38 1966 assert (alias_opcode_p (alias) || opcode_has_alias (opcode));
a06ea964
NC
1967
1968 /* An alias can be a pseudo opcode which will never be used in the
1969 disassembly, e.g. BIC logical immediate is such a pseudo opcode
1970 aliasing AND. */
1971 if (pseudo_opcode_p (alias))
1972 {
1973 DEBUG_TRACE ("skip pseudo %s", alias->name);
1974 continue;
1975 }
1976
1977 if ((inst->value & alias->mask) != alias->opcode)
1978 {
1979 DEBUG_TRACE ("skip %s as base opcode not match", alias->name);
1980 continue;
1981 }
1982 /* No need to do any complicated transformation on operands, if the alias
1983 opcode does not have any operand. */
1984 if (aarch64_num_of_operands (alias) == 0 && alias->opcode == inst->value)
1985 {
1986 DEBUG_TRACE ("succeed with 0-operand opcode %s", alias->name);
1987 aarch64_replace_opcode (inst, alias);
1988 return;
1989 }
1990 if (alias->flags & F_CONV)
1991 {
1992 aarch64_inst copy;
1993 memcpy (&copy, inst, sizeof (aarch64_inst));
1994 /* ALIAS is the preference as long as the instruction can be
1995 successfully converted to the form of ALIAS. */
1996 if (convert_to_alias (&copy, alias) == 1)
1997 {
1998 aarch64_replace_opcode (&copy, alias);
1999 assert (aarch64_match_operands_constraint (&copy, NULL));
2000 DEBUG_TRACE ("succeed with %s via conversion", alias->name);
2001 memcpy (inst, &copy, sizeof (aarch64_inst));
2002 return;
2003 }
2004 }
2005 else
2006 {
2007 /* Directly decode the alias opcode. */
2008 aarch64_inst temp;
2009 memset (&temp, '\0', sizeof (aarch64_inst));
2010 if (aarch64_opcode_decode (alias, inst->value, &temp, 1) == 1)
2011 {
2012 DEBUG_TRACE ("succeed with %s via direct decoding", alias->name);
2013 memcpy (inst, &temp, sizeof (aarch64_inst));
2014 return;
2015 }
2016 }
2017 }
2018}
2019
2020/* Decode the CODE according to OPCODE; fill INST. Return 0 if the decoding
2021 fails, which meanes that CODE is not an instruction of OPCODE; otherwise
2022 return 1.
2023
2024 If OPCODE has alias(es) and NOALIASES_P is 0, an alias opcode may be
2025 determined and used to disassemble CODE; this is done just before the
2026 return. */
2027
2028static int
2029aarch64_opcode_decode (const aarch64_opcode *opcode, const aarch64_insn code,
2030 aarch64_inst *inst, int noaliases_p)
2031{
2032 int i;
2033
2034 DEBUG_TRACE ("enter with %s", opcode->name);
2035
2036 assert (opcode && inst);
2037
2038 /* Check the base opcode. */
2039 if ((code & opcode->mask) != (opcode->opcode & opcode->mask))
2040 {
2041 DEBUG_TRACE ("base opcode match FAIL");
2042 goto decode_fail;
2043 }
2044
2045 /* Clear inst. */
2046 memset (inst, '\0', sizeof (aarch64_inst));
2047
2048 inst->opcode = opcode;
2049 inst->value = code;
2050
2051 /* Assign operand codes and indexes. */
2052 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
2053 {
2054 if (opcode->operands[i] == AARCH64_OPND_NIL)
2055 break;
2056 inst->operands[i].type = opcode->operands[i];
2057 inst->operands[i].idx = i;
2058 }
2059
2060 /* Call the opcode decoder indicated by flags. */
2061 if (opcode_has_special_coder (opcode) && do_special_decoding (inst) == 0)
2062 {
2063 DEBUG_TRACE ("opcode flag-based decoder FAIL");
2064 goto decode_fail;
2065 }
2066
2067 /* Call operand decoders. */
2068 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
2069 {
2070 const aarch64_operand *opnd;
2071 enum aarch64_opnd type;
4bd13cde 2072
a06ea964
NC
2073 type = opcode->operands[i];
2074 if (type == AARCH64_OPND_NIL)
2075 break;
2076 opnd = &aarch64_operands[type];
2077 if (operand_has_extractor (opnd)
2078 && (! aarch64_extract_operand (opnd, &inst->operands[i], code, inst)))
2079 {
2080 DEBUG_TRACE ("operand decoder FAIL at operand %d", i);
2081 goto decode_fail;
2082 }
2083 }
2084
4bd13cde
NC
2085 /* If the opcode has a verifier, then check it now. */
2086 if (opcode->verifier && ! opcode->verifier (opcode, code))
2087 {
2088 DEBUG_TRACE ("operand verifier FAIL");
2089 goto decode_fail;
2090 }
2091
a06ea964
NC
2092 /* Match the qualifiers. */
2093 if (aarch64_match_operands_constraint (inst, NULL) == 1)
2094 {
2095 /* Arriving here, the CODE has been determined as a valid instruction
2096 of OPCODE and *INST has been filled with information of this OPCODE
2097 instruction. Before the return, check if the instruction has any
2098 alias and should be disassembled in the form of its alias instead.
2099 If the answer is yes, *INST will be updated. */
2100 if (!noaliases_p)
2101 determine_disassembling_preference (inst);
2102 DEBUG_TRACE ("SUCCESS");
2103 return 1;
2104 }
2105 else
2106 {
2107 DEBUG_TRACE ("constraint matching FAIL");
2108 }
2109
2110decode_fail:
2111 return 0;
2112}
2113\f
2114/* This does some user-friendly fix-up to *INST. It is currently focus on
2115 the adjustment of qualifiers to help the printed instruction
2116 recognized/understood more easily. */
2117
2118static void
2119user_friendly_fixup (aarch64_inst *inst)
2120{
2121 switch (inst->opcode->iclass)
2122 {
2123 case testbranch:
2124 /* TBNZ Xn|Wn, #uimm6, label
2125 Test and Branch Not Zero: conditionally jumps to label if bit number
2126 uimm6 in register Xn is not zero. The bit number implies the width of
2127 the register, which may be written and should be disassembled as Wn if
2128 uimm is less than 32. Limited to a branch offset range of +/- 32KiB.
2129 */
2130 if (inst->operands[1].imm.value < 32)
2131 inst->operands[0].qualifier = AARCH64_OPND_QLF_W;
2132 break;
2133 default: break;
2134 }
2135}
2136
43cdf5ae
YQ
2137/* Decode INSN and fill in *INST the instruction information. An alias
2138 opcode may be filled in *INSN if NOALIASES_P is FALSE. Return zero on
2139 success. */
a06ea964 2140
36f4aab1 2141int
43cdf5ae
YQ
2142aarch64_decode_insn (aarch64_insn insn, aarch64_inst *inst,
2143 bfd_boolean noaliases_p)
a06ea964
NC
2144{
2145 const aarch64_opcode *opcode = aarch64_opcode_lookup (insn);
2146
2147#ifdef DEBUG_AARCH64
2148 if (debug_dump)
2149 {
2150 const aarch64_opcode *tmp = opcode;
2151 printf ("\n");
2152 DEBUG_TRACE ("opcode lookup:");
2153 while (tmp != NULL)
2154 {
2155 aarch64_verbose (" %s", tmp->name);
2156 tmp = aarch64_find_next_opcode (tmp);
2157 }
2158 }
2159#endif /* DEBUG_AARCH64 */
2160
2161 /* A list of opcodes may have been found, as aarch64_opcode_lookup cannot
2162 distinguish some opcodes, e.g. SSHR and MOVI, which almost share the same
2163 opcode field and value, apart from the difference that one of them has an
2164 extra field as part of the opcode, but such a field is used for operand
2165 encoding in other opcode(s) ('immh' in the case of the example). */
2166 while (opcode != NULL)
2167 {
2168 /* But only one opcode can be decoded successfully for, as the
2169 decoding routine will check the constraint carefully. */
43cdf5ae 2170 if (aarch64_opcode_decode (opcode, insn, inst, noaliases_p) == 1)
a06ea964
NC
2171 return ERR_OK;
2172 opcode = aarch64_find_next_opcode (opcode);
2173 }
2174
2175 return ERR_UND;
2176}
2177
2178/* Print operands. */
2179
2180static void
2181print_operands (bfd_vma pc, const aarch64_opcode *opcode,
2182 const aarch64_opnd_info *opnds, struct disassemble_info *info)
2183{
2184 int i, pcrel_p, num_printed;
2185 for (i = 0, num_printed = 0; i < AARCH64_MAX_OPND_NUM; ++i)
2186 {
0d2f91fe 2187 char str[128];
a06ea964
NC
2188 /* We regard the opcode operand info more, however we also look into
2189 the inst->operands to support the disassembling of the optional
2190 operand.
2191 The two operand code should be the same in all cases, apart from
2192 when the operand can be optional. */
2193 if (opcode->operands[i] == AARCH64_OPND_NIL
2194 || opnds[i].type == AARCH64_OPND_NIL)
2195 break;
2196
2197 /* Generate the operand string in STR. */
0d2f91fe 2198 aarch64_print_operand (str, sizeof (str), pc, opcode, opnds, i, &pcrel_p,
a06ea964
NC
2199 &info->target);
2200
2201 /* Print the delimiter (taking account of omitted operand(s)). */
2202 if (str[0] != '\0')
2203 (*info->fprintf_func) (info->stream, "%s",
2204 num_printed++ == 0 ? "\t" : ", ");
2205
2206 /* Print the operand. */
2207 if (pcrel_p)
2208 (*info->print_address_func) (info->target, info);
2209 else
2210 (*info->fprintf_func) (info->stream, "%s", str);
2211 }
2212}
2213
2214/* Print the instruction mnemonic name. */
2215
2216static void
2217print_mnemonic_name (const aarch64_inst *inst, struct disassemble_info *info)
2218{
2219 if (inst->opcode->flags & F_COND)
2220 {
2221 /* For instructions that are truly conditionally executed, e.g. b.cond,
2222 prepare the full mnemonic name with the corresponding condition
2223 suffix. */
2224 char name[8], *ptr;
2225 size_t len;
2226
2227 ptr = strchr (inst->opcode->name, '.');
2228 assert (ptr && inst->cond);
2229 len = ptr - inst->opcode->name;
2230 assert (len < 8);
2231 strncpy (name, inst->opcode->name, len);
2232 name [len] = '\0';
2233 (*info->fprintf_func) (info->stream, "%s.%s", name, inst->cond->names[0]);
2234 }
2235 else
2236 (*info->fprintf_func) (info->stream, "%s", inst->opcode->name);
2237}
2238
2239/* Print the instruction according to *INST. */
2240
2241static void
2242print_aarch64_insn (bfd_vma pc, const aarch64_inst *inst,
2243 struct disassemble_info *info)
2244{
2245 print_mnemonic_name (inst, info);
2246 print_operands (pc, inst->opcode, inst->operands, info);
2247}
2248
2249/* Entry-point of the instruction disassembler and printer. */
2250
2251static void
2252print_insn_aarch64_word (bfd_vma pc,
2253 uint32_t word,
2254 struct disassemble_info *info)
2255{
2256 static const char *err_msg[6] =
2257 {
2258 [ERR_OK] = "_",
2259 [-ERR_UND] = "undefined",
2260 [-ERR_UNP] = "unpredictable",
2261 [-ERR_NYI] = "NYI"
2262 };
2263
2264 int ret;
2265 aarch64_inst inst;
2266
2267 info->insn_info_valid = 1;
2268 info->branch_delay_insns = 0;
2269 info->data_size = 0;
2270 info->target = 0;
2271 info->target2 = 0;
2272
2273 if (info->flags & INSN_HAS_RELOC)
2274 /* If the instruction has a reloc associated with it, then
2275 the offset field in the instruction will actually be the
2276 addend for the reloc. (If we are using REL type relocs).
2277 In such cases, we can ignore the pc when computing
2278 addresses, since the addend is not currently pc-relative. */
2279 pc = 0;
2280
43cdf5ae 2281 ret = aarch64_decode_insn (word, &inst, no_aliases);
a06ea964
NC
2282
2283 if (((word >> 21) & 0x3ff) == 1)
2284 {
2285 /* RESERVED for ALES. */
2286 assert (ret != ERR_OK);
2287 ret = ERR_NYI;
2288 }
2289
2290 switch (ret)
2291 {
2292 case ERR_UND:
2293 case ERR_UNP:
2294 case ERR_NYI:
2295 /* Handle undefined instructions. */
2296 info->insn_type = dis_noninsn;
2297 (*info->fprintf_func) (info->stream,".inst\t0x%08x ; %s",
2298 word, err_msg[-ret]);
2299 break;
2300 case ERR_OK:
2301 user_friendly_fixup (&inst);
2302 print_aarch64_insn (pc, &inst, info);
2303 break;
2304 default:
2305 abort ();
2306 }
2307}
2308
2309/* Disallow mapping symbols ($x, $d etc) from
2310 being displayed in symbol relative addresses. */
2311
2312bfd_boolean
2313aarch64_symbol_is_valid (asymbol * sym,
2314 struct disassemble_info * info ATTRIBUTE_UNUSED)
2315{
2316 const char * name;
2317
2318 if (sym == NULL)
2319 return FALSE;
2320
2321 name = bfd_asymbol_name (sym);
2322
2323 return name
2324 && (name[0] != '$'
2325 || (name[1] != 'x' && name[1] != 'd')
2326 || (name[2] != '\0' && name[2] != '.'));
2327}
2328
2329/* Print data bytes on INFO->STREAM. */
2330
2331static void
2332print_insn_data (bfd_vma pc ATTRIBUTE_UNUSED,
2333 uint32_t word,
2334 struct disassemble_info *info)
2335{
2336 switch (info->bytes_per_chunk)
2337 {
2338 case 1:
2339 info->fprintf_func (info->stream, ".byte\t0x%02x", word);
2340 break;
2341 case 2:
2342 info->fprintf_func (info->stream, ".short\t0x%04x", word);
2343 break;
2344 case 4:
2345 info->fprintf_func (info->stream, ".word\t0x%08x", word);
2346 break;
2347 default:
2348 abort ();
2349 }
2350}
2351
2352/* Try to infer the code or data type from a symbol.
2353 Returns nonzero if *MAP_TYPE was set. */
2354
2355static int
2356get_sym_code_type (struct disassemble_info *info, int n,
2357 enum map_type *map_type)
2358{
2359 elf_symbol_type *es;
2360 unsigned int type;
2361 const char *name;
2362
2363 es = *(elf_symbol_type **)(info->symtab + n);
2364 type = ELF_ST_TYPE (es->internal_elf_sym.st_info);
2365
2366 /* If the symbol has function type then use that. */
2367 if (type == STT_FUNC)
2368 {
2369 *map_type = MAP_INSN;
2370 return TRUE;
2371 }
2372
2373 /* Check for mapping symbols. */
2374 name = bfd_asymbol_name(info->symtab[n]);
2375 if (name[0] == '$'
2376 && (name[1] == 'x' || name[1] == 'd')
2377 && (name[2] == '\0' || name[2] == '.'))
2378 {
2379 *map_type = (name[1] == 'x' ? MAP_INSN : MAP_DATA);
2380 return TRUE;
2381 }
2382
2383 return FALSE;
2384}
2385
2386/* Entry-point of the AArch64 disassembler. */
2387
2388int
2389print_insn_aarch64 (bfd_vma pc,
2390 struct disassemble_info *info)
2391{
2392 bfd_byte buffer[INSNLEN];
2393 int status;
2394 void (*printer) (bfd_vma, uint32_t, struct disassemble_info *);
2395 bfd_boolean found = FALSE;
2396 unsigned int size = 4;
2397 unsigned long data;
2398
2399 if (info->disassembler_options)
2400 {
2401 set_default_aarch64_dis_options (info);
2402
2403 parse_aarch64_dis_options (info->disassembler_options);
2404
2405 /* To avoid repeated parsing of these options, we remove them here. */
2406 info->disassembler_options = NULL;
2407 }
2408
2409 /* Aarch64 instructions are always little-endian */
2410 info->endian_code = BFD_ENDIAN_LITTLE;
2411
2412 /* First check the full symtab for a mapping symbol, even if there
2413 are no usable non-mapping symbols for this address. */
2414 if (info->symtab_size != 0
2415 && bfd_asymbol_flavour (*info->symtab) == bfd_target_elf_flavour)
2416 {
2417 enum map_type type = MAP_INSN;
2418 int last_sym = -1;
2419 bfd_vma addr;
2420 int n;
2421
2422 if (pc <= last_mapping_addr)
2423 last_mapping_sym = -1;
2424
2425 /* Start scanning at the start of the function, or wherever
2426 we finished last time. */
2427 n = info->symtab_pos + 1;
2428 if (n < last_mapping_sym)
2429 n = last_mapping_sym;
2430
2431 /* Scan up to the location being disassembled. */
2432 for (; n < info->symtab_size; n++)
2433 {
2434 addr = bfd_asymbol_value (info->symtab[n]);
2435 if (addr > pc)
2436 break;
2437 if ((info->section == NULL
2438 || info->section == info->symtab[n]->section)
2439 && get_sym_code_type (info, n, &type))
2440 {
2441 last_sym = n;
2442 found = TRUE;
2443 }
2444 }
2445
2446 if (!found)
2447 {
2448 n = info->symtab_pos;
2449 if (n < last_mapping_sym)
2450 n = last_mapping_sym;
2451
2452 /* No mapping symbol found at this address. Look backwards
2453 for a preceeding one. */
2454 for (; n >= 0; n--)
2455 {
2456 if (get_sym_code_type (info, n, &type))
2457 {
2458 last_sym = n;
2459 found = TRUE;
2460 break;
2461 }
2462 }
2463 }
2464
2465 last_mapping_sym = last_sym;
2466 last_type = type;
2467
2468 /* Look a little bit ahead to see if we should print out
2469 less than four bytes of data. If there's a symbol,
2470 mapping or otherwise, after two bytes then don't
2471 print more. */
2472 if (last_type == MAP_DATA)
2473 {
2474 size = 4 - (pc & 3);
2475 for (n = last_sym + 1; n < info->symtab_size; n++)
2476 {
2477 addr = bfd_asymbol_value (info->symtab[n]);
2478 if (addr > pc)
2479 {
2480 if (addr - pc < size)
2481 size = addr - pc;
2482 break;
2483 }
2484 }
2485 /* If the next symbol is after three bytes, we need to
2486 print only part of the data, so that we can use either
2487 .byte or .short. */
2488 if (size == 3)
2489 size = (pc & 1) ? 1 : 2;
2490 }
2491 }
2492
2493 if (last_type == MAP_DATA)
2494 {
2495 /* size was set above. */
2496 info->bytes_per_chunk = size;
2497 info->display_endian = info->endian;
2498 printer = print_insn_data;
2499 }
2500 else
2501 {
2502 info->bytes_per_chunk = size = INSNLEN;
2503 info->display_endian = info->endian_code;
2504 printer = print_insn_aarch64_word;
2505 }
2506
2507 status = (*info->read_memory_func) (pc, buffer, size, info);
2508 if (status != 0)
2509 {
2510 (*info->memory_error_func) (status, pc, info);
2511 return -1;
2512 }
2513
2514 data = bfd_get_bits (buffer, size * 8,
2515 info->display_endian == BFD_ENDIAN_BIG);
2516
2517 (*printer) (pc, data, info);
2518
2519 return size;
2520}
2521\f
2522void
2523print_aarch64_disassembler_options (FILE *stream)
2524{
2525 fprintf (stream, _("\n\
2526The following AARCH64 specific disassembler options are supported for use\n\
2527with the -M switch (multiple options should be separated by commas):\n"));
2528
2529 fprintf (stream, _("\n\
2530 no-aliases Don't print instruction aliases.\n"));
2531
2532 fprintf (stream, _("\n\
2533 aliases Do print instruction aliases.\n"));
2534
2535#ifdef DEBUG_AARCH64
2536 fprintf (stream, _("\n\
2537 debug_dump Temp switch for debug trace.\n"));
2538#endif /* DEBUG_AARCH64 */
2539
2540 fprintf (stream, _("\n"));
2541}