]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/i386-opc.h
Enable Intel AVX512_VNNI instructions.
[thirdparty/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
2571583a 2 Copyright (C) 2007-2017 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
b49dfb4a 46 /* CLFLUSH Instruction support required */
52a6c1fe 47 CpuClflush,
22109423
L
48 /* NOP Instruction support required */
49 CpuNop,
b49dfb4a 50 /* SYSCALL Instructions support required */
52a6c1fe
L
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
6c30d220
L
94 /* AVX2 support required */
95 CpuAVX2,
43234a1e
L
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
b28d1bda
IT
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
90a915bf
IT
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
1ba585e8
IT
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
52a6c1fe
L
111 /* Intel L1OM support required */
112 CpuL1OM,
7a9068fe
L
113 /* Intel K1OM support required */
114 CpuK1OM,
7b6d09fb
L
115 /* Intel IAMCU support required */
116 CpuIAMCU,
b49dfb4a 117 /* Xsave/xrstor New Instructions support required */
52a6c1fe 118 CpuXsave,
b49dfb4a 119 /* Xsaveopt New Instructions support required */
c7b8aa3a 120 CpuXsaveopt,
52a6c1fe
L
121 /* AES support required */
122 CpuAES,
123 /* PCLMUL support required */
124 CpuPCLMUL,
125 /* FMA support required */
126 CpuFMA,
127 /* FMA4 support required */
128 CpuFMA4,
5dd85c99
SP
129 /* XOP support required */
130 CpuXOP,
f88c9eb0
SP
131 /* LWP support required */
132 CpuLWP,
f12dc422
L
133 /* BMI support required */
134 CpuBMI,
2a2a0f38
QN
135 /* TBM support required */
136 CpuTBM,
b49dfb4a 137 /* MOVBE Instruction support required */
52a6c1fe 138 CpuMovbe,
60aa667e
L
139 /* CMPXCHG16B instruction support required. */
140 CpuCX16,
52a6c1fe
L
141 /* EPT Instructions required */
142 CpuEPT,
b49dfb4a 143 /* RDTSCP Instruction support required */
52a6c1fe 144 CpuRdtscp,
77321f53 145 /* FSGSBASE Instructions required */
c7b8aa3a
L
146 CpuFSGSBase,
147 /* RDRND Instructions required */
148 CpuRdRnd,
149 /* F16C Instructions required */
150 CpuF16C,
6c30d220
L
151 /* Intel BMI2 support required */
152 CpuBMI2,
153 /* LZCNT support required */
154 CpuLZCNT,
42164a71
L
155 /* HLE support required */
156 CpuHLE,
157 /* RTM support required */
158 CpuRTM,
6c30d220
L
159 /* INVPCID Instructions required */
160 CpuINVPCID,
8729a6f6
L
161 /* VMFUNC Instruction required */
162 CpuVMFUNC,
7e8b059b
L
163 /* Intel MPX Instructions required */
164 CpuMPX,
52a6c1fe
L
165 /* 64bit support available, used by -march= in assembler. */
166 CpuLM,
e2e1fcde
L
167 /* RDRSEED instruction required. */
168 CpuRDSEED,
169 /* Multi-presisionn add-carry instructions are required. */
170 CpuADX,
7b458c12 171 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 172 CpuPRFCHW,
5c111e37
L
173 /* SMAP instructions required. */
174 CpuSMAP,
a0046408
L
175 /* SHA instructions required. */
176 CpuSHA,
43234a1e
L
177 /* VREX support required */
178 CpuVREX,
963f3586
IT
179 /* CLFLUSHOPT instruction required */
180 CpuClflushOpt,
181 /* XSAVES/XRSTORS instruction required */
182 CpuXSAVES,
183 /* XSAVEC instruction required */
184 CpuXSAVEC,
dcf893b5
IT
185 /* PREFETCHWT1 instruction required */
186 CpuPREFETCHWT1,
2cf200a4
IT
187 /* SE1 instruction required */
188 CpuSE1,
c5e7287a
IT
189 /* CLWB instruction required */
190 CpuCLWB,
2cc1b5aa
IT
191 /* Intel AVX-512 IFMA Instructions support required. */
192 CpuAVX512IFMA,
14f195c9
IT
193 /* Intel AVX-512 VBMI Instructions support required. */
194 CpuAVX512VBMI,
920d2ddc
IT
195 /* Intel AVX-512 4FMAPS Instructions support required. */
196 CpuAVX512_4FMAPS,
47acf0bd
IT
197 /* Intel AVX-512 4VNNIW Instructions support required. */
198 CpuAVX512_4VNNIW,
620214f7
IT
199 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
200 CpuAVX512_VPOPCNTDQ,
53467f57
IT
201 /* Intel AVX-512 VBMI2 Instructions support required. */
202 CpuAVX512_VBMI2,
8cfcb765
IT
203 /* Intel AVX-512 VNNI Instructions support required. */
204 CpuAVX512_VNNI,
9916071f
AP
205 /* mwaitx instruction required */
206 CpuMWAITX,
43e65147 207 /* Clzero instruction required */
029f3522 208 CpuCLZERO,
8eab4136
L
209 /* OSPKE instruction required */
210 CpuOSPKE,
8bc52696
AF
211 /* RDPID instruction required */
212 CpuRDPID,
6b40c462
L
213 /* PTWRITE instruction required */
214 CpuPTWRITE,
603555e5
L
215 /* CET instruction support required */
216 CpuCET,
48521003
IT
217 /* GFNI instructions required */
218 CpuGFNI,
8dcf1fad
IT
219 /* VAES instructions required */
220 CpuVAES,
ff1982d5
IT
221 /* VPCLMULQDQ instructions required */
222 CpuVPCLMULQDQ,
1848e567
L
223 /* MMX register support required */
224 CpuRegMMX,
225 /* XMM register support required */
226 CpuRegXMM,
227 /* YMM register support required */
228 CpuRegYMM,
229 /* ZMM register support required */
230 CpuRegZMM,
231 /* Mask register support required */
232 CpuRegMask,
52a6c1fe
L
233 /* 64bit support required */
234 Cpu64,
235 /* Not supported in the 64bit mode */
236 CpuNo64,
237 /* The last bitfield in i386_cpu_flags. */
e92bae62 238 CpuMax = CpuNo64
52a6c1fe 239};
40fb9820
L
240
241#define CpuNumOfUints \
242 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
243#define CpuNumOfBits \
244 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
245
246/* If you get a compiler error for zero width of the unused field,
247 comment it out. */
8cfcb765 248#define CpuUnused (CpuMax + 1)
53467f57 249
40fb9820
L
250/* We can check if an instruction is available with array instead
251 of bitfield. */
252typedef union i386_cpu_flags
253{
254 struct
255 {
256 unsigned int cpui186:1;
257 unsigned int cpui286:1;
258 unsigned int cpui386:1;
259 unsigned int cpui486:1;
260 unsigned int cpui586:1;
261 unsigned int cpui686:1;
bd5295b2 262 unsigned int cpuclflush:1;
22109423 263 unsigned int cpunop:1;
bd5295b2 264 unsigned int cpusyscall:1;
309d3373
JB
265 unsigned int cpu8087:1;
266 unsigned int cpu287:1;
267 unsigned int cpu387:1;
268 unsigned int cpu687:1;
269 unsigned int cpufisttp:1;
40fb9820 270 unsigned int cpummx:1;
40fb9820
L
271 unsigned int cpusse:1;
272 unsigned int cpusse2:1;
273 unsigned int cpua3dnow:1;
274 unsigned int cpua3dnowa:1;
275 unsigned int cpusse3:1;
276 unsigned int cpupadlock:1;
277 unsigned int cpusvme:1;
278 unsigned int cpuvmx:1;
47dd174c 279 unsigned int cpusmx:1;
40fb9820
L
280 unsigned int cpussse3:1;
281 unsigned int cpusse4a:1;
282 unsigned int cpuabm:1;
283 unsigned int cpusse4_1:1;
284 unsigned int cpusse4_2:1;
c0f3af97 285 unsigned int cpuavx:1;
6c30d220 286 unsigned int cpuavx2:1;
43234a1e
L
287 unsigned int cpuavx512f:1;
288 unsigned int cpuavx512cd:1;
289 unsigned int cpuavx512er:1;
290 unsigned int cpuavx512pf:1;
b28d1bda 291 unsigned int cpuavx512vl:1;
90a915bf 292 unsigned int cpuavx512dq:1;
1ba585e8 293 unsigned int cpuavx512bw:1;
8a9036a4 294 unsigned int cpul1om:1;
7a9068fe 295 unsigned int cpuk1om:1;
7b6d09fb 296 unsigned int cpuiamcu:1;
475a2301 297 unsigned int cpuxsave:1;
c7b8aa3a 298 unsigned int cpuxsaveopt:1;
c0f3af97 299 unsigned int cpuaes:1;
594ab6a3 300 unsigned int cpupclmul:1;
c0f3af97 301 unsigned int cpufma:1;
922d8de8 302 unsigned int cpufma4:1;
5dd85c99 303 unsigned int cpuxop:1;
f88c9eb0 304 unsigned int cpulwp:1;
f12dc422 305 unsigned int cpubmi:1;
2a2a0f38 306 unsigned int cputbm:1;
f1f8f695 307 unsigned int cpumovbe:1;
60aa667e 308 unsigned int cpucx16:1;
f1f8f695 309 unsigned int cpuept:1;
1b7f3fb0 310 unsigned int cpurdtscp:1;
c7b8aa3a
L
311 unsigned int cpufsgsbase:1;
312 unsigned int cpurdrnd:1;
313 unsigned int cpuf16c:1;
6c30d220
L
314 unsigned int cpubmi2:1;
315 unsigned int cpulzcnt:1;
42164a71
L
316 unsigned int cpuhle:1;
317 unsigned int cpurtm:1;
6c30d220 318 unsigned int cpuinvpcid:1;
8729a6f6 319 unsigned int cpuvmfunc:1;
7e8b059b 320 unsigned int cpumpx:1;
40fb9820 321 unsigned int cpulm:1;
e2e1fcde
L
322 unsigned int cpurdseed:1;
323 unsigned int cpuadx:1;
324 unsigned int cpuprfchw:1;
5c111e37 325 unsigned int cpusmap:1;
a0046408 326 unsigned int cpusha:1;
43234a1e 327 unsigned int cpuvrex:1;
963f3586
IT
328 unsigned int cpuclflushopt:1;
329 unsigned int cpuxsaves:1;
330 unsigned int cpuxsavec:1;
dcf893b5 331 unsigned int cpuprefetchwt1:1;
2cf200a4 332 unsigned int cpuse1:1;
c5e7287a 333 unsigned int cpuclwb:1;
2cc1b5aa 334 unsigned int cpuavx512ifma:1;
14f195c9 335 unsigned int cpuavx512vbmi:1;
920d2ddc 336 unsigned int cpuavx512_4fmaps:1;
47acf0bd 337 unsigned int cpuavx512_4vnniw:1;
620214f7 338 unsigned int cpuavx512_vpopcntdq:1;
53467f57 339 unsigned int cpuavx512_vbmi2:1;
8cfcb765 340 unsigned int cpuavx512_vnni:1;
9916071f 341 unsigned int cpumwaitx:1;
029f3522 342 unsigned int cpuclzero:1;
8eab4136 343 unsigned int cpuospke:1;
8bc52696 344 unsigned int cpurdpid:1;
6b40c462 345 unsigned int cpuptwrite:1;
603555e5 346 unsigned int cpucet:1;
48521003 347 unsigned int cpugfni:1;
8dcf1fad 348 unsigned int cpuvaes:1;
ff1982d5 349 unsigned int cpuvpclmulqdq:1;
1848e567
L
350 unsigned int cpuregmmx:1;
351 unsigned int cpuregxmm:1;
352 unsigned int cpuregymm:1;
353 unsigned int cpuregzmm:1;
354 unsigned int cpuregmask:1;
40fb9820
L
355 unsigned int cpu64:1;
356 unsigned int cpuno64:1;
357#ifdef CpuUnused
358 unsigned int unused:(CpuNumOfBits - CpuUnused);
359#endif
360 } bitfield;
361 unsigned int array[CpuNumOfUints];
362} i386_cpu_flags;
363
364/* Position of opcode_modifier bits. */
365
52a6c1fe
L
366enum
367{
368 /* has direction bit. */
369 D = 0,
370 /* set if operands can be words or dwords encoded the canonical way */
371 W,
86fa6981
L
372 /* load form instruction. Must be placed before store form. */
373 Load,
52a6c1fe
L
374 /* insn has a modrm byte. */
375 Modrm,
376 /* register is in low 3 bits of opcode */
377 ShortForm,
378 /* special case for jump insns. */
379 Jump,
380 /* call and jump */
381 JumpDword,
382 /* loop and jecxz */
383 JumpByte,
384 /* special case for intersegment leaps/calls */
385 JumpInterSegment,
386 /* FP insn memory format bit, sized by 0x4 */
387 FloatMF,
388 /* src/dest swap for floats. */
389 FloatR,
390 /* has float insn direction bit. */
391 FloatD,
392 /* needs size prefix if in 32-bit mode */
393 Size16,
394 /* needs size prefix if in 16-bit mode */
395 Size32,
396 /* needs size prefix if in 64-bit mode */
397 Size64,
56ffb741
L
398 /* check register size. */
399 CheckRegSize,
52a6c1fe
L
400 /* instruction ignores operand size prefix and in Intel mode ignores
401 mnemonic size suffix check. */
402 IgnoreSize,
403 /* default insn size depends on mode */
404 DefaultSize,
405 /* b suffix on instruction illegal */
406 No_bSuf,
407 /* w suffix on instruction illegal */
408 No_wSuf,
409 /* l suffix on instruction illegal */
410 No_lSuf,
411 /* s suffix on instruction illegal */
412 No_sSuf,
413 /* q suffix on instruction illegal */
414 No_qSuf,
415 /* long double suffix on instruction illegal */
416 No_ldSuf,
417 /* instruction needs FWAIT */
418 FWait,
419 /* quick test for string instructions */
420 IsString,
7e8b059b
L
421 /* quick test if branch instruction is MPX supported */
422 BNDPrefixOk,
04ef582a
L
423 /* quick test if NOTRACK prefix is supported */
424 NoTrackPrefixOk,
c32fa91d
L
425 /* quick test for lockable instructions */
426 IsLockable,
52a6c1fe
L
427 /* fake an extra reg operand for clr, imul and special register
428 processing for some instructions. */
429 RegKludge,
430 /* The first operand must be xmm0 */
431 FirstXmm0,
432 /* An implicit xmm0 as the first operand */
433 Implicit1stXmm0,
42164a71
L
434 /* The HLE prefix is OK:
435 1. With a LOCK prefix.
436 2. With or without a LOCK prefix.
437 3. With a RELEASE (0xf3) prefix.
438 */
82c2def5
L
439#define HLEPrefixNone 0
440#define HLEPrefixLock 1
441#define HLEPrefixAny 2
442#define HLEPrefixRelease 3
42164a71 443 HLEPrefixOk,
29c048b6
RM
444 /* An instruction on which a "rep" prefix is acceptable. */
445 RepPrefixOk,
52a6c1fe
L
446 /* Convert to DWORD */
447 ToDword,
448 /* Convert to QWORD */
449 ToQword,
450 /* Address prefix changes operand 0 */
451 AddrPrefixOp0,
452 /* opcode is a prefix */
453 IsPrefix,
454 /* instruction has extension in 8 bit imm */
455 ImmExt,
456 /* instruction don't need Rex64 prefix. */
457 NoRex64,
458 /* instruction require Rex64 prefix. */
459 Rex64,
460 /* deprecated fp insn, gets a warning */
461 Ugh,
462 /* insn has VEX prefix:
2bf05e57
L
463 1: 128bit VEX prefix.
464 2: 256bit VEX prefix.
712366da 465 3: Scalar VEX prefix.
52a6c1fe 466 */
712366da
L
467#define VEX128 1
468#define VEX256 2
469#define VEXScalar 3
52a6c1fe 470 Vex,
2426c15f
L
471 /* How to encode VEX.vvvv:
472 0: VEX.vvvv must be 1111b.
a2a7d12c 473 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 474 the content of source registers will be preserved.
29c048b6 475 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
476 where the content of first source register will be overwritten
477 by the result.
6c30d220
L
478 VEX.NDD2. The second destination register operand is encoded in
479 VEX.vvvv for instructions with 2 destination register operands.
480 For assembler, there are no difference between VEX.NDS, VEX.DDS
481 and VEX.NDD2.
482 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
483 instructions with 1 destination register operand.
2426c15f
L
484 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
485 of the operands can access a memory location.
486 */
487#define VEXXDS 1
488#define VEXNDD 2
489#define VEXLWP 3
490 VexVVVV,
1ef99a7b
L
491 /* How the VEX.W bit is used:
492 0: Set by the REX.W bit.
493 1: VEX.W0. Should always be 0.
494 2: VEX.W1. Should always be 1.
495 */
496#define VEXW0 1
497#define VEXW1 2
498 VexW,
7f399153
L
499 /* VEX opcode prefix:
500 0: VEX 0x0F opcode prefix.
501 1: VEX 0x0F38 opcode prefix.
502 2: VEX 0x0F3A opcode prefix
503 3: XOP 0x08 opcode prefix.
504 4: XOP 0x09 opcode prefix
505 5: XOP 0x0A opcode prefix.
506 */
507#define VEX0F 0
508#define VEX0F38 1
509#define VEX0F3A 2
510#define XOP08 3
511#define XOP09 4
512#define XOP0A 5
513 VexOpcode,
8cd7925b 514 /* number of VEX source operands:
8c43a48b
L
515 0: <= 2 source operands.
516 1: 2 XOP source operands.
8cd7925b
L
517 2: 3 source operands.
518 */
8c43a48b 519#define XOP2SOURCES 1
8cd7925b
L
520#define VEX3SOURCES 2
521 VexSources,
52a6c1fe
L
522 /* instruction has VEX 8 bit imm */
523 VexImmExt,
6c30d220
L
524 /* Instruction with vector SIB byte:
525 1: 128bit vector register.
526 2: 256bit vector register.
43234a1e 527 3: 512bit vector register.
6c30d220
L
528 */
529#define VecSIB128 1
530#define VecSIB256 2
43234a1e 531#define VecSIB512 3
6c30d220 532 VecSIB,
52a6c1fe
L
533 /* SSE to AVX support required */
534 SSE2AVX,
535 /* No AVX equivalent */
536 NoAVX,
43234a1e
L
537
538 /* insn has EVEX prefix:
539 1: 512bit EVEX prefix.
540 2: 128bit EVEX prefix.
541 3: 256bit EVEX prefix.
542 4: Length-ignored (LIG) EVEX prefix.
543 */
544#define EVEX512 1
545#define EVEX128 2
546#define EVEX256 3
547#define EVEXLIG 4
548 EVex,
549
550 /* AVX512 masking support:
551 1: Zeroing-masking.
552 2: Merging-masking.
553 3: Both zeroing and merging masking.
554 */
555#define ZEROING_MASKING 1
556#define MERGING_MASKING 2
557#define BOTH_MASKING 3
558 Masking,
559
560 /* Input element size of vector insn:
561 0: 32bit.
562 1: 64bit.
563 */
564 VecESize,
565
566 /* Broadcast factor.
567 0: No broadcast.
568 1: 1to16 broadcast.
569 2: 1to8 broadcast.
570 */
571#define NO_BROADCAST 0
572#define BROADCAST_1TO16 1
573#define BROADCAST_1TO8 2
b28d1bda
IT
574#define BROADCAST_1TO4 3
575#define BROADCAST_1TO2 4
43234a1e
L
576 Broadcast,
577
578 /* Static rounding control is supported. */
579 StaticRounding,
580
581 /* Supress All Exceptions is supported. */
582 SAE,
583
584 /* Copressed Disp8*N attribute. */
585 Disp8MemShift,
586
587 /* Default mask isn't allowed. */
588 NoDefMask,
589
920d2ddc
IT
590 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
591 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
592 */
593 ImplicitQuadGroup,
594
52a6c1fe
L
595 /* Compatible with old (<= 2.8.1) versions of gcc */
596 OldGcc,
597 /* AT&T mnemonic. */
598 ATTMnemonic,
599 /* AT&T syntax. */
600 ATTSyntax,
601 /* Intel syntax. */
602 IntelSyntax,
e92bae62
L
603 /* AMD64. */
604 AMD64,
605 /* Intel64. */
606 Intel64,
52a6c1fe
L
607 /* The last bitfield in i386_opcode_modifier. */
608 Opcode_Modifier_Max
609};
40fb9820
L
610
611typedef struct i386_opcode_modifier
612{
613 unsigned int d:1;
614 unsigned int w:1;
86fa6981 615 unsigned int load:1;
40fb9820
L
616 unsigned int modrm:1;
617 unsigned int shortform:1;
618 unsigned int jump:1;
619 unsigned int jumpdword:1;
620 unsigned int jumpbyte:1;
621 unsigned int jumpintersegment:1;
622 unsigned int floatmf:1;
623 unsigned int floatr:1;
624 unsigned int floatd:1;
625 unsigned int size16:1;
626 unsigned int size32:1;
627 unsigned int size64:1;
56ffb741 628 unsigned int checkregsize:1;
40fb9820
L
629 unsigned int ignoresize:1;
630 unsigned int defaultsize:1;
631 unsigned int no_bsuf:1;
632 unsigned int no_wsuf:1;
633 unsigned int no_lsuf:1;
634 unsigned int no_ssuf:1;
635 unsigned int no_qsuf:1;
7ce189b3 636 unsigned int no_ldsuf:1;
40fb9820
L
637 unsigned int fwait:1;
638 unsigned int isstring:1;
7e8b059b 639 unsigned int bndprefixok:1;
04ef582a 640 unsigned int notrackprefixok:1;
c32fa91d 641 unsigned int islockable:1;
40fb9820 642 unsigned int regkludge:1;
e2ec9d29 643 unsigned int firstxmm0:1;
c0f3af97 644 unsigned int implicit1stxmm0:1;
42164a71 645 unsigned int hleprefixok:2;
29c048b6 646 unsigned int repprefixok:1;
ca61edf2
L
647 unsigned int todword:1;
648 unsigned int toqword:1;
649 unsigned int addrprefixop0:1;
40fb9820
L
650 unsigned int isprefix:1;
651 unsigned int immext:1;
652 unsigned int norex64:1;
653 unsigned int rex64:1;
654 unsigned int ugh:1;
2bf05e57 655 unsigned int vex:2;
2426c15f 656 unsigned int vexvvvv:2;
1ef99a7b 657 unsigned int vexw:2;
7f399153 658 unsigned int vexopcode:3;
8cd7925b 659 unsigned int vexsources:2;
c0f3af97 660 unsigned int veximmext:1;
6c30d220 661 unsigned int vecsib:2;
c0f3af97 662 unsigned int sse2avx:1;
81f8a913 663 unsigned int noavx:1;
43234a1e
L
664 unsigned int evex:3;
665 unsigned int masking:2;
666 unsigned int vecesize:1;
667 unsigned int broadcast:3;
668 unsigned int staticrounding:1;
669 unsigned int sae:1;
670 unsigned int disp8memshift:3;
671 unsigned int nodefmask:1;
920d2ddc 672 unsigned int implicitquadgroup:1;
1efbbeb4
L
673 unsigned int oldgcc:1;
674 unsigned int attmnemonic:1;
e1d4d893 675 unsigned int attsyntax:1;
5c07affc 676 unsigned int intelsyntax:1;
e92bae62
L
677 unsigned int amd64:1;
678 unsigned int intel64:1;
40fb9820
L
679} i386_opcode_modifier;
680
681/* Position of operand_type bits. */
682
52a6c1fe
L
683enum
684{
685 /* 8bit register */
686 Reg8 = 0,
687 /* 16bit register */
688 Reg16,
689 /* 32bit register */
690 Reg32,
691 /* 64bit register */
692 Reg64,
693 /* Floating pointer stack register */
694 FloatReg,
695 /* MMX register */
696 RegMMX,
697 /* SSE register */
698 RegXMM,
699 /* AVX registers */
700 RegYMM,
43234a1e
L
701 /* AVX512 registers */
702 RegZMM,
703 /* Vector Mask registers */
704 RegMask,
52a6c1fe
L
705 /* Control register */
706 Control,
707 /* Debug register */
708 Debug,
709 /* Test register */
710 Test,
711 /* 2 bit segment register */
712 SReg2,
713 /* 3 bit segment register */
714 SReg3,
715 /* 1 bit immediate */
716 Imm1,
717 /* 8 bit immediate */
718 Imm8,
719 /* 8 bit immediate sign extended */
720 Imm8S,
721 /* 16 bit immediate */
722 Imm16,
723 /* 32 bit immediate */
724 Imm32,
725 /* 32 bit immediate sign extended */
726 Imm32S,
727 /* 64 bit immediate */
728 Imm64,
729 /* 8bit/16bit/32bit displacements are used in different ways,
730 depending on the instruction. For jumps, they specify the
731 size of the PC relative displacement, for instructions with
732 memory operand, they specify the size of the offset relative
733 to the base register, and for instructions with memory offset
734 such as `mov 1234,%al' they specify the size of the offset
735 relative to the segment base. */
736 /* 8 bit displacement */
737 Disp8,
738 /* 16 bit displacement */
739 Disp16,
740 /* 32 bit displacement */
741 Disp32,
742 /* 32 bit signed displacement */
743 Disp32S,
744 /* 64 bit displacement */
745 Disp64,
746 /* Accumulator %al/%ax/%eax/%rax */
747 Acc,
748 /* Floating pointer top stack register %st(0) */
749 FloatAcc,
750 /* Register which can be used for base or index in memory operand. */
751 BaseIndex,
752 /* Register to hold in/out port addr = dx */
753 InOutPortReg,
754 /* Register to hold shift count = cl */
755 ShiftCount,
756 /* Absolute address for jump. */
757 JumpAbsolute,
758 /* String insn operand with fixed es segment */
759 EsSeg,
760 /* RegMem is for instructions with a modrm byte where the register
761 destination operand should be encoded in the mod and regmem fields.
762 Normally, it will be encoded in the reg field. We add a RegMem
763 flag to the destination register operand to indicate that it should
764 be encoded in the regmem field. */
765 RegMem,
766 /* Memory. */
767 Mem,
768 /* BYTE memory. */
769 Byte,
770 /* WORD memory. 2 byte */
771 Word,
772 /* DWORD memory. 4 byte */
773 Dword,
774 /* FWORD memory. 6 byte */
775 Fword,
776 /* QWORD memory. 8 byte */
777 Qword,
778 /* TBYTE memory. 10 byte */
779 Tbyte,
780 /* XMMWORD memory. */
781 Xmmword,
782 /* YMMWORD memory. */
783 Ymmword,
43234a1e
L
784 /* ZMMWORD memory. */
785 Zmmword,
52a6c1fe
L
786 /* Unspecified memory size. */
787 Unspecified,
788 /* Any memory size. */
789 Anysize,
40fb9820 790
a683cc34
SP
791 /* Vector 4 bit immediate. */
792 Vec_Imm4,
793
7e8b059b
L
794 /* Bound register. */
795 RegBND,
796
43234a1e
L
797 /* Vector 8bit displacement */
798 Vec_Disp8,
799
52a6c1fe
L
800 /* The last bitfield in i386_operand_type. */
801 OTMax
802};
40fb9820
L
803
804#define OTNumOfUints \
805 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
806#define OTNumOfBits \
807 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
808
809/* If you get a compiler error for zero width of the unused field,
810 comment it out. */
8c6c9809 811#define OTUnused (OTMax + 1)
40fb9820
L
812
813typedef union i386_operand_type
814{
815 struct
816 {
817 unsigned int reg8:1;
818 unsigned int reg16:1;
819 unsigned int reg32:1;
820 unsigned int reg64:1;
7d5e4556
L
821 unsigned int floatreg:1;
822 unsigned int regmmx:1;
823 unsigned int regxmm:1;
c0f3af97 824 unsigned int regymm:1;
43234a1e
L
825 unsigned int regzmm:1;
826 unsigned int regmask:1;
7d5e4556
L
827 unsigned int control:1;
828 unsigned int debug:1;
829 unsigned int test:1;
830 unsigned int sreg2:1;
831 unsigned int sreg3:1;
832 unsigned int imm1:1;
40fb9820
L
833 unsigned int imm8:1;
834 unsigned int imm8s:1;
835 unsigned int imm16:1;
836 unsigned int imm32:1;
837 unsigned int imm32s:1;
838 unsigned int imm64:1;
40fb9820
L
839 unsigned int disp8:1;
840 unsigned int disp16:1;
841 unsigned int disp32:1;
842 unsigned int disp32s:1;
843 unsigned int disp64:1;
7d5e4556
L
844 unsigned int acc:1;
845 unsigned int floatacc:1;
846 unsigned int baseindex:1;
40fb9820
L
847 unsigned int inoutportreg:1;
848 unsigned int shiftcount:1;
40fb9820 849 unsigned int jumpabsolute:1;
40fb9820
L
850 unsigned int esseg:1;
851 unsigned int regmem:1;
5c07affc 852 unsigned int mem:1;
7d5e4556
L
853 unsigned int byte:1;
854 unsigned int word:1;
855 unsigned int dword:1;
856 unsigned int fword:1;
857 unsigned int qword:1;
858 unsigned int tbyte:1;
859 unsigned int xmmword:1;
c0f3af97 860 unsigned int ymmword:1;
43234a1e 861 unsigned int zmmword:1;
7d5e4556
L
862 unsigned int unspecified:1;
863 unsigned int anysize:1;
a683cc34 864 unsigned int vec_imm4:1;
7e8b059b 865 unsigned int regbnd:1;
43234a1e 866 unsigned int vec_disp8:1;
40fb9820
L
867#ifdef OTUnused
868 unsigned int unused:(OTNumOfBits - OTUnused);
869#endif
870 } bitfield;
871 unsigned int array[OTNumOfUints];
872} i386_operand_type;
0b1cf022 873
d3ce72d0 874typedef struct insn_template
0b1cf022
L
875{
876 /* instruction name sans width suffix ("mov" for movl insns) */
877 char *name;
878
879 /* how many operands */
880 unsigned int operands;
881
882 /* base_opcode is the fundamental opcode byte without optional
883 prefix(es). */
884 unsigned int base_opcode;
885#define Opcode_D 0x2 /* Direction bit:
886 set if Reg --> Regmem;
887 unset if Regmem --> Reg. */
888#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
889#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
890
891 /* extension_opcode is the 3 bit extension for group <n> insns.
892 This field is also used to store the 8-bit opcode suffix for the
893 AMD 3DNow! instructions.
29c048b6 894 If this template has no extension opcode (the usual case) use None
c1e679ec 895 Instructions */
0b1cf022
L
896 unsigned int extension_opcode;
897#define None 0xffff /* If no extension_opcode is possible. */
898
4dffcebc
L
899 /* Opcode length. */
900 unsigned char opcode_length;
901
0b1cf022 902 /* cpu feature flags */
40fb9820 903 i386_cpu_flags cpu_flags;
0b1cf022
L
904
905 /* the bits in opcode_modifier are used to generate the final opcode from
906 the base_opcode. These bits also are used to detect alternate forms of
907 the same instruction */
40fb9820 908 i386_opcode_modifier opcode_modifier;
0b1cf022
L
909
910 /* operand_types[i] describes the type of operand i. This is made
911 by OR'ing together all of the possible type masks. (e.g.
912 'operand_types[i] = Reg|Imm' specifies that operand i can be
913 either a register or an immediate operand. */
40fb9820 914 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 915}
d3ce72d0 916insn_template;
0b1cf022 917
d3ce72d0 918extern const insn_template i386_optab[];
0b1cf022
L
919
920/* these are for register name --> number & type hash lookup */
921typedef struct
922{
923 char *reg_name;
40fb9820 924 i386_operand_type reg_type;
a60de03c 925 unsigned char reg_flags;
0b1cf022
L
926#define RegRex 0x1 /* Extended register. */
927#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 928#define RegVRex 0x4 /* Extended vector register. */
a60de03c
JB
929 unsigned char reg_num;
930#define RegRip ((unsigned char ) ~0)
9a04903e 931#define RegEip (RegRip - 1)
db51cc60 932/* EIZ and RIZ are fake index registers. */
9a04903e 933#define RegEiz (RegEip - 1)
db51cc60 934#define RegRiz (RegEiz - 1)
b7240065
JB
935/* FLAT is a fake segment register (Intel mode). */
936#define RegFlat ((unsigned char) ~0)
a60de03c
JB
937 signed char dw2_regnum[2];
938#define Dw2Inval (-1)
0b1cf022
L
939}
940reg_entry;
941
942/* Entries in i386_regtab. */
943#define REGNAM_AL 1
944#define REGNAM_AX 25
945#define REGNAM_EAX 41
946
947extern const reg_entry i386_regtab[];
c3fe08fa 948extern const unsigned int i386_regtab_size;
0b1cf022
L
949
950typedef struct
951{
952 char *seg_name;
953 unsigned int seg_prefix;
954}
955seg_entry;
956
957extern const seg_entry cs;
958extern const seg_entry ds;
959extern const seg_entry ss;
960extern const seg_entry es;
961extern const seg_entry fs;
962extern const seg_entry gs;