]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/i386-opc.h
Enable Intel VPCLMULQDQ instruction.
[thirdparty/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
2571583a 2 Copyright (C) 2007-2017 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
b49dfb4a 46 /* CLFLUSH Instruction support required */
52a6c1fe 47 CpuClflush,
22109423
L
48 /* NOP Instruction support required */
49 CpuNop,
b49dfb4a 50 /* SYSCALL Instructions support required */
52a6c1fe
L
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
6c30d220
L
94 /* AVX2 support required */
95 CpuAVX2,
43234a1e
L
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
b28d1bda
IT
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
90a915bf
IT
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
1ba585e8
IT
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
52a6c1fe
L
111 /* Intel L1OM support required */
112 CpuL1OM,
7a9068fe
L
113 /* Intel K1OM support required */
114 CpuK1OM,
7b6d09fb
L
115 /* Intel IAMCU support required */
116 CpuIAMCU,
b49dfb4a 117 /* Xsave/xrstor New Instructions support required */
52a6c1fe 118 CpuXsave,
b49dfb4a 119 /* Xsaveopt New Instructions support required */
c7b8aa3a 120 CpuXsaveopt,
52a6c1fe
L
121 /* AES support required */
122 CpuAES,
123 /* PCLMUL support required */
124 CpuPCLMUL,
125 /* FMA support required */
126 CpuFMA,
127 /* FMA4 support required */
128 CpuFMA4,
5dd85c99
SP
129 /* XOP support required */
130 CpuXOP,
f88c9eb0
SP
131 /* LWP support required */
132 CpuLWP,
f12dc422
L
133 /* BMI support required */
134 CpuBMI,
2a2a0f38
QN
135 /* TBM support required */
136 CpuTBM,
b49dfb4a 137 /* MOVBE Instruction support required */
52a6c1fe 138 CpuMovbe,
60aa667e
L
139 /* CMPXCHG16B instruction support required. */
140 CpuCX16,
52a6c1fe
L
141 /* EPT Instructions required */
142 CpuEPT,
b49dfb4a 143 /* RDTSCP Instruction support required */
52a6c1fe 144 CpuRdtscp,
77321f53 145 /* FSGSBASE Instructions required */
c7b8aa3a
L
146 CpuFSGSBase,
147 /* RDRND Instructions required */
148 CpuRdRnd,
149 /* F16C Instructions required */
150 CpuF16C,
6c30d220
L
151 /* Intel BMI2 support required */
152 CpuBMI2,
153 /* LZCNT support required */
154 CpuLZCNT,
42164a71
L
155 /* HLE support required */
156 CpuHLE,
157 /* RTM support required */
158 CpuRTM,
6c30d220
L
159 /* INVPCID Instructions required */
160 CpuINVPCID,
8729a6f6
L
161 /* VMFUNC Instruction required */
162 CpuVMFUNC,
7e8b059b
L
163 /* Intel MPX Instructions required */
164 CpuMPX,
52a6c1fe
L
165 /* 64bit support available, used by -march= in assembler. */
166 CpuLM,
e2e1fcde
L
167 /* RDRSEED instruction required. */
168 CpuRDSEED,
169 /* Multi-presisionn add-carry instructions are required. */
170 CpuADX,
7b458c12 171 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 172 CpuPRFCHW,
5c111e37
L
173 /* SMAP instructions required. */
174 CpuSMAP,
a0046408
L
175 /* SHA instructions required. */
176 CpuSHA,
43234a1e
L
177 /* VREX support required */
178 CpuVREX,
963f3586
IT
179 /* CLFLUSHOPT instruction required */
180 CpuClflushOpt,
181 /* XSAVES/XRSTORS instruction required */
182 CpuXSAVES,
183 /* XSAVEC instruction required */
184 CpuXSAVEC,
dcf893b5
IT
185 /* PREFETCHWT1 instruction required */
186 CpuPREFETCHWT1,
2cf200a4
IT
187 /* SE1 instruction required */
188 CpuSE1,
c5e7287a
IT
189 /* CLWB instruction required */
190 CpuCLWB,
2cc1b5aa
IT
191 /* Intel AVX-512 IFMA Instructions support required. */
192 CpuAVX512IFMA,
14f195c9
IT
193 /* Intel AVX-512 VBMI Instructions support required. */
194 CpuAVX512VBMI,
920d2ddc
IT
195 /* Intel AVX-512 4FMAPS Instructions support required. */
196 CpuAVX512_4FMAPS,
47acf0bd
IT
197 /* Intel AVX-512 4VNNIW Instructions support required. */
198 CpuAVX512_4VNNIW,
620214f7
IT
199 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
200 CpuAVX512_VPOPCNTDQ,
53467f57
IT
201 /* Intel AVX-512 VBMI2 Instructions support required. */
202 CpuAVX512_VBMI2,
9916071f
AP
203 /* mwaitx instruction required */
204 CpuMWAITX,
43e65147 205 /* Clzero instruction required */
029f3522 206 CpuCLZERO,
8eab4136
L
207 /* OSPKE instruction required */
208 CpuOSPKE,
8bc52696
AF
209 /* RDPID instruction required */
210 CpuRDPID,
6b40c462
L
211 /* PTWRITE instruction required */
212 CpuPTWRITE,
603555e5
L
213 /* CET instruction support required */
214 CpuCET,
48521003
IT
215 /* GFNI instructions required */
216 CpuGFNI,
8dcf1fad
IT
217 /* VAES instructions required */
218 CpuVAES,
ff1982d5
IT
219 /* VPCLMULQDQ instructions required */
220 CpuVPCLMULQDQ,
1848e567
L
221 /* MMX register support required */
222 CpuRegMMX,
223 /* XMM register support required */
224 CpuRegXMM,
225 /* YMM register support required */
226 CpuRegYMM,
227 /* ZMM register support required */
228 CpuRegZMM,
229 /* Mask register support required */
230 CpuRegMask,
52a6c1fe
L
231 /* 64bit support required */
232 Cpu64,
233 /* Not supported in the 64bit mode */
234 CpuNo64,
235 /* The last bitfield in i386_cpu_flags. */
e92bae62 236 CpuMax = CpuNo64
52a6c1fe 237};
40fb9820
L
238
239#define CpuNumOfUints \
240 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
241#define CpuNumOfBits \
242 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
243
244/* If you get a compiler error for zero width of the unused field,
245 comment it out. */
ff1982d5 246 #define CpuUnused (CpuMax + 1)
53467f57 247
40fb9820
L
248/* We can check if an instruction is available with array instead
249 of bitfield. */
250typedef union i386_cpu_flags
251{
252 struct
253 {
254 unsigned int cpui186:1;
255 unsigned int cpui286:1;
256 unsigned int cpui386:1;
257 unsigned int cpui486:1;
258 unsigned int cpui586:1;
259 unsigned int cpui686:1;
bd5295b2 260 unsigned int cpuclflush:1;
22109423 261 unsigned int cpunop:1;
bd5295b2 262 unsigned int cpusyscall:1;
309d3373
JB
263 unsigned int cpu8087:1;
264 unsigned int cpu287:1;
265 unsigned int cpu387:1;
266 unsigned int cpu687:1;
267 unsigned int cpufisttp:1;
40fb9820 268 unsigned int cpummx:1;
40fb9820
L
269 unsigned int cpusse:1;
270 unsigned int cpusse2:1;
271 unsigned int cpua3dnow:1;
272 unsigned int cpua3dnowa:1;
273 unsigned int cpusse3:1;
274 unsigned int cpupadlock:1;
275 unsigned int cpusvme:1;
276 unsigned int cpuvmx:1;
47dd174c 277 unsigned int cpusmx:1;
40fb9820
L
278 unsigned int cpussse3:1;
279 unsigned int cpusse4a:1;
280 unsigned int cpuabm:1;
281 unsigned int cpusse4_1:1;
282 unsigned int cpusse4_2:1;
c0f3af97 283 unsigned int cpuavx:1;
6c30d220 284 unsigned int cpuavx2:1;
43234a1e
L
285 unsigned int cpuavx512f:1;
286 unsigned int cpuavx512cd:1;
287 unsigned int cpuavx512er:1;
288 unsigned int cpuavx512pf:1;
b28d1bda 289 unsigned int cpuavx512vl:1;
90a915bf 290 unsigned int cpuavx512dq:1;
1ba585e8 291 unsigned int cpuavx512bw:1;
8a9036a4 292 unsigned int cpul1om:1;
7a9068fe 293 unsigned int cpuk1om:1;
7b6d09fb 294 unsigned int cpuiamcu:1;
475a2301 295 unsigned int cpuxsave:1;
c7b8aa3a 296 unsigned int cpuxsaveopt:1;
c0f3af97 297 unsigned int cpuaes:1;
594ab6a3 298 unsigned int cpupclmul:1;
c0f3af97 299 unsigned int cpufma:1;
922d8de8 300 unsigned int cpufma4:1;
5dd85c99 301 unsigned int cpuxop:1;
f88c9eb0 302 unsigned int cpulwp:1;
f12dc422 303 unsigned int cpubmi:1;
2a2a0f38 304 unsigned int cputbm:1;
f1f8f695 305 unsigned int cpumovbe:1;
60aa667e 306 unsigned int cpucx16:1;
f1f8f695 307 unsigned int cpuept:1;
1b7f3fb0 308 unsigned int cpurdtscp:1;
c7b8aa3a
L
309 unsigned int cpufsgsbase:1;
310 unsigned int cpurdrnd:1;
311 unsigned int cpuf16c:1;
6c30d220
L
312 unsigned int cpubmi2:1;
313 unsigned int cpulzcnt:1;
42164a71
L
314 unsigned int cpuhle:1;
315 unsigned int cpurtm:1;
6c30d220 316 unsigned int cpuinvpcid:1;
8729a6f6 317 unsigned int cpuvmfunc:1;
7e8b059b 318 unsigned int cpumpx:1;
40fb9820 319 unsigned int cpulm:1;
e2e1fcde
L
320 unsigned int cpurdseed:1;
321 unsigned int cpuadx:1;
322 unsigned int cpuprfchw:1;
5c111e37 323 unsigned int cpusmap:1;
a0046408 324 unsigned int cpusha:1;
43234a1e 325 unsigned int cpuvrex:1;
963f3586
IT
326 unsigned int cpuclflushopt:1;
327 unsigned int cpuxsaves:1;
328 unsigned int cpuxsavec:1;
dcf893b5 329 unsigned int cpuprefetchwt1:1;
2cf200a4 330 unsigned int cpuse1:1;
c5e7287a 331 unsigned int cpuclwb:1;
2cc1b5aa 332 unsigned int cpuavx512ifma:1;
14f195c9 333 unsigned int cpuavx512vbmi:1;
920d2ddc 334 unsigned int cpuavx512_4fmaps:1;
47acf0bd 335 unsigned int cpuavx512_4vnniw:1;
620214f7 336 unsigned int cpuavx512_vpopcntdq:1;
53467f57 337 unsigned int cpuavx512_vbmi2:1;
9916071f 338 unsigned int cpumwaitx:1;
029f3522 339 unsigned int cpuclzero:1;
8eab4136 340 unsigned int cpuospke:1;
8bc52696 341 unsigned int cpurdpid:1;
6b40c462 342 unsigned int cpuptwrite:1;
603555e5 343 unsigned int cpucet:1;
48521003 344 unsigned int cpugfni:1;
8dcf1fad 345 unsigned int cpuvaes:1;
ff1982d5 346 unsigned int cpuvpclmulqdq:1;
1848e567
L
347 unsigned int cpuregmmx:1;
348 unsigned int cpuregxmm:1;
349 unsigned int cpuregymm:1;
350 unsigned int cpuregzmm:1;
351 unsigned int cpuregmask:1;
40fb9820
L
352 unsigned int cpu64:1;
353 unsigned int cpuno64:1;
354#ifdef CpuUnused
355 unsigned int unused:(CpuNumOfBits - CpuUnused);
356#endif
357 } bitfield;
358 unsigned int array[CpuNumOfUints];
359} i386_cpu_flags;
360
361/* Position of opcode_modifier bits. */
362
52a6c1fe
L
363enum
364{
365 /* has direction bit. */
366 D = 0,
367 /* set if operands can be words or dwords encoded the canonical way */
368 W,
86fa6981
L
369 /* load form instruction. Must be placed before store form. */
370 Load,
52a6c1fe
L
371 /* insn has a modrm byte. */
372 Modrm,
373 /* register is in low 3 bits of opcode */
374 ShortForm,
375 /* special case for jump insns. */
376 Jump,
377 /* call and jump */
378 JumpDword,
379 /* loop and jecxz */
380 JumpByte,
381 /* special case for intersegment leaps/calls */
382 JumpInterSegment,
383 /* FP insn memory format bit, sized by 0x4 */
384 FloatMF,
385 /* src/dest swap for floats. */
386 FloatR,
387 /* has float insn direction bit. */
388 FloatD,
389 /* needs size prefix if in 32-bit mode */
390 Size16,
391 /* needs size prefix if in 16-bit mode */
392 Size32,
393 /* needs size prefix if in 64-bit mode */
394 Size64,
56ffb741
L
395 /* check register size. */
396 CheckRegSize,
52a6c1fe
L
397 /* instruction ignores operand size prefix and in Intel mode ignores
398 mnemonic size suffix check. */
399 IgnoreSize,
400 /* default insn size depends on mode */
401 DefaultSize,
402 /* b suffix on instruction illegal */
403 No_bSuf,
404 /* w suffix on instruction illegal */
405 No_wSuf,
406 /* l suffix on instruction illegal */
407 No_lSuf,
408 /* s suffix on instruction illegal */
409 No_sSuf,
410 /* q suffix on instruction illegal */
411 No_qSuf,
412 /* long double suffix on instruction illegal */
413 No_ldSuf,
414 /* instruction needs FWAIT */
415 FWait,
416 /* quick test for string instructions */
417 IsString,
7e8b059b
L
418 /* quick test if branch instruction is MPX supported */
419 BNDPrefixOk,
04ef582a
L
420 /* quick test if NOTRACK prefix is supported */
421 NoTrackPrefixOk,
c32fa91d
L
422 /* quick test for lockable instructions */
423 IsLockable,
52a6c1fe
L
424 /* fake an extra reg operand for clr, imul and special register
425 processing for some instructions. */
426 RegKludge,
427 /* The first operand must be xmm0 */
428 FirstXmm0,
429 /* An implicit xmm0 as the first operand */
430 Implicit1stXmm0,
42164a71
L
431 /* The HLE prefix is OK:
432 1. With a LOCK prefix.
433 2. With or without a LOCK prefix.
434 3. With a RELEASE (0xf3) prefix.
435 */
82c2def5
L
436#define HLEPrefixNone 0
437#define HLEPrefixLock 1
438#define HLEPrefixAny 2
439#define HLEPrefixRelease 3
42164a71 440 HLEPrefixOk,
29c048b6
RM
441 /* An instruction on which a "rep" prefix is acceptable. */
442 RepPrefixOk,
52a6c1fe
L
443 /* Convert to DWORD */
444 ToDword,
445 /* Convert to QWORD */
446 ToQword,
447 /* Address prefix changes operand 0 */
448 AddrPrefixOp0,
449 /* opcode is a prefix */
450 IsPrefix,
451 /* instruction has extension in 8 bit imm */
452 ImmExt,
453 /* instruction don't need Rex64 prefix. */
454 NoRex64,
455 /* instruction require Rex64 prefix. */
456 Rex64,
457 /* deprecated fp insn, gets a warning */
458 Ugh,
459 /* insn has VEX prefix:
2bf05e57
L
460 1: 128bit VEX prefix.
461 2: 256bit VEX prefix.
712366da 462 3: Scalar VEX prefix.
52a6c1fe 463 */
712366da
L
464#define VEX128 1
465#define VEX256 2
466#define VEXScalar 3
52a6c1fe 467 Vex,
2426c15f
L
468 /* How to encode VEX.vvvv:
469 0: VEX.vvvv must be 1111b.
a2a7d12c 470 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 471 the content of source registers will be preserved.
29c048b6 472 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
473 where the content of first source register will be overwritten
474 by the result.
6c30d220
L
475 VEX.NDD2. The second destination register operand is encoded in
476 VEX.vvvv for instructions with 2 destination register operands.
477 For assembler, there are no difference between VEX.NDS, VEX.DDS
478 and VEX.NDD2.
479 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
480 instructions with 1 destination register operand.
2426c15f
L
481 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
482 of the operands can access a memory location.
483 */
484#define VEXXDS 1
485#define VEXNDD 2
486#define VEXLWP 3
487 VexVVVV,
1ef99a7b
L
488 /* How the VEX.W bit is used:
489 0: Set by the REX.W bit.
490 1: VEX.W0. Should always be 0.
491 2: VEX.W1. Should always be 1.
492 */
493#define VEXW0 1
494#define VEXW1 2
495 VexW,
7f399153
L
496 /* VEX opcode prefix:
497 0: VEX 0x0F opcode prefix.
498 1: VEX 0x0F38 opcode prefix.
499 2: VEX 0x0F3A opcode prefix
500 3: XOP 0x08 opcode prefix.
501 4: XOP 0x09 opcode prefix
502 5: XOP 0x0A opcode prefix.
503 */
504#define VEX0F 0
505#define VEX0F38 1
506#define VEX0F3A 2
507#define XOP08 3
508#define XOP09 4
509#define XOP0A 5
510 VexOpcode,
8cd7925b 511 /* number of VEX source operands:
8c43a48b
L
512 0: <= 2 source operands.
513 1: 2 XOP source operands.
8cd7925b
L
514 2: 3 source operands.
515 */
8c43a48b 516#define XOP2SOURCES 1
8cd7925b
L
517#define VEX3SOURCES 2
518 VexSources,
52a6c1fe
L
519 /* instruction has VEX 8 bit imm */
520 VexImmExt,
6c30d220
L
521 /* Instruction with vector SIB byte:
522 1: 128bit vector register.
523 2: 256bit vector register.
43234a1e 524 3: 512bit vector register.
6c30d220
L
525 */
526#define VecSIB128 1
527#define VecSIB256 2
43234a1e 528#define VecSIB512 3
6c30d220 529 VecSIB,
52a6c1fe
L
530 /* SSE to AVX support required */
531 SSE2AVX,
532 /* No AVX equivalent */
533 NoAVX,
43234a1e
L
534
535 /* insn has EVEX prefix:
536 1: 512bit EVEX prefix.
537 2: 128bit EVEX prefix.
538 3: 256bit EVEX prefix.
539 4: Length-ignored (LIG) EVEX prefix.
540 */
541#define EVEX512 1
542#define EVEX128 2
543#define EVEX256 3
544#define EVEXLIG 4
545 EVex,
546
547 /* AVX512 masking support:
548 1: Zeroing-masking.
549 2: Merging-masking.
550 3: Both zeroing and merging masking.
551 */
552#define ZEROING_MASKING 1
553#define MERGING_MASKING 2
554#define BOTH_MASKING 3
555 Masking,
556
557 /* Input element size of vector insn:
558 0: 32bit.
559 1: 64bit.
560 */
561 VecESize,
562
563 /* Broadcast factor.
564 0: No broadcast.
565 1: 1to16 broadcast.
566 2: 1to8 broadcast.
567 */
568#define NO_BROADCAST 0
569#define BROADCAST_1TO16 1
570#define BROADCAST_1TO8 2
b28d1bda
IT
571#define BROADCAST_1TO4 3
572#define BROADCAST_1TO2 4
43234a1e
L
573 Broadcast,
574
575 /* Static rounding control is supported. */
576 StaticRounding,
577
578 /* Supress All Exceptions is supported. */
579 SAE,
580
581 /* Copressed Disp8*N attribute. */
582 Disp8MemShift,
583
584 /* Default mask isn't allowed. */
585 NoDefMask,
586
920d2ddc
IT
587 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
588 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
589 */
590 ImplicitQuadGroup,
591
52a6c1fe
L
592 /* Compatible with old (<= 2.8.1) versions of gcc */
593 OldGcc,
594 /* AT&T mnemonic. */
595 ATTMnemonic,
596 /* AT&T syntax. */
597 ATTSyntax,
598 /* Intel syntax. */
599 IntelSyntax,
e92bae62
L
600 /* AMD64. */
601 AMD64,
602 /* Intel64. */
603 Intel64,
52a6c1fe
L
604 /* The last bitfield in i386_opcode_modifier. */
605 Opcode_Modifier_Max
606};
40fb9820
L
607
608typedef struct i386_opcode_modifier
609{
610 unsigned int d:1;
611 unsigned int w:1;
86fa6981 612 unsigned int load:1;
40fb9820
L
613 unsigned int modrm:1;
614 unsigned int shortform:1;
615 unsigned int jump:1;
616 unsigned int jumpdword:1;
617 unsigned int jumpbyte:1;
618 unsigned int jumpintersegment:1;
619 unsigned int floatmf:1;
620 unsigned int floatr:1;
621 unsigned int floatd:1;
622 unsigned int size16:1;
623 unsigned int size32:1;
624 unsigned int size64:1;
56ffb741 625 unsigned int checkregsize:1;
40fb9820
L
626 unsigned int ignoresize:1;
627 unsigned int defaultsize:1;
628 unsigned int no_bsuf:1;
629 unsigned int no_wsuf:1;
630 unsigned int no_lsuf:1;
631 unsigned int no_ssuf:1;
632 unsigned int no_qsuf:1;
7ce189b3 633 unsigned int no_ldsuf:1;
40fb9820
L
634 unsigned int fwait:1;
635 unsigned int isstring:1;
7e8b059b 636 unsigned int bndprefixok:1;
04ef582a 637 unsigned int notrackprefixok:1;
c32fa91d 638 unsigned int islockable:1;
40fb9820 639 unsigned int regkludge:1;
e2ec9d29 640 unsigned int firstxmm0:1;
c0f3af97 641 unsigned int implicit1stxmm0:1;
42164a71 642 unsigned int hleprefixok:2;
29c048b6 643 unsigned int repprefixok:1;
ca61edf2
L
644 unsigned int todword:1;
645 unsigned int toqword:1;
646 unsigned int addrprefixop0:1;
40fb9820
L
647 unsigned int isprefix:1;
648 unsigned int immext:1;
649 unsigned int norex64:1;
650 unsigned int rex64:1;
651 unsigned int ugh:1;
2bf05e57 652 unsigned int vex:2;
2426c15f 653 unsigned int vexvvvv:2;
1ef99a7b 654 unsigned int vexw:2;
7f399153 655 unsigned int vexopcode:3;
8cd7925b 656 unsigned int vexsources:2;
c0f3af97 657 unsigned int veximmext:1;
6c30d220 658 unsigned int vecsib:2;
c0f3af97 659 unsigned int sse2avx:1;
81f8a913 660 unsigned int noavx:1;
43234a1e
L
661 unsigned int evex:3;
662 unsigned int masking:2;
663 unsigned int vecesize:1;
664 unsigned int broadcast:3;
665 unsigned int staticrounding:1;
666 unsigned int sae:1;
667 unsigned int disp8memshift:3;
668 unsigned int nodefmask:1;
920d2ddc 669 unsigned int implicitquadgroup:1;
1efbbeb4
L
670 unsigned int oldgcc:1;
671 unsigned int attmnemonic:1;
e1d4d893 672 unsigned int attsyntax:1;
5c07affc 673 unsigned int intelsyntax:1;
e92bae62
L
674 unsigned int amd64:1;
675 unsigned int intel64:1;
40fb9820
L
676} i386_opcode_modifier;
677
678/* Position of operand_type bits. */
679
52a6c1fe
L
680enum
681{
682 /* 8bit register */
683 Reg8 = 0,
684 /* 16bit register */
685 Reg16,
686 /* 32bit register */
687 Reg32,
688 /* 64bit register */
689 Reg64,
690 /* Floating pointer stack register */
691 FloatReg,
692 /* MMX register */
693 RegMMX,
694 /* SSE register */
695 RegXMM,
696 /* AVX registers */
697 RegYMM,
43234a1e
L
698 /* AVX512 registers */
699 RegZMM,
700 /* Vector Mask registers */
701 RegMask,
52a6c1fe
L
702 /* Control register */
703 Control,
704 /* Debug register */
705 Debug,
706 /* Test register */
707 Test,
708 /* 2 bit segment register */
709 SReg2,
710 /* 3 bit segment register */
711 SReg3,
712 /* 1 bit immediate */
713 Imm1,
714 /* 8 bit immediate */
715 Imm8,
716 /* 8 bit immediate sign extended */
717 Imm8S,
718 /* 16 bit immediate */
719 Imm16,
720 /* 32 bit immediate */
721 Imm32,
722 /* 32 bit immediate sign extended */
723 Imm32S,
724 /* 64 bit immediate */
725 Imm64,
726 /* 8bit/16bit/32bit displacements are used in different ways,
727 depending on the instruction. For jumps, they specify the
728 size of the PC relative displacement, for instructions with
729 memory operand, they specify the size of the offset relative
730 to the base register, and for instructions with memory offset
731 such as `mov 1234,%al' they specify the size of the offset
732 relative to the segment base. */
733 /* 8 bit displacement */
734 Disp8,
735 /* 16 bit displacement */
736 Disp16,
737 /* 32 bit displacement */
738 Disp32,
739 /* 32 bit signed displacement */
740 Disp32S,
741 /* 64 bit displacement */
742 Disp64,
743 /* Accumulator %al/%ax/%eax/%rax */
744 Acc,
745 /* Floating pointer top stack register %st(0) */
746 FloatAcc,
747 /* Register which can be used for base or index in memory operand. */
748 BaseIndex,
749 /* Register to hold in/out port addr = dx */
750 InOutPortReg,
751 /* Register to hold shift count = cl */
752 ShiftCount,
753 /* Absolute address for jump. */
754 JumpAbsolute,
755 /* String insn operand with fixed es segment */
756 EsSeg,
757 /* RegMem is for instructions with a modrm byte where the register
758 destination operand should be encoded in the mod and regmem fields.
759 Normally, it will be encoded in the reg field. We add a RegMem
760 flag to the destination register operand to indicate that it should
761 be encoded in the regmem field. */
762 RegMem,
763 /* Memory. */
764 Mem,
765 /* BYTE memory. */
766 Byte,
767 /* WORD memory. 2 byte */
768 Word,
769 /* DWORD memory. 4 byte */
770 Dword,
771 /* FWORD memory. 6 byte */
772 Fword,
773 /* QWORD memory. 8 byte */
774 Qword,
775 /* TBYTE memory. 10 byte */
776 Tbyte,
777 /* XMMWORD memory. */
778 Xmmword,
779 /* YMMWORD memory. */
780 Ymmword,
43234a1e
L
781 /* ZMMWORD memory. */
782 Zmmword,
52a6c1fe
L
783 /* Unspecified memory size. */
784 Unspecified,
785 /* Any memory size. */
786 Anysize,
40fb9820 787
a683cc34
SP
788 /* Vector 4 bit immediate. */
789 Vec_Imm4,
790
7e8b059b
L
791 /* Bound register. */
792 RegBND,
793
43234a1e
L
794 /* Vector 8bit displacement */
795 Vec_Disp8,
796
52a6c1fe
L
797 /* The last bitfield in i386_operand_type. */
798 OTMax
799};
40fb9820
L
800
801#define OTNumOfUints \
802 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
803#define OTNumOfBits \
804 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
805
806/* If you get a compiler error for zero width of the unused field,
807 comment it out. */
8c6c9809 808#define OTUnused (OTMax + 1)
40fb9820
L
809
810typedef union i386_operand_type
811{
812 struct
813 {
814 unsigned int reg8:1;
815 unsigned int reg16:1;
816 unsigned int reg32:1;
817 unsigned int reg64:1;
7d5e4556
L
818 unsigned int floatreg:1;
819 unsigned int regmmx:1;
820 unsigned int regxmm:1;
c0f3af97 821 unsigned int regymm:1;
43234a1e
L
822 unsigned int regzmm:1;
823 unsigned int regmask:1;
7d5e4556
L
824 unsigned int control:1;
825 unsigned int debug:1;
826 unsigned int test:1;
827 unsigned int sreg2:1;
828 unsigned int sreg3:1;
829 unsigned int imm1:1;
40fb9820
L
830 unsigned int imm8:1;
831 unsigned int imm8s:1;
832 unsigned int imm16:1;
833 unsigned int imm32:1;
834 unsigned int imm32s:1;
835 unsigned int imm64:1;
40fb9820
L
836 unsigned int disp8:1;
837 unsigned int disp16:1;
838 unsigned int disp32:1;
839 unsigned int disp32s:1;
840 unsigned int disp64:1;
7d5e4556
L
841 unsigned int acc:1;
842 unsigned int floatacc:1;
843 unsigned int baseindex:1;
40fb9820
L
844 unsigned int inoutportreg:1;
845 unsigned int shiftcount:1;
40fb9820 846 unsigned int jumpabsolute:1;
40fb9820
L
847 unsigned int esseg:1;
848 unsigned int regmem:1;
5c07affc 849 unsigned int mem:1;
7d5e4556
L
850 unsigned int byte:1;
851 unsigned int word:1;
852 unsigned int dword:1;
853 unsigned int fword:1;
854 unsigned int qword:1;
855 unsigned int tbyte:1;
856 unsigned int xmmword:1;
c0f3af97 857 unsigned int ymmword:1;
43234a1e 858 unsigned int zmmword:1;
7d5e4556
L
859 unsigned int unspecified:1;
860 unsigned int anysize:1;
a683cc34 861 unsigned int vec_imm4:1;
7e8b059b 862 unsigned int regbnd:1;
43234a1e 863 unsigned int vec_disp8:1;
40fb9820
L
864#ifdef OTUnused
865 unsigned int unused:(OTNumOfBits - OTUnused);
866#endif
867 } bitfield;
868 unsigned int array[OTNumOfUints];
869} i386_operand_type;
0b1cf022 870
d3ce72d0 871typedef struct insn_template
0b1cf022
L
872{
873 /* instruction name sans width suffix ("mov" for movl insns) */
874 char *name;
875
876 /* how many operands */
877 unsigned int operands;
878
879 /* base_opcode is the fundamental opcode byte without optional
880 prefix(es). */
881 unsigned int base_opcode;
882#define Opcode_D 0x2 /* Direction bit:
883 set if Reg --> Regmem;
884 unset if Regmem --> Reg. */
885#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
886#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
887
888 /* extension_opcode is the 3 bit extension for group <n> insns.
889 This field is also used to store the 8-bit opcode suffix for the
890 AMD 3DNow! instructions.
29c048b6 891 If this template has no extension opcode (the usual case) use None
c1e679ec 892 Instructions */
0b1cf022
L
893 unsigned int extension_opcode;
894#define None 0xffff /* If no extension_opcode is possible. */
895
4dffcebc
L
896 /* Opcode length. */
897 unsigned char opcode_length;
898
0b1cf022 899 /* cpu feature flags */
40fb9820 900 i386_cpu_flags cpu_flags;
0b1cf022
L
901
902 /* the bits in opcode_modifier are used to generate the final opcode from
903 the base_opcode. These bits also are used to detect alternate forms of
904 the same instruction */
40fb9820 905 i386_opcode_modifier opcode_modifier;
0b1cf022
L
906
907 /* operand_types[i] describes the type of operand i. This is made
908 by OR'ing together all of the possible type masks. (e.g.
909 'operand_types[i] = Reg|Imm' specifies that operand i can be
910 either a register or an immediate operand. */
40fb9820 911 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 912}
d3ce72d0 913insn_template;
0b1cf022 914
d3ce72d0 915extern const insn_template i386_optab[];
0b1cf022
L
916
917/* these are for register name --> number & type hash lookup */
918typedef struct
919{
920 char *reg_name;
40fb9820 921 i386_operand_type reg_type;
a60de03c 922 unsigned char reg_flags;
0b1cf022
L
923#define RegRex 0x1 /* Extended register. */
924#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 925#define RegVRex 0x4 /* Extended vector register. */
a60de03c
JB
926 unsigned char reg_num;
927#define RegRip ((unsigned char ) ~0)
9a04903e 928#define RegEip (RegRip - 1)
db51cc60 929/* EIZ and RIZ are fake index registers. */
9a04903e 930#define RegEiz (RegEip - 1)
db51cc60 931#define RegRiz (RegEiz - 1)
b7240065
JB
932/* FLAT is a fake segment register (Intel mode). */
933#define RegFlat ((unsigned char) ~0)
a60de03c
JB
934 signed char dw2_regnum[2];
935#define Dw2Inval (-1)
0b1cf022
L
936}
937reg_entry;
938
939/* Entries in i386_regtab. */
940#define REGNAM_AL 1
941#define REGNAM_AX 25
942#define REGNAM_EAX 41
943
944extern const reg_entry i386_regtab[];
c3fe08fa 945extern const unsigned int i386_regtab_size;
0b1cf022
L
946
947typedef struct
948{
949 char *seg_name;
950 unsigned int seg_prefix;
951}
952seg_entry;
953
954extern const seg_entry cs;
955extern const seg_entry ds;
956extern const seg_entry ss;
957extern const seg_entry es;
958extern const seg_entry fs;
959extern const seg_entry gs;