]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/ppc-opc.c
x86: re-number PREFIX_0X<nn>
[thirdparty/binutils-gdb.git] / opcodes / ppc-opc.c
CommitLineData
252b5132 1/* ppc-opc.c -- PowerPC opcode list
250d07de 2 Copyright (C) 1994-2021 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support
4
9b201bb5 5 This file is part of the GNU opcodes library.
252b5132 6
9b201bb5
NC
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
10 any later version.
252b5132 11
9b201bb5
NC
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
252b5132 16
112290ab 17 You should have received a copy of the GNU General Public License
9b201bb5
NC
18 along with this file; see the file COPYING. If not, write to the
19 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
252b5132 21
0d8dfecf 22#include "sysdep.h"
df7b86aa 23#include <stdio.h>
252b5132
RH
24#include "opcode/ppc.h"
25#include "opintl.h"
26
27/* This file holds the PowerPC opcode table. The opcode table
28 includes almost all of the extended instruction mnemonics. This
29 permits the disassembler to use them, and simplifies the assembler
30 logic, at the cost of increasing the table size. The table is
31 strictly constant data, so the compiler should be able to put it in
b80c7270 32 the text segment.
252b5132
RH
33
34 This file also holds the operand table. All knowledge about
35 inserting operands into instructions and vice-versa is kept in this
36 file. */
252b5132 37
b80c7270 38/* The functions used to insert and extract complicated operands. */
252b5132 39
b80c7270 40/* The ARX, ARY, RX and RY operands are alternate encodings of GPRs. */
252b5132 41
0f873fd5
PB
42static uint64_t
43insert_arx (uint64_t insn,
44 int64_t value,
b80c7270
AM
45 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
46 const char **errmsg ATTRIBUTE_UNUSED)
252b5132 47{
71553718
AM
48 value -= 8;
49 if (value < 0 || value >= 16)
b80c7270
AM
50 {
51 *errmsg = _("invalid register");
71553718 52 value = 0xf;
b80c7270 53 }
71553718 54 return insn | value;
b80c7270 55}
b9c361e0 56
0f873fd5
PB
57static int64_t
58extract_arx (uint64_t insn,
b80c7270
AM
59 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
60 int *invalid ATTRIBUTE_UNUSED)
61{
62 return (insn & 0xf) + 8;
63}
b9c361e0 64
0f873fd5
PB
65static uint64_t
66insert_ary (uint64_t insn,
67 int64_t value,
b80c7270
AM
68 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
69 const char **errmsg ATTRIBUTE_UNUSED)
70{
71553718
AM
71 value -= 8;
72 if (value < 0 || value >= 16)
b80c7270
AM
73 {
74 *errmsg = _("invalid register");
71553718 75 value = 0xf;
b80c7270 76 }
71553718 77 return insn | (value << 4);
b80c7270 78}
23976049 79
0f873fd5
PB
80static int64_t
81extract_ary (uint64_t insn,
b80c7270
AM
82 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
83 int *invalid ATTRIBUTE_UNUSED)
84{
85 return ((insn >> 4) & 0xf) + 8;
86}
418c1742 87
0f873fd5
PB
88static uint64_t
89insert_rx (uint64_t insn,
90 int64_t value,
b80c7270
AM
91 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
92 const char **errmsg)
93{
94 if (value >= 0 && value < 8)
71553718 95 ;
b80c7270 96 else if (value >= 24 && value <= 31)
71553718 97 value -= 16;
b80c7270
AM
98 else
99 {
100 *errmsg = _("invalid register");
71553718 101 value = 0xf;
b80c7270 102 }
71553718 103 return insn | value;
b80c7270 104}
252b5132 105
0f873fd5
PB
106static int64_t
107extract_rx (uint64_t insn,
b80c7270
AM
108 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
109 int *invalid ATTRIBUTE_UNUSED)
110{
0f873fd5 111 int64_t value = insn & 0xf;
b80c7270
AM
112 if (value >= 0 && value < 8)
113 return value;
114 else
115 return value + 16;
116}
b9c361e0 117
0f873fd5
PB
118static uint64_t
119insert_ry (uint64_t insn,
120 int64_t value,
b80c7270
AM
121 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
122 const char **errmsg)
123{
124 if (value >= 0 && value < 8)
71553718 125 ;
b80c7270 126 else if (value >= 24 && value <= 31)
71553718 127 value -= 16;
b80c7270
AM
128 else
129 {
130 *errmsg = _("invalid register");
71553718 131 value = 0xf;
b80c7270 132 }
71553718 133 return insn | (value << 4);
b80c7270 134}
a680de9a 135
0f873fd5
PB
136static int64_t
137extract_ry (uint64_t insn,
b80c7270
AM
138 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
139 int *invalid ATTRIBUTE_UNUSED)
140{
0f873fd5 141 int64_t value = (insn >> 4) & 0xf;
b80c7270
AM
142 if (value >= 0 && value < 8)
143 return value;
144 else
145 return value + 16;
146}
a680de9a 147
98553ad3
PB
148/* The BA and BB fields in an XL form instruction or the RA and RB fields or
149 VRA and VRB fields in a VX form instruction when they must be the same.
150 This is used for extended mnemonics like crclr. The extraction function
151 enforces that the fields are the same. */
adadcc0c 152
0f873fd5 153static uint64_t
98553ad3
PB
154insert_bab (uint64_t insn,
155 int64_t value,
b80c7270
AM
156 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
157 const char **errmsg ATTRIBUTE_UNUSED)
158{
98553ad3
PB
159 value &= 0x1f;
160 return insn | (value << 16) | (value << 11);
b80c7270 161}
252b5132 162
0f873fd5 163static int64_t
98553ad3 164extract_bab (uint64_t insn,
b80c7270
AM
165 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
166 int *invalid)
167{
98553ad3
PB
168 int64_t ba = (insn >> 16) & 0x1f;
169 int64_t bb = (insn >> 11) & 0x1f;
170
171 if (ba != bb)
b80c7270 172 *invalid = 1;
98553ad3 173 return ba;
b80c7270 174}
19a6653c 175
98553ad3
PB
176/* The BT, BA and BB fields in an XL form instruction when they must all be
177 the same. This is used for extended mnemonics like crclr. The extraction
178 function enforces that the fields are the same. */
a680de9a 179
0f873fd5 180static uint64_t
98553ad3
PB
181insert_btab (uint64_t insn,
182 int64_t value,
183 ppc_cpu_t dialect,
184 const char **errmsg)
b80c7270 185{
98553ad3
PB
186 value &= 0x1f;
187 return (value << 21) | insert_bab (insn, value, dialect, errmsg);
b80c7270 188}
a680de9a 189
0f873fd5 190static int64_t
98553ad3
PB
191extract_btab (uint64_t insn,
192 ppc_cpu_t dialect,
b80c7270
AM
193 int *invalid)
194{
98553ad3
PB
195 int64_t bt = (insn >> 21) & 0x1f;
196 int64_t bab = extract_bab (insn, dialect, invalid);
197
198 if (bt != bab)
b80c7270 199 *invalid = 1;
98553ad3 200 return bt;
b80c7270 201}
252b5132 202
b80c7270
AM
203/* The BD field in a B form instruction when the - modifier is used.
204 This modifier means that the branch is not expected to be taken.
205 For chips built to versions of the architecture prior to version 2
206 (ie. not Power4 compatible), we set the y bit of the BO field to 1
207 if the offset is negative. When extracting, we require that the y
208 bit be 1 and that the offset be positive, since if the y bit is 0
209 we just want to print the normal form of the instruction.
210 Power4 compatible targets use two bits, "a", and "t", instead of
211 the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
212 "at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
213 in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
214 for branch on CTR. We only handle the taken/not-taken hint here.
215 Note that we don't relax the conditions tested here when
216 disassembling with -Many because insns using extract_bdm and
217 extract_bdp always occur in pairs. One or the other will always
218 be valid. */
252b5132 219
b80c7270 220#define ISA_V2 (PPC_OPCODE_POWER4 | PPC_OPCODE_E500MC | PPC_OPCODE_TITAN)
252b5132 221
0f873fd5
PB
222static uint64_t
223insert_bdm (uint64_t insn,
224 int64_t value,
b80c7270
AM
225 ppc_cpu_t dialect,
226 const char **errmsg ATTRIBUTE_UNUSED)
227{
228 if ((dialect & ISA_V2) == 0)
229 {
230 if ((value & 0x8000) != 0)
231 insn |= 1 << 21;
232 }
233 else
234 {
235 if ((insn & (0x14 << 21)) == (0x04 << 21))
236 insn |= 0x02 << 21;
237 else if ((insn & (0x14 << 21)) == (0x10 << 21))
238 insn |= 0x08 << 21;
239 }
240 return insn | (value & 0xfffc);
241}
252b5132 242
0f873fd5
PB
243static int64_t
244extract_bdm (uint64_t insn,
b80c7270
AM
245 ppc_cpu_t dialect,
246 int *invalid)
247{
248 if ((dialect & ISA_V2) == 0)
249 {
250 if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
251 *invalid = 1;
252 }
253 else
254 {
255 if ((insn & (0x17 << 21)) != (0x06 << 21)
256 && (insn & (0x1d << 21)) != (0x18 << 21))
257 *invalid = 1;
258 }
252b5132 259
b80c7270
AM
260 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
261}
989993d8 262
b80c7270
AM
263/* The BD field in a B form instruction when the + modifier is used.
264 This is like BDM, above, except that the branch is expected to be
265 taken. */
252b5132 266
0f873fd5
PB
267static uint64_t
268insert_bdp (uint64_t insn,
269 int64_t value,
b80c7270
AM
270 ppc_cpu_t dialect,
271 const char **errmsg ATTRIBUTE_UNUSED)
272{
273 if ((dialect & ISA_V2) == 0)
274 {
275 if ((value & 0x8000) == 0)
276 insn |= 1 << 21;
277 }
278 else
279 {
280 if ((insn & (0x14 << 21)) == (0x04 << 21))
281 insn |= 0x03 << 21;
282 else if ((insn & (0x14 << 21)) == (0x10 << 21))
283 insn |= 0x09 << 21;
284 }
285 return insn | (value & 0xfffc);
286}
989993d8 287
0f873fd5
PB
288static int64_t
289extract_bdp (uint64_t insn,
b80c7270
AM
290 ppc_cpu_t dialect,
291 int *invalid)
292{
293 if ((dialect & ISA_V2) == 0)
294 {
295 if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
296 *invalid = 1;
297 }
298 else
299 {
300 if ((insn & (0x17 << 21)) != (0x07 << 21)
301 && (insn & (0x1d << 21)) != (0x19 << 21))
302 *invalid = 1;
303 }
252b5132 304
b80c7270
AM
305 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
306}
252b5132 307
b80c7270 308static inline int
0f873fd5 309valid_bo_pre_v2 (int64_t value)
b80c7270
AM
310{
311 /* Certain encodings have bits that are required to be zero.
312 These are (z must be zero, y may be anything):
313 0000y
314 0001y
315 001zy
316 0100y
317 0101y
318 011zy
319 1z00y
320 1z01y
321 1z1zz
322 */
323 if ((value & 0x14) == 0)
aae9718e 324 /* BO: 0000y, 0001y, 0100y, 0101y. */
b80c7270
AM
325 return 1;
326 else if ((value & 0x14) == 0x4)
aae9718e 327 /* BO: 001zy, 011zy. */
b80c7270
AM
328 return (value & 0x2) == 0;
329 else if ((value & 0x14) == 0x10)
aae9718e 330 /* BO: 1z00y, 1z01y. */
b80c7270
AM
331 return (value & 0x8) == 0;
332 else
aae9718e 333 /* BO: 1z1zz. */
b80c7270
AM
334 return value == 0x14;
335}
989993d8 336
b80c7270 337static inline int
0f873fd5 338valid_bo_post_v2 (int64_t value)
b80c7270
AM
339{
340 /* Certain encodings have bits that are required to be zero.
341 These are (z must be zero, a & t may be anything):
342 0000z
343 0001z
344 001at
345 0100z
346 0101z
347 011at
348 1a00t
349 1a01t
350 1z1zz
351 */
352 if ((value & 0x14) == 0)
aae9718e 353 /* BO: 0000z, 0001z, 0100z, 0101z. */
b80c7270
AM
354 return (value & 0x1) == 0;
355 else if ((value & 0x14) == 0x14)
aae9718e 356 /* BO: 1z1zz. */
b80c7270 357 return value == 0x14;
aae9718e
PB
358 else if ((value & 0x14) == 0x4)
359 /* BO: 001at, 011at, with "at" == 0b01 being reserved. */
360 return (value & 0x3) != 1;
361 else if ((value & 0x14) == 0x10)
362 /* BO: 1a00t, 1a01t, with "at" == 0b01 being reserved. */
363 return (value & 0x9) != 1;
b80c7270
AM
364 else
365 return 1;
366}
c168870a 367
b80c7270 368/* Check for legal values of a BO field. */
252b5132 369
b80c7270 370static int
0f873fd5 371valid_bo (int64_t value, ppc_cpu_t dialect, int extract)
b80c7270
AM
372{
373 int valid_y = valid_bo_pre_v2 (value);
374 int valid_at = valid_bo_post_v2 (value);
b9c361e0 375
b80c7270
AM
376 /* When disassembling with -Many, accept either encoding on the
377 second pass through opcodes. */
378 if (extract && dialect == ~(ppc_cpu_t) PPC_OPCODE_ANY)
379 return valid_y || valid_at;
380 if ((dialect & ISA_V2) == 0)
381 return valid_y;
382 else
383 return valid_at;
384}
a5721ba2 385
b80c7270
AM
386/* The BO field in a B form instruction. Warn about attempts to set
387 the field to an illegal value. */
252b5132 388
0f873fd5
PB
389static uint64_t
390insert_bo (uint64_t insn,
391 int64_t value,
b80c7270
AM
392 ppc_cpu_t dialect,
393 const char **errmsg)
394{
395 if (!valid_bo (value, dialect, 0))
396 *errmsg = _("invalid conditional option");
aae9718e
PB
397 else if (PPC_OP (insn) == 19
398 && (((insn >> 1) & 0x3ff) == 528) && ! (value & 4))
b80c7270
AM
399 *errmsg = _("invalid counter access");
400 return insn | ((value & 0x1f) << 21);
401}
a680de9a 402
0f873fd5
PB
403static int64_t
404extract_bo (uint64_t insn,
b80c7270
AM
405 ppc_cpu_t dialect,
406 int *invalid)
407{
0f873fd5 408 int64_t value = (insn >> 21) & 0x1f;
b80c7270
AM
409 if (!valid_bo (value, dialect, 1))
410 *invalid = 1;
411 return value;
412}
252b5132 413
aae9718e
PB
414/* For the given BO value, return a bit mask detailing which bits
415 define the branch hints. */
416
417static int64_t
418get_bo_hint_mask (int64_t bo, ppc_cpu_t dialect)
419{
420 if ((dialect & ISA_V2) == 0)
421 {
422 if ((bo & 0x14) != 0x14)
423 /* BO: 0000y, 0001y, 001zy, 0100y, 0101y, 011zy, 1z00y, 1z01y . */
424 return 1;
425 else
426 /* BO: 1z1zz. */
427 return 0;
428 }
429 else
430 {
431 if ((bo & 0x14) == 0x4)
432 /* BO: 001at, 011at. */
433 return 0x3;
434 else if ((bo & 0x14) == 0x10)
435 /* BO: 1a00t, 1a01t. */
436 return 0x9;
437 else
438 /* BO: 0000z, 0001z, 0100z, 0101z, 1z1zz. */
439 return 0;
440 }
441}
442
443/* The BO field in a B form instruction when the + or - modifier is used. */
1ed8e1e4 444
0f873fd5
PB
445static uint64_t
446insert_boe (uint64_t insn,
447 int64_t value,
b80c7270 448 ppc_cpu_t dialect,
aae9718e
PB
449 const char **errmsg,
450 int branch_taken)
b80c7270 451{
aae9718e
PB
452 int64_t implied_hint;
453 int64_t hint_mask = get_bo_hint_mask (value, dialect);
252b5132 454
aae9718e
PB
455 if (branch_taken)
456 implied_hint = hint_mask;
457 else
458 implied_hint = hint_mask & ~1;
459
460 /* The branch hint bit(s) in the BO field must either be zero or exactly
461 match the branch hint bits implied by the '+' or '-' modifier. */
462 if (implied_hint == 0)
463 *errmsg = _("BO value implies no branch hint, when using + or - modifier");
464 else if ((value & hint_mask) != 0
465 && (value & hint_mask) != implied_hint)
466 {
467 if ((dialect & ISA_V2) == 0)
468 *errmsg = _("attempt to set y bit when using + or - modifier");
469 else
470 *errmsg = _("attempt to set 'at' bits when using + or - modifier");
471 }
472
473 value |= implied_hint;
474
475 return insert_bo (insn, value, dialect, errmsg);
b80c7270 476}
252b5132 477
0f873fd5
PB
478static int64_t
479extract_boe (uint64_t insn,
b80c7270 480 ppc_cpu_t dialect,
aae9718e
PB
481 int *invalid,
482 int branch_taken)
b80c7270 483{
0f873fd5 484 int64_t value = (insn >> 21) & 0x1f;
aae9718e
PB
485 int64_t implied_hint;
486 int64_t hint_mask = get_bo_hint_mask (value, dialect);
487
488 if (branch_taken)
489 implied_hint = hint_mask;
490 else
491 implied_hint = hint_mask & ~1;
492
493 if (!valid_bo (value, dialect, 1)
494 || implied_hint == 0
495 || (value & hint_mask) != implied_hint)
b80c7270 496 *invalid = 1;
aae9718e
PB
497 return value;
498}
499
500/* The BO field in a B form instruction when the - modifier is used. */
501
502static uint64_t
503insert_bom (uint64_t insn,
504 int64_t value,
505 ppc_cpu_t dialect,
506 const char **errmsg)
507{
508 return insert_boe (insn, value, dialect, errmsg, 0);
509}
510
511static int64_t
512extract_bom (uint64_t insn,
513 ppc_cpu_t dialect,
514 int *invalid)
515{
516 return extract_boe (insn, dialect, invalid, 0);
517}
518
519/* The BO field in a B form instruction when the + modifier is used. */
520
521static uint64_t
522insert_bop (uint64_t insn,
523 int64_t value,
524 ppc_cpu_t dialect,
525 const char **errmsg)
526{
527 return insert_boe (insn, value, dialect, errmsg, 1);
528}
529
530static int64_t
531extract_bop (uint64_t insn,
532 ppc_cpu_t dialect,
533 int *invalid)
534{
535 return extract_boe (insn, dialect, invalid, 1);
b80c7270 536}
252b5132 537
b80c7270
AM
538/* The DCMX field in a X form instruction when the field is split
539 into separate DC, DM and DX fields. */
252b5132 540
0f873fd5
PB
541static uint64_t
542insert_dcmxs (uint64_t insn,
543 int64_t value,
b80c7270
AM
544 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
545 const char **errmsg ATTRIBUTE_UNUSED)
546{
547 return (insn
548 | ((value & 0x1f) << 16)
549 | ((value & 0x20) >> 3)
550 | (value & 0x40));
551}
252b5132 552
0f873fd5
PB
553static int64_t
554extract_dcmxs (uint64_t insn,
b80c7270
AM
555 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
556 int *invalid ATTRIBUTE_UNUSED)
557{
558 return (insn & 0x40) | ((insn << 3) & 0x20) | ((insn >> 16) & 0x1f);
559}
252b5132 560
aae7fcb8
PB
561/* The DW field in a X form instruction when the field is split
562 into separate D and DX fields. */
563
564static uint64_t
565insert_dw (uint64_t insn,
566 int64_t value,
567 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
568 const char **errmsg ATTRIBUTE_UNUSED)
569{
570 /* DW offsets must be in the range [-512, -8] and be a multiple of 8. */
571 if (value < -512
572 || value > -8
573 || (value & 0x7) != 0)
574 *errmsg = _("invalid offset: must be in the range [-512, -8] "
575 "and be a multiple of 8");
576
577 return insn | ((value & 0xf8) << 18) | ((value >> 8) & 1);
578}
579
580static int64_t
581extract_dw (uint64_t insn,
582 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
583 int *invalid ATTRIBUTE_UNUSED)
584{
585 int64_t dw = ((insn & 1) << 8) | ((insn >> 18) & 0xf8);
586 return dw - 512;
587}
588
b80c7270
AM
589/* The D field in a DX form instruction when the field is split
590 into separate D0, D1 and D2 fields. */
989993d8 591
0f873fd5
PB
592static uint64_t
593insert_dxd (uint64_t insn,
594 int64_t value,
b80c7270
AM
595 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
596 const char **errmsg ATTRIBUTE_UNUSED)
597{
598 return insn | (value & 0xffc1) | ((value & 0x3e) << 15);
599}
e43de63c 600
0f873fd5
PB
601static int64_t
602extract_dxd (uint64_t insn,
b80c7270
AM
603 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
604 int *invalid ATTRIBUTE_UNUSED)
605{
0f873fd5 606 uint64_t dxd = (insn & 0xffc1) | ((insn >> 15) & 0x3e);
b80c7270
AM
607 return (dxd ^ 0x8000) - 0x8000;
608}
252b5132 609
0f873fd5
PB
610static uint64_t
611insert_dxdn (uint64_t insn,
612 int64_t value,
b80c7270
AM
613 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
614 const char **errmsg ATTRIBUTE_UNUSED)
615{
616 return insert_dxd (insn, -value, dialect, errmsg);
617}
252b5132 618
0f873fd5
PB
619static int64_t
620extract_dxdn (uint64_t insn,
b80c7270 621 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
9cf7e568 622 int *invalid)
b80c7270
AM
623{
624 return -extract_dxd (insn, dialect, invalid);
625}
fdd12ef3 626
8acf1435
PB
627/* The D field in a 64-bit D form prefix instruction when the field is split
628 into separate D0 and D1 fields. */
629
630static uint64_t
631insert_d34 (uint64_t insn,
632 int64_t value,
633 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
634 const char **errmsg ATTRIBUTE_UNUSED)
635{
636 return insn | ((value & 0x3ffff0000ULL) << 16) | (value & 0xffff);
637}
638
639static int64_t
640extract_d34 (uint64_t insn,
641 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
642 int *invalid ATTRIBUTE_UNUSED)
643{
644 int64_t mask = 1ULL << 33;
645 int64_t value = ((insn >> 16) & 0x3ffff0000ULL) | (insn & 0xffff);
646 value = (value ^ mask) - mask;
647 return value;
648}
649
650/* The NSI34 field in an 8-byte D form prefix instruction. This is the same
651 as the SI34 field, only negated. The extraction function always marks it
652 as invalid, since we never want to recognize an instruction which uses
653 a field of this type. */
654
655static uint64_t
656insert_nsi34 (uint64_t insn,
657 int64_t value,
658 ppc_cpu_t dialect,
659 const char **errmsg)
660{
661 return insert_d34 (insn, -value, dialect, errmsg);
662}
663
664static int64_t
665extract_nsi34 (uint64_t insn,
666 ppc_cpu_t dialect,
667 int *invalid)
668{
669 int64_t value = extract_d34 (insn, dialect, invalid);
670 *invalid = 1;
671 return -value;
672}
673
6edbfd3b
AM
674/* The split IMM32 field in a vector splat insn. */
675
676static uint64_t
677insert_imm32 (uint64_t insn,
678 int64_t value,
679 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
680 const char **errmsg ATTRIBUTE_UNUSED)
681{
682 return insn | ((value & 0xffff0000) << 16) | (value & 0xffff);
683}
684
685static int64_t
686extract_imm32 (uint64_t insn,
687 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
688 int *invalid ATTRIBUTE_UNUSED)
689{
690 return (insn & 0xffff) | ((insn >> 16) & 0xffff0000);
691}
692
8acf1435
PB
693/* The R field in an 8-byte prefix instruction when there are restrictions
694 between R's value and the RA value (ie, they cannot both be non zero). */
695
696static uint64_t
697insert_pcrel (uint64_t insn,
698 int64_t value,
699 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
700 const char **errmsg)
701{
702 value &= 0x1;
703 int64_t ra = (insn >> 16) & 0x1f;
704 if (ra != 0 && value != 0)
705 *errmsg = _("invalid R operand");
706
707 return insn | (value << 52);
708}
709
710static int64_t
711extract_pcrel (uint64_t insn,
712 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
713 int *invalid)
714{
715 /* If called with *invalid < 0 to return the value for missing
716 operands, *invalid will be the negative count of missing operands
717 including this one. Return a default value of 1 if the PRA0/PRAQ
718 operand was also omitted (ie. *invalid is -2). Return a default
719 value of 0 if the PRA0/PRAQ operand was not omitted
720 (ie. *invalid is -1). */
721 if (*invalid < 0)
722 return ~ *invalid & 1;
723
724 int64_t ra = (insn >> 16) & 0x1f;
725 int64_t pcrel = (insn >> 52) & 0x1;
726 if (ra != 0 && pcrel != 0)
727 *invalid = 1;
728
729 return pcrel;
730}
731
732/* Variant of extract_pcrel that sets invalid for R bit set. The idea
733 is to disassemble "paddi rt,0,offset,1" as "pla rt,offset". */
734
735static int64_t
736extract_pcrel0 (uint64_t insn,
737 ppc_cpu_t dialect,
738 int *invalid)
739{
740 int64_t pcrel = extract_pcrel (insn, dialect, invalid);
741 if (pcrel)
742 *invalid = 1;
743 return pcrel;
744}
745
b80c7270 746/* FXM mask in mfcr and mtcrf instructions. */
adadcc0c 747
0f873fd5
PB
748static uint64_t
749insert_fxm (uint64_t insn,
750 int64_t value,
b80c7270
AM
751 ppc_cpu_t dialect,
752 const char **errmsg)
753{
754 /* If we're handling the mfocrf and mtocrf insns ensure that exactly
755 one bit of the mask field is set. */
756 if ((insn & (1 << 20)) != 0)
757 {
758 if (value == 0 || (value & -value) != value)
759 {
760 *errmsg = _("invalid mask field");
761 value = 0;
762 }
763 }
252b5132 764
b80c7270
AM
765 /* If only one bit of the FXM field is set, we can use the new form
766 of the instruction, which is faster. Unlike the Power4 branch hint
767 encoding, this is not backward compatible. Do not generate the
768 new form unless -mpower4 has been given, or -many and the two
769 operand form of mfcr was used. */
770 else if (value > 0
771 && (value & -value) == value
772 && ((dialect & PPC_OPCODE_POWER4) != 0
773 || ((dialect & PPC_OPCODE_ANY) != 0
774 && (insn & (0x3ff << 1)) == 19 << 1)))
775 insn |= 1 << 20;
252b5132 776
b80c7270
AM
777 /* Any other value on mfcr is an error. */
778 else if ((insn & (0x3ff << 1)) == 19 << 1)
779 {
780 /* A value of -1 means we used the one operand form of
781 mfcr which is valid. */
782 if (value != -1)
783 *errmsg = _("invalid mfcr mask");
784 value = 0;
785 }
252b5132 786
b80c7270
AM
787 return insn | ((value & 0xff) << 12);
788}
1f6c9eb0 789
0f873fd5
PB
790static int64_t
791extract_fxm (uint64_t insn,
b80c7270
AM
792 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
793 int *invalid)
794{
9cf7e568
AM
795 /* Return a value of -1 for a missing optional operand, which is
796 used as a flag by insert_fxm. */
797 if (*invalid < 0)
798 return -1;
252b5132 799
9cf7e568 800 int64_t mask = (insn >> 12) & 0xff;
b80c7270
AM
801 /* Is this a Power4 insn? */
802 if ((insn & (1 << 20)) != 0)
803 {
804 /* Exactly one bit of MASK should be set. */
805 if (mask == 0 || (mask & -mask) != mask)
806 *invalid = 1;
807 }
252b5132 808
b80c7270
AM
809 /* Check that non-power4 form of mfcr has a zero MASK. */
810 else if ((insn & (0x3ff << 1)) == 19 << 1)
811 {
812 if (mask != 0)
813 *invalid = 1;
814 else
815 mask = -1;
816 }
989993d8 817
b80c7270
AM
818 return mask;
819}
cee62821 820
afef4fe9
PB
821/* L field in the paste. instruction. */
822
823static uint64_t
824insert_l1opt (uint64_t insn,
825 int64_t value,
826 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
827 const char **errmsg ATTRIBUTE_UNUSED)
828{
829 return insn | ((value & 1) << 21);
830}
831
832static int64_t
833extract_l1opt (uint64_t insn,
834 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
835 int *invalid)
836{
837 /* Return a value of 1 for a missing optional operand. */
838 if (*invalid < 0)
839 return 1;
840
841 return (insn >> 21) & 1;
842}
843
0f873fd5
PB
844static uint64_t
845insert_li20 (uint64_t insn,
846 int64_t value,
b80c7270
AM
847 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
848 const char **errmsg ATTRIBUTE_UNUSED)
849{
850 return (insn
851 | ((value & 0xf0000) >> 5)
852 | ((value & 0x0f800) << 5)
853 | (value & 0x7ff));
854}
a680de9a 855
0f873fd5
PB
856static int64_t
857extract_li20 (uint64_t insn,
b80c7270
AM
858 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
859 int *invalid ATTRIBUTE_UNUSED)
860{
f143cb5f
AM
861 return ((((insn << 5) & 0xf0000)
862 | ((insn >> 5) & 0xf800)
863 | (insn & 0x7ff)) ^ 0x80000) - 0x80000;
b80c7270 864}
e3c2f928 865
3d205eb4 866/* The 2-bit/3-bit L or 2-bit WC field in a SYNC, DCBF or WAIT instruction.
b80c7270 867 For SYNC, some L values are reserved:
3d205eb4
PB
868 * Values 6 and 7 are reserved on newer server cpus.
869 * Value 3 is reserved on all server cpus.
870 * Value 2 is reserved on all other cpus.
871 For DCBF, some L values are reserved:
872 * Values 2, 5 and 7 are reserved on all cpus.
873 For WAIT, some WC values are reserved:
874 * Value 3 is reserved on all server cpus.
875 * Values 1 and 2 are reserved on older server cpus. */
adadcc0c 876
0f873fd5
PB
877static uint64_t
878insert_ls (uint64_t insn,
879 int64_t value,
b80c7270
AM
880 ppc_cpu_t dialect,
881 const char **errmsg)
882{
3d205eb4
PB
883 int64_t mask;
884
b80c7270
AM
885 if (((insn >> 1) & 0x3ff) == 598)
886 {
3d205eb4
PB
887 /* For SYNC, some L values are illegal. */
888 mask = (dialect & PPC_OPCODE_POWER10) ? 0x7 : 0x3;
889
890 /* If the value is within range, check for other illegal values. */
891 if ((value & mask) == value)
892 switch (value)
893 {
894 case 2:
895 if (dialect & PPC_OPCODE_POWER4)
896 break;
897 /* Fall through. */
898 case 3:
899 case 6:
900 case 7:
901 *errmsg = _("illegal L operand value");
902 break;
903 default:
904 break;
905 }
906 }
907 else if (((insn >> 1) & 0x3ff) == 86)
908 {
909 /* For DCBF, some L values are illegal. */
910 mask = (dialect & PPC_OPCODE_POWER10) ? 0x7 : 0x3;
911
912 /* If the value is within range, check for other illegal values. */
913 if ((value & mask) == value)
914 switch (value)
915 {
916 case 2:
917 case 5:
918 case 7:
919 *errmsg = _("illegal L operand value");
920 break;
921 default:
922 break;
923 }
924 }
925 else
926 {
927 /* For WAIT, some WC values are illegal. */
928 mask = 0x3;
929
930 /* If the value is within range, check for other illegal values. */
931 if ((dialect & PPC_OPCODE_A2) == 0
932 && (dialect & PPC_OPCODE_E500MC) == 0
933 && (value & mask) == value)
934 switch (value)
935 {
936 case 1:
937 case 2:
938 if (dialect & PPC_OPCODE_POWER10)
939 break;
940 /* Fall through. */
941 case 3:
942 *errmsg = _("illegal WC operand value");
943 break;
944 default:
945 break;
946 }
b80c7270 947 }
1f6c9eb0 948
3d205eb4 949 return insn | ((value & mask) << 21);
b80c7270 950}
b9c361e0 951
0f873fd5
PB
952static int64_t
953extract_ls (uint64_t insn,
b80c7270
AM
954 ppc_cpu_t dialect,
955 int *invalid)
956{
3d205eb4
PB
957 uint64_t value;
958
9cf7e568
AM
959 /* Missing optional operands have a value of zero. */
960 if (*invalid < 0)
961 return 0;
b9c361e0 962
b80c7270
AM
963 if (((insn >> 1) & 0x3ff) == 598)
964 {
3d205eb4
PB
965 /* For SYNC, some L values are illegal. */
966 int64_t mask = (dialect & PPC_OPCODE_POWER10) ? 0x7 : 0x3;
967
968 value = (insn >> 21) & mask;
969 switch (value)
970 {
971 case 2:
972 if (dialect & PPC_OPCODE_POWER4)
973 break;
974 /* Fall through. */
975 case 3:
976 case 6:
977 case 7:
978 *invalid = 1;
979 break;
980 default:
981 break;
982 }
983 }
984 else if (((insn >> 1) & 0x3ff) == 86)
985 {
986 /* For DCBF, some L values are illegal. */
987 int64_t mask = (dialect & PPC_OPCODE_POWER10) ? 0x7 : 0x3;
988
989 value = (insn >> 21) & mask;
990 switch (value)
991 {
992 case 2:
993 case 5:
994 case 7:
995 *invalid = 1;
996 break;
997 default:
998 break;
999 }
b80c7270 1000 }
3d205eb4
PB
1001 else
1002 {
1003 /* For WAIT, some WC values are illegal. */
1004 value = (insn >> 21) & 0x3;
1005 if ((dialect & PPC_OPCODE_A2) == 0
1006 && (dialect & PPC_OPCODE_E500MC) == 0)
1007 switch (value)
1008 {
1009 case 1:
1010 case 2:
1011 if (dialect & PPC_OPCODE_POWER10)
1012 break;
1013 /* Fall through. */
1014 case 3:
1015 *invalid = 1;
1016 break;
1017 default:
1018 break;
1019 }
1020 }
1021
1022 return value;
b80c7270 1023}
b9c361e0 1024
b80c7270
AM
1025/* The 4-bit E field in a sync instruction that accepts 2 operands.
1026 If ESYNC is non-zero, then the L field must be either 0 or 1 and
1027 the complement of ESYNC-bit2. */
b9c361e0 1028
0f873fd5
PB
1029static uint64_t
1030insert_esync (uint64_t insn,
1031 int64_t value,
9cf7e568 1032 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
b80c7270
AM
1033 const char **errmsg)
1034{
0f873fd5 1035 uint64_t ls = (insn >> 21) & 0x03;
b9c361e0 1036
9cf7e568
AM
1037 if (value != 0
1038 && ((~value >> 1) & 0x1) != ls)
b80c7270 1039 *errmsg = _("incompatible L operand value");
b9c361e0 1040
b80c7270
AM
1041 return insn | ((value & 0xf) << 16);
1042}
b9c361e0 1043
0f873fd5
PB
1044static int64_t
1045extract_esync (uint64_t insn,
9cf7e568 1046 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
b80c7270
AM
1047 int *invalid)
1048{
8acf1435 1049 /* Missing optional operands have a value of zero. */
9cf7e568
AM
1050 if (*invalid < 0)
1051 return 0;
b9c361e0 1052
9cf7e568
AM
1053 uint64_t ls = (insn >> 21) & 0x3;
1054 uint64_t value = (insn >> 16) & 0xf;
1055 if (value != 0
1056 && ((~value >> 1) & 0x1) != ls)
b80c7270 1057 *invalid = 1;
9cf7e568 1058 return value;
b80c7270 1059}
e3c2f928 1060
b80c7270
AM
1061/* The MB and ME fields in an M form instruction expressed as a single
1062 operand which is itself a bitmask. The extraction function always
1063 marks it as invalid, since we never want to recognize an
1064 instruction which uses a field of this type. */
5817ffd1 1065
0f873fd5
PB
1066static uint64_t
1067insert_mbe (uint64_t insn,
1068 int64_t value,
b80c7270
AM
1069 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1070 const char **errmsg)
1071{
0f873fd5
PB
1072 uint64_t uval, mask;
1073 long mb, me, mx, count, last;
252b5132 1074
b80c7270 1075 uval = value;
1f6c9eb0 1076
b80c7270
AM
1077 if (uval == 0)
1078 {
1079 *errmsg = _("illegal bitmask");
1080 return insn;
1081 }
252b5132 1082
b80c7270
AM
1083 mb = 0;
1084 me = 32;
1085 if ((uval & 1) != 0)
1086 last = 1;
1087 else
1088 last = 0;
1089 count = 0;
252b5132 1090
b80c7270
AM
1091 /* mb: location of last 0->1 transition */
1092 /* me: location of last 1->0 transition */
1093 /* count: # transitions */
b9c361e0 1094
0f873fd5 1095 for (mx = 0, mask = (uint64_t) 1 << 31; mx < 32; ++mx, mask >>= 1)
b80c7270
AM
1096 {
1097 if ((uval & mask) && !last)
1098 {
1099 ++count;
1100 mb = mx;
1101 last = 1;
1102 }
1103 else if (!(uval & mask) && last)
1104 {
1105 ++count;
1106 me = mx;
1107 last = 0;
1108 }
1109 }
1110 if (me == 0)
1111 me = 32;
252b5132 1112
b80c7270
AM
1113 if (count != 2 && (count != 0 || ! last))
1114 *errmsg = _("illegal bitmask");
252b5132 1115
b80c7270
AM
1116 return insn | (mb << 6) | ((me - 1) << 1);
1117}
252b5132 1118
0f873fd5
PB
1119static int64_t
1120extract_mbe (uint64_t insn,
b80c7270
AM
1121 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1122 int *invalid)
1123{
0f873fd5
PB
1124 int64_t ret;
1125 long mb, me;
1126 long i;
252b5132 1127
b80c7270 1128 *invalid = 1;
f5c120c5 1129
b80c7270
AM
1130 mb = (insn >> 6) & 0x1f;
1131 me = (insn >> 1) & 0x1f;
1132 if (mb < me + 1)
1133 {
1134 ret = 0;
1135 for (i = mb; i <= me; i++)
0f873fd5 1136 ret |= (uint64_t) 1 << (31 - i);
b80c7270
AM
1137 }
1138 else if (mb == me + 1)
1139 ret = ~0;
1140 else /* (mb > me + 1) */
1141 {
1142 ret = ~0;
1143 for (i = me + 1; i < mb; i++)
0f873fd5 1144 ret &= ~((uint64_t) 1 << (31 - i));
b80c7270
AM
1145 }
1146 return ret;
1147}
aea77599 1148
b80c7270
AM
1149/* The MB or ME field in an MD or MDS form instruction. The high bit
1150 is wrapped to the low end. */
252b5132 1151
0f873fd5
PB
1152static uint64_t
1153insert_mb6 (uint64_t insn,
1154 int64_t value,
b80c7270
AM
1155 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1156 const char **errmsg ATTRIBUTE_UNUSED)
1157{
1158 return insn | ((value & 0x1f) << 6) | (value & 0x20);
1159}
252b5132 1160
0f873fd5
PB
1161static int64_t
1162extract_mb6 (uint64_t insn,
b80c7270
AM
1163 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1164 int *invalid ATTRIBUTE_UNUSED)
1165{
1166 return ((insn >> 6) & 0x1f) | (insn & 0x20);
1167}
252b5132 1168
b80c7270
AM
1169/* The NB field in an X form instruction. The value 32 is stored as
1170 0. */
786e2c0f 1171
0f873fd5
PB
1172static int64_t
1173extract_nb (uint64_t insn,
b80c7270
AM
1174 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1175 int *invalid ATTRIBUTE_UNUSED)
1176{
0f873fd5 1177 int64_t ret;
a47622ac 1178
b80c7270
AM
1179 ret = (insn >> 11) & 0x1f;
1180 if (ret == 0)
1181 ret = 32;
1182 return ret;
1183}
b9c361e0 1184
b80c7270
AM
1185/* The NB field in an lswi instruction, which has special value
1186 restrictions. The value 32 is stored as 0. */
b9c361e0 1187
0f873fd5
PB
1188static uint64_t
1189insert_nbi (uint64_t insn,
1190 int64_t value,
b80c7270
AM
1191 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1192 const char **errmsg ATTRIBUTE_UNUSED)
1193{
0f873fd5
PB
1194 int64_t rtvalue = (insn >> 21) & 0x1f;
1195 int64_t ravalue = (insn >> 16) & 0x1f;
b9c361e0 1196
b80c7270
AM
1197 if (value == 0)
1198 value = 32;
1199 if (rtvalue + (value + 3) / 4 > (rtvalue > ravalue ? ravalue + 32
1200 : ravalue))
1201 *errmsg = _("address register in load range");
1202 return insn | ((value & 0x1f) << 11);
1203}
786e2c0f 1204
b80c7270
AM
1205/* The NSI field in a D form instruction. This is the same as the SI
1206 field, only negated. The extraction function always marks it as
1207 invalid, since we never want to recognize an instruction which uses
1208 a field of this type. */
786e2c0f 1209
0f873fd5
PB
1210static uint64_t
1211insert_nsi (uint64_t insn,
1212 int64_t value,
b80c7270
AM
1213 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1214 const char **errmsg ATTRIBUTE_UNUSED)
1215{
1216 return insn | (-value & 0xffff);
1217}
786e2c0f 1218
0f873fd5
PB
1219static int64_t
1220extract_nsi (uint64_t insn,
b80c7270
AM
1221 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1222 int *invalid)
1223{
1224 *invalid = 1;
1225 return -(((insn & 0xffff) ^ 0x8000) - 0x8000);
1226}
786e2c0f 1227
3d205eb4
PB
1228/* The 2-bit SC field in a SYNC or PL field in a WAIT instruction.
1229 For WAIT, some PL values are reserved:
1230 * Values 1, 2 and 3 are reserved. */
1231
1232static uint64_t
1233insert_pl (uint64_t insn,
1234 int64_t value,
1235 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1236 const char **errmsg)
1237{
1238 /* For WAIT, some PL values are illegal. */
1239 if (((insn >> 1) & 0x3ff) == 30
1240 && value != 0)
1241 *errmsg = _("illegal PL operand value");
1242 return insn | ((value & 0x3) << 16);
1243}
1244
1245static int64_t
1246extract_pl (uint64_t insn,
1247 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1248 int *invalid)
1249{
1250 /* Missing optional operands have a value of zero. */
1251 if (*invalid < 0)
1252 return 0;
1253
1254 uint64_t value = (insn >> 16) & 0x3;
1255
1256 /* For WAIT, some PL values are illegal. */
1257 if (((insn >> 1) & 0x3ff) == 30
1258 && value != 0)
1259 *invalid = 1;
1260 return value;
1261}
1262
b80c7270
AM
1263/* The RA field in a D or X form instruction which is an updating
1264 load, which means that the RA field may not be zero and may not
1265 equal the RT field. */
786e2c0f 1266
0f873fd5
PB
1267static uint64_t
1268insert_ral (uint64_t insn,
1269 int64_t value,
b80c7270
AM
1270 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1271 const char **errmsg)
1272{
1273 if (value == 0
0f873fd5 1274 || (uint64_t) value == ((insn >> 21) & 0x1f))
b80c7270
AM
1275 *errmsg = "invalid register operand when updating";
1276 return insn | ((value & 0x1f) << 16);
1277}
786e2c0f 1278
0f873fd5
PB
1279static int64_t
1280extract_ral (uint64_t insn,
b80c7270
AM
1281 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1282 int *invalid)
1283{
0f873fd5
PB
1284 int64_t rtvalue = (insn >> 21) & 0x1f;
1285 int64_t ravalue = (insn >> 16) & 0x1f;
fb048c26 1286
b80c7270
AM
1287 if (rtvalue == ravalue || ravalue == 0)
1288 *invalid = 1;
1289 return ravalue;
1290}
a680de9a 1291
b80c7270
AM
1292/* The RA field in an lmw instruction, which has special value
1293 restrictions. */
c0637f3a 1294
0f873fd5
PB
1295static uint64_t
1296insert_ram (uint64_t insn,
1297 int64_t value,
b80c7270
AM
1298 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1299 const char **errmsg)
1300{
0f873fd5 1301 if ((uint64_t) value >= ((insn >> 21) & 0x1f))
b80c7270
AM
1302 *errmsg = _("index register in load range");
1303 return insn | ((value & 0x1f) << 16);
1304}
c0637f3a 1305
0f873fd5
PB
1306static int64_t
1307extract_ram (uint64_t insn,
b80c7270
AM
1308 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1309 int *invalid)
1310{
0f873fd5
PB
1311 uint64_t rtvalue = (insn >> 21) & 0x1f;
1312 uint64_t ravalue = (insn >> 16) & 0x1f;
ff3a6ee3 1313
b80c7270
AM
1314 if (ravalue >= rtvalue)
1315 *invalid = 1;
1316 return ravalue;
1317}
23976049 1318
b80c7270
AM
1319/* The RA field in the DQ form lq or an lswx instruction, which have special
1320 value restrictions. */
e3c2f928 1321
0f873fd5
PB
1322static uint64_t
1323insert_raq (uint64_t insn,
1324 int64_t value,
b80c7270
AM
1325 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1326 const char **errmsg)
1327{
0f873fd5 1328 int64_t rtvalue = (insn >> 21) & 0x1f;
23976049 1329
b80c7270
AM
1330 if (value == rtvalue)
1331 *errmsg = _("source and target register operands must be different");
1332 return insn | ((value & 0x1f) << 16);
1333}
e3c2f928 1334
0f873fd5
PB
1335static int64_t
1336extract_raq (uint64_t insn,
b80c7270
AM
1337 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1338 int *invalid)
1339{
8acf1435 1340 /* Missing optional operands have a value of zero. */
9cf7e568
AM
1341 if (*invalid < 0)
1342 return 0;
1343
0f873fd5
PB
1344 uint64_t rtvalue = (insn >> 21) & 0x1f;
1345 uint64_t ravalue = (insn >> 16) & 0x1f;
b80c7270
AM
1346 if (ravalue == rtvalue)
1347 *invalid = 1;
1348 return ravalue;
1349}
e3c2f928 1350
b80c7270
AM
1351/* The RA field in a D or X form instruction which is an updating
1352 store or an updating floating point load, which means that the RA
1353 field may not be zero. */
ff3a6ee3 1354
0f873fd5
PB
1355static uint64_t
1356insert_ras (uint64_t insn,
1357 int64_t value,
b80c7270
AM
1358 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1359 const char **errmsg)
1360{
1361 if (value == 0)
1362 *errmsg = _("invalid register operand when updating");
1363 return insn | ((value & 0x1f) << 16);
1364}
c3d65c1c 1365
0f873fd5
PB
1366static int64_t
1367extract_ras (uint64_t insn,
b80c7270
AM
1368 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1369 int *invalid)
1370{
0f873fd5 1371 uint64_t ravalue = (insn >> 16) & 0x1f;
c3d65c1c 1372
b80c7270
AM
1373 if (ravalue == 0)
1374 *invalid = 1;
1375 return ravalue;
1376}
c3d65c1c 1377
98553ad3
PB
1378/* The RS and RB fields in an X form instruction when they must be the same.
1379 This is used for extended mnemonics like mr. The extraction function
1380 enforces that the fields are the same. */
c3d65c1c 1381
0f873fd5 1382static uint64_t
98553ad3
PB
1383insert_rsb (uint64_t insn,
1384 int64_t value,
b80c7270
AM
1385 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1386 const char **errmsg ATTRIBUTE_UNUSED)
1387{
98553ad3
PB
1388 value &= 0x1f;
1389 return insn | (value << 21) | (value << 11);
b80c7270 1390}
5ae2e65e 1391
0f873fd5 1392static int64_t
98553ad3 1393extract_rsb (uint64_t insn,
b80c7270
AM
1394 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1395 int *invalid)
1396{
98553ad3
PB
1397 int64_t rs = (insn >> 21) & 0x1f;
1398 int64_t rb = (insn >> 11) & 0x1f;
1399
1400 if (rs != rb)
b80c7270 1401 *invalid = 1;
98553ad3 1402 return rs;
b80c7270 1403}
702f0fb4 1404
b80c7270
AM
1405/* The RB field in an lswx instruction, which has special value
1406 restrictions. */
702f0fb4 1407
0f873fd5
PB
1408static uint64_t
1409insert_rbx (uint64_t insn,
1410 int64_t value,
b80c7270
AM
1411 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1412 const char **errmsg)
1413{
0f873fd5 1414 int64_t rtvalue = (insn >> 21) & 0x1f;
a680de9a 1415
b80c7270
AM
1416 if (value == rtvalue)
1417 *errmsg = _("source and target register operands must be different");
1418 return insn | ((value & 0x1f) << 11);
1419}
a680de9a 1420
0f873fd5
PB
1421static int64_t
1422extract_rbx (uint64_t insn,
b80c7270
AM
1423 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1424 int *invalid)
1425{
0f873fd5
PB
1426 uint64_t rtvalue = (insn >> 21) & 0x1f;
1427 uint64_t rbvalue = (insn >> 11) & 0x1f;
702f0fb4 1428
b80c7270
AM
1429 if (rbvalue == rtvalue)
1430 *invalid = 1;
1431 return rbvalue;
1432}
702f0fb4 1433
b80c7270 1434/* The SCI8 field is made up of SCL and {U,N}I8 fields. */
0f873fd5
PB
1435static uint64_t
1436insert_sci8 (uint64_t insn,
1437 int64_t value,
b80c7270
AM
1438 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1439 const char **errmsg)
1440{
0f873fd5
PB
1441 uint64_t fill_scale = 0;
1442 uint64_t ui8 = value;
c0637f3a 1443
b80c7270
AM
1444 if ((ui8 & 0xffffff00) == 0)
1445 ;
1446 else if ((ui8 & 0xffffff00) == 0xffffff00)
1447 fill_scale = 0x400;
1448 else if ((ui8 & 0xffff00ff) == 0)
1449 {
1450 fill_scale = 1 << 8;
1451 ui8 >>= 8;
1452 }
1453 else if ((ui8 & 0xffff00ff) == 0xffff00ff)
1454 {
1455 fill_scale = 0x400 | (1 << 8);
1456 ui8 >>= 8;
1457 }
1458 else if ((ui8 & 0xff00ffff) == 0)
1459 {
1460 fill_scale = 2 << 8;
1461 ui8 >>= 16;
1462 }
1463 else if ((ui8 & 0xff00ffff) == 0xff00ffff)
1464 {
1465 fill_scale = 0x400 | (2 << 8);
1466 ui8 >>= 16;
1467 }
1468 else if ((ui8 & 0x00ffffff) == 0)
1469 {
1470 fill_scale = 3 << 8;
1471 ui8 >>= 24;
1472 }
1473 else if ((ui8 & 0x00ffffff) == 0x00ffffff)
1474 {
1475 fill_scale = 0x400 | (3 << 8);
1476 ui8 >>= 24;
1477 }
1478 else
1479 {
1480 *errmsg = _("illegal immediate value");
1481 ui8 = 0;
1482 }
702f0fb4 1483
b80c7270
AM
1484 return insn | fill_scale | (ui8 & 0xff);
1485}
ea192fa3 1486
0f873fd5
PB
1487static int64_t
1488extract_sci8 (uint64_t insn,
b80c7270
AM
1489 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1490 int *invalid ATTRIBUTE_UNUSED)
1491{
0f873fd5
PB
1492 int64_t fill = insn & 0x400;
1493 int64_t scale_factor = (insn & 0x300) >> 5;
1494 int64_t value = (insn & 0xff) << scale_factor;
081ba1b3 1495
b80c7270 1496 if (fill != 0)
0f873fd5 1497 value |= ~((int64_t) 0xff << scale_factor);
b80c7270
AM
1498 return value;
1499}
081ba1b3 1500
0f873fd5
PB
1501static uint64_t
1502insert_sci8n (uint64_t insn,
1503 int64_t value,
b80c7270
AM
1504 ppc_cpu_t dialect,
1505 const char **errmsg)
1506{
1507 return insert_sci8 (insn, -value, dialect, errmsg);
1508}
081ba1b3 1509
0f873fd5
PB
1510static int64_t
1511extract_sci8n (uint64_t insn,
b80c7270
AM
1512 ppc_cpu_t dialect,
1513 int *invalid)
1514{
1515 return -extract_sci8 (insn, dialect, invalid);
1516}
081ba1b3 1517
0f873fd5
PB
1518static uint64_t
1519insert_oimm (uint64_t insn,
1520 int64_t value,
b80c7270
AM
1521 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1522 const char **errmsg ATTRIBUTE_UNUSED)
1523{
1524 return insn | (((value - 1) & 0x1f) << 4);
1525}
b9c361e0 1526
0f873fd5
PB
1527static int64_t
1528extract_oimm (uint64_t insn,
b80c7270
AM
1529 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1530 int *invalid ATTRIBUTE_UNUSED)
1531{
1532 return ((insn >> 4) & 0x1f) + 1;
1533}
b9c361e0 1534
b80c7270 1535/* The SH field in an MD form instruction. This is split. */
b9c361e0 1536
0f873fd5
PB
1537static uint64_t
1538insert_sh6 (uint64_t insn,
1539 int64_t value,
b80c7270
AM
1540 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1541 const char **errmsg ATTRIBUTE_UNUSED)
1542{
71553718 1543 return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
b80c7270 1544}
9b4e5766 1545
0f873fd5
PB
1546static int64_t
1547extract_sh6 (uint64_t insn,
b80c7270
AM
1548 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1549 int *invalid ATTRIBUTE_UNUSED)
1550{
71553718 1551 return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
b80c7270 1552}
a680de9a 1553
b80c7270
AM
1554/* The SPR field in an XFX form instruction. This is flipped--the
1555 lower 5 bits are stored in the upper 5 and vice- versa. */
9b4e5766 1556
0f873fd5
PB
1557static uint64_t
1558insert_spr (uint64_t insn,
1559 int64_t value,
b80c7270
AM
1560 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1561 const char **errmsg ATTRIBUTE_UNUSED)
1562{
1563 return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
1564}
9b4e5766 1565
0f873fd5
PB
1566static int64_t
1567extract_spr (uint64_t insn,
b80c7270
AM
1568 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1569 int *invalid ATTRIBUTE_UNUSED)
1570{
1571 return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
1572}
9b4e5766 1573
fa758a70
AC
1574/* Some dialects have 8 [DI]BAT registers instead of the standard 4. */
1575#define ALLOW8_BAT (PPC_OPCODE_750)
1576
16065af1
AM
1577static uint64_t
1578insert_sprbat (uint64_t insn,
1579 int64_t value,
fa758a70
AC
1580 ppc_cpu_t dialect,
1581 const char **errmsg)
1582{
71553718
AM
1583 if ((uint64_t) value > 7
1584 || ((uint64_t) value > 3 && (dialect & ALLOW8_BAT) == 0))
fa758a70
AC
1585 *errmsg = _("invalid bat number");
1586
1587 /* If this is [di]bat4..7 then use spr 560..575, otherwise 528..543. */
71553718 1588 if ((uint64_t) value > 3)
fa758a70
AC
1589 value = ((value & 3) << 6) | 1;
1590 else
1591 value = value << 6;
1592
1593 return insn | (value << 11);
1594}
1595
16065af1
AM
1596static int64_t
1597extract_sprbat (uint64_t insn,
fa758a70
AC
1598 ppc_cpu_t dialect,
1599 int *invalid)
1600{
16065af1 1601 uint64_t val = (insn >> 17) & 0x3;
fa758a70
AC
1602
1603 val = val + ((insn >> 9) & 0x4);
1604 if (val > 3 && (dialect & ALLOW8_BAT) == 0)
1605 *invalid = 1;
1606 return val;
1607}
1608
b80c7270
AM
1609/* Some dialects have 8 SPRG registers instead of the standard 4. */
1610#define ALLOW8_SPRG (PPC_OPCODE_BOOKE | PPC_OPCODE_405)
066be9f7 1611
0f873fd5
PB
1612static uint64_t
1613insert_sprg (uint64_t insn,
1614 int64_t value,
b80c7270
AM
1615 ppc_cpu_t dialect,
1616 const char **errmsg)
1617{
71553718
AM
1618 if ((uint64_t) value > 7
1619 || ((uint64_t) value > 3 && (dialect & ALLOW8_SPRG) == 0))
b80c7270 1620 *errmsg = _("invalid sprg number");
066be9f7 1621
b80c7270
AM
1622 /* If this is mfsprg4..7 then use spr 260..263 which can be read in
1623 user mode. Anything else must use spr 272..279. */
71553718 1624 if ((uint64_t) value <= 3 || (insn & 0x100) != 0)
b80c7270 1625 value |= 0x10;
066be9f7 1626
b80c7270
AM
1627 return insn | ((value & 0x17) << 16);
1628}
e0d602ec 1629
0f873fd5
PB
1630static int64_t
1631extract_sprg (uint64_t insn,
b80c7270
AM
1632 ppc_cpu_t dialect,
1633 int *invalid)
1634{
0f873fd5 1635 uint64_t val = (insn >> 16) & 0x1f;
4bc0608a 1636
b80c7270
AM
1637 /* mfsprg can use 260..263 and 272..279. mtsprg only uses spr 272..279
1638 If not BOOKE, 405 or VLE, then both use only 272..275. */
1639 if ((val - 0x10 > 3 && (dialect & ALLOW8_SPRG) == 0)
1640 || (val - 0x10 > 7 && (insn & 0x100) != 0)
1641 || val <= 3
1642 || (val & 8) != 0)
1643 *invalid = 1;
1644 return val & 7;
1645}
a680de9a 1646
b80c7270
AM
1647/* The TBR field in an XFX instruction. This is just like SPR, but it
1648 is optional. */
e3c2f928 1649
0f873fd5
PB
1650static uint64_t
1651insert_tbr (uint64_t insn,
1652 int64_t value,
b80c7270
AM
1653 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1654 const char **errmsg)
1655{
1656 if (value != 268 && value != 269)
1657 *errmsg = _("invalid tbr number");
1658 return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
1659}
252b5132 1660
0f873fd5
PB
1661static int64_t
1662extract_tbr (uint64_t insn,
b80c7270
AM
1663 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1664 int *invalid)
1665{
8acf1435 1666 /* Missing optional operands have a value of 268. */
9cf7e568
AM
1667 if (*invalid < 0)
1668 return 268;
1669
0f873fd5 1670 int64_t ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
b80c7270
AM
1671 if (ret != 268 && ret != 269)
1672 *invalid = 1;
1673 return ret;
1674}
252b5132 1675
b80c7270 1676/* The XT and XS fields in an XX1 or XX3 form instruction. This is split. */
b9c361e0 1677
0f873fd5
PB
1678static uint64_t
1679insert_xt6 (uint64_t insn,
1680 int64_t value,
b9c361e0
JL
1681 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1682 const char **errmsg ATTRIBUTE_UNUSED)
1683{
b80c7270 1684 return insn | ((value & 0x1f) << 21) | ((value & 0x20) >> 5);
b9c361e0
JL
1685}
1686
0f873fd5
PB
1687static int64_t
1688extract_xt6 (uint64_t insn,
b9c361e0
JL
1689 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1690 int *invalid ATTRIBUTE_UNUSED)
43e65147 1691{
b80c7270 1692 return ((insn << 5) & 0x20) | ((insn >> 21) & 0x1f);
b9c361e0
JL
1693}
1694
b80c7270 1695/* The XT and XS fields in an DQ form VSX instruction. This is split. */
0f873fd5
PB
1696static uint64_t
1697insert_xtq6 (uint64_t insn,
1698 int64_t value,
b80c7270
AM
1699 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1700 const char **errmsg ATTRIBUTE_UNUSED)
1701{
1702 return insn | ((value & 0x1f) << 21) | ((value & 0x20) >> 2);
1703}
1704
0f873fd5
PB
1705static int64_t
1706extract_xtq6 (uint64_t insn,
b80c7270
AM
1707 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1708 int *invalid ATTRIBUTE_UNUSED)
1709{
1710 return ((insn << 2) & 0x20) | ((insn >> 21) & 0x1f);
1711}
1712
1713/* The XA field in an XX3 form instruction. This is split. */
1714
0f873fd5
PB
1715static uint64_t
1716insert_xa6 (uint64_t insn,
1717 int64_t value,
b9c361e0
JL
1718 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1719 const char **errmsg ATTRIBUTE_UNUSED)
1720{
b80c7270 1721 return insn | ((value & 0x1f) << 16) | ((value & 0x20) >> 3);
b9c361e0
JL
1722}
1723
0f873fd5
PB
1724static int64_t
1725extract_xa6 (uint64_t insn,
b9c361e0
JL
1726 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1727 int *invalid ATTRIBUTE_UNUSED)
1728{
b80c7270 1729 return ((insn << 3) & 0x20) | ((insn >> 16) & 0x1f);
b9c361e0
JL
1730}
1731
aa3c112f
AM
1732/* The XA field in an MMA XX3 form instruction. This is split
1733 and must not overlap with the ACC operand. */
1734
1735static uint64_t
1736insert_xa6a (uint64_t insn,
1737 int64_t value,
1738 ppc_cpu_t dialect,
1739 const char **errmsg)
1740{
1741 int64_t acc = (insn >> 23) & 0x7;
1742 if ((value >> 2) == acc)
1743 *errmsg = _("VSR overlaps ACC operand");
1744 return insert_xa6 (insn, value, dialect, errmsg);
1745}
1746
1747static int64_t
1748extract_xa6a (uint64_t insn,
1749 ppc_cpu_t dialect,
1750 int *invalid)
1751{
1752 int64_t acc = (insn >> 23) & 0x7;
1753 int64_t value = extract_xa6 (insn, dialect, invalid);
1754 if ((value >> 2) == acc)
1755 *invalid = 1;
1756 return value;
1757}
1758
b80c7270
AM
1759/* The XB field in an XX3 form instruction. This is split. */
1760
0f873fd5
PB
1761static uint64_t
1762insert_xb6 (uint64_t insn,
1763 int64_t value,
b80c7270
AM
1764 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1765 const char **errmsg ATTRIBUTE_UNUSED)
b9c361e0 1766{
b80c7270 1767 return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
b9c361e0
JL
1768}
1769
0f873fd5
PB
1770static int64_t
1771extract_xb6 (uint64_t insn,
b80c7270
AM
1772 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1773 int *invalid ATTRIBUTE_UNUSED)
b9c361e0 1774{
b80c7270 1775 return ((insn << 4) & 0x20) | ((insn >> 11) & 0x1f);
b9c361e0
JL
1776}
1777
aa3c112f
AM
1778/* The XB field in an MMA XX3 form instruction. This is split
1779 and must not overlap with the ACC operand. */
1780
1781static uint64_t
1782insert_xb6a (uint64_t insn,
1783 int64_t value,
1784 ppc_cpu_t dialect,
1785 const char **errmsg)
1786{
1787 int64_t acc = (insn >> 23) & 0x7;
1788 if ((value >> 2) == acc)
1789 *errmsg = _("VSR overlaps ACC operand");
1790 return insert_xb6 (insn, value, dialect, errmsg);
1791}
1792
1793static int64_t
1794extract_xb6a (uint64_t insn,
1795 ppc_cpu_t dialect,
1796 int *invalid)
1797{
1798 int64_t acc = (insn >> 23) & 0x7;
1799 int64_t value = extract_xb6 (insn, dialect, invalid);
1800 if ((value >> 2) == acc)
1801 *invalid = 1;
1802 return value;
1803}
1804
98553ad3
PB
1805/* The XA and XB fields in an XX3 form instruction when they must be the same.
1806 This is used for extended mnemonics like xvmovdp. The extraction function
1807 enforces that the fields are the same. */
b80c7270 1808
0f873fd5 1809static uint64_t
98553ad3
PB
1810insert_xab6 (uint64_t insn,
1811 int64_t value,
1812 ppc_cpu_t dialect,
1813 const char **errmsg)
b9c361e0 1814{
98553ad3
PB
1815 return insert_xa6 (insn, value, dialect, errmsg)
1816 | insert_xb6 (insn, value, dialect, errmsg);
b9c361e0
JL
1817}
1818
0f873fd5 1819static int64_t
98553ad3
PB
1820extract_xab6 (uint64_t insn,
1821 ppc_cpu_t dialect,
b80c7270 1822 int *invalid)
b9c361e0 1823{
98553ad3
PB
1824 int64_t xa6 = extract_xa6 (insn, dialect, invalid);
1825 int64_t xb6 = extract_xb6 (insn, dialect, invalid);
1826
1827 if (xa6 != xb6)
b80c7270 1828 *invalid = 1;
98553ad3 1829 return xa6;
b9c361e0
JL
1830}
1831
b80c7270 1832/* The XC field in an XX4 form instruction. This is split. */
252b5132 1833
0f873fd5
PB
1834static uint64_t
1835insert_xc6 (uint64_t insn,
1836 int64_t value,
fa452fa6 1837 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2fbfdc41 1838 const char **errmsg ATTRIBUTE_UNUSED)
252b5132 1839{
b80c7270 1840 return insn | ((value & 0x1f) << 6) | ((value & 0x20) >> 2);
252b5132
RH
1841}
1842
0f873fd5
PB
1843static int64_t
1844extract_xc6 (uint64_t insn,
fa452fa6 1845 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
b80c7270 1846 int *invalid ATTRIBUTE_UNUSED)
252b5132 1847{
b80c7270
AM
1848 return ((insn << 2) & 0x20) | ((insn >> 6) & 0x1f);
1849}
1850
94ba9882
AM
1851/* The split XTp field in a vector paired insn. */
1852
1853static uint64_t
1854insert_xtp (uint64_t insn,
1855 int64_t value,
1856 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1857 const char **errmsg ATTRIBUTE_UNUSED)
1858{
1859 return insn | ((value & 0x1e) << 21) | ((value & 0x20) << (21 - 5));
1860}
1861
1862static int64_t
1863extract_xtp (uint64_t insn,
1864 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1865 int *invalid ATTRIBUTE_UNUSED)
1866{
1867 return ((insn >> (21 - 5)) & 0x20) | ((insn >> 21) & 0x1e);
1868}
1869
6edbfd3b
AM
1870/* The split XT field in a vector splat insn. */
1871
1872static uint64_t
1873insert_xts (uint64_t insn,
1874 int64_t value,
1875 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1876 const char **errmsg ATTRIBUTE_UNUSED)
1877{
1878 return insn | ((value & 0x1f) << 21) | ((value & 0x20) << (16 - 5));
1879}
1880
1881static int64_t
1882extract_xts (uint64_t insn,
1883 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1884 int *invalid ATTRIBUTE_UNUSED)
1885{
1886 return ((insn >> (16 - 5)) & 0x20) | ((insn >> 21) & 0x1f);
1887}
1888
0f873fd5
PB
1889static uint64_t
1890insert_dm (uint64_t insn,
1891 int64_t value,
b80c7270
AM
1892 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1893 const char **errmsg)
1894{
1895 if (value != 0 && value != 1)
1896 *errmsg = _("invalid constant");
1897 return insn | (((value) ? 3 : 0) << 8);
1898}
1899
0f873fd5
PB
1900static int64_t
1901extract_dm (uint64_t insn,
b80c7270
AM
1902 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1903 int *invalid)
1904{
0f873fd5 1905 int64_t value = (insn >> 8) & 3;
b80c7270 1906 if (value != 0 && value != 3)
252b5132 1907 *invalid = 1;
b80c7270 1908 return (value) ? 1 : 0;
252b5132
RH
1909}
1910
b80c7270 1911/* The VLESIMM field in an I16A form instruction. This is split. */
252b5132 1912
0f873fd5
PB
1913static uint64_t
1914insert_vlesi (uint64_t insn,
1915 int64_t value,
b80c7270
AM
1916 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1917 const char **errmsg ATTRIBUTE_UNUSED)
252b5132 1918{
b80c7270 1919 return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
252b5132
RH
1920}
1921
0f873fd5
PB
1922static int64_t
1923extract_vlesi (uint64_t insn,
b80c7270
AM
1924 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1925 int *invalid ATTRIBUTE_UNUSED)
252b5132 1926{
0f873fd5 1927 int64_t value = ((insn >> 10) & 0xf800) | (insn & 0x7ff);
b80c7270
AM
1928 value = (value ^ 0x8000) - 0x8000;
1929 return value;
252b5132
RH
1930}
1931
0f873fd5
PB
1932static uint64_t
1933insert_vlensi (uint64_t insn,
1934 int64_t value,
b80c7270
AM
1935 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1936 const char **errmsg ATTRIBUTE_UNUSED)
252b5132 1937{
b80c7270
AM
1938 value = -value;
1939 return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
252b5132 1940}
0f873fd5
PB
1941static int64_t
1942extract_vlensi (uint64_t insn,
b80c7270 1943 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
9cf7e568 1944 int *invalid)
252b5132 1945{
0f873fd5 1946 int64_t value = ((insn >> 10) & 0xf800) | (insn & 0x7ff);
b80c7270
AM
1947 value = (value ^ 0x8000) - 0x8000;
1948 /* Don't use for disassembly. */
1949 *invalid = 1;
1950 return -value;
252b5132
RH
1951}
1952
b80c7270 1953/* The VLEUIMM field in an I16A form instruction. This is split. */
252b5132 1954
0f873fd5
PB
1955static uint64_t
1956insert_vleui (uint64_t insn,
1957 int64_t value,
b80c7270
AM
1958 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1959 const char **errmsg ATTRIBUTE_UNUSED)
252b5132 1960{
b80c7270 1961 return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
252b5132
RH
1962}
1963
0f873fd5
PB
1964static int64_t
1965extract_vleui (uint64_t insn,
b80c7270
AM
1966 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1967 int *invalid ATTRIBUTE_UNUSED)
252b5132 1968{
b80c7270
AM
1969 return ((insn >> 10) & 0xf800) | (insn & 0x7ff);
1970}
8427c424 1971
b80c7270
AM
1972/* The VLEUIMML field in an I16L form instruction. This is split. */
1973
0f873fd5
PB
1974static uint64_t
1975insert_vleil (uint64_t insn,
1976 int64_t value,
b80c7270
AM
1977 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1978 const char **errmsg ATTRIBUTE_UNUSED)
1979{
1980 return insn | ((value & 0xf800) << 5) | (value & 0x7ff);
252b5132
RH
1981}
1982
0f873fd5
PB
1983static int64_t
1984extract_vleil (uint64_t insn,
b80c7270
AM
1985 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1986 int *invalid ATTRIBUTE_UNUSED)
252b5132 1987{
b80c7270 1988 return ((insn >> 5) & 0xf800) | (insn & 0x7ff);
8ebac3aa 1989}
ba4e851b 1990
0f873fd5
PB
1991static uint64_t
1992insert_evuimm1_ex0 (uint64_t insn,
1993 int64_t value,
74081948
AF
1994 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
1995 const char **errmsg)
1996{
71553718
AM
1997 if (value <= 0 || value > 0x1f)
1998 *errmsg = _("UIMM = 00000 is illegal");
1999 return insn | ((value & 0x1f) << 11);
74081948
AF
2000}
2001
0f873fd5
PB
2002static int64_t
2003extract_evuimm1_ex0 (uint64_t insn,
74081948
AF
2004 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2005 int *invalid)
2006{
0f873fd5 2007 int64_t value = ((insn >> 11) & 0x1f);
74081948
AF
2008 if (value == 0)
2009 *invalid = 1;
2010
2011 return value;
2012}
2013
0f873fd5
PB
2014static uint64_t
2015insert_evuimm2_ex0 (uint64_t insn,
2016 int64_t value,
b80c7270
AM
2017 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2018 const char **errmsg)
8ebac3aa 2019{
71553718
AM
2020 if (value <= 0 || value > 0x3e)
2021 *errmsg = _("UIMM = 00000 is illegal");
2022 return insn | ((value & 0x3e) << 10);
252b5132
RH
2023}
2024
0f873fd5
PB
2025static int64_t
2026extract_evuimm2_ex0 (uint64_t insn,
b80c7270
AM
2027 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2028 int *invalid)
8ebac3aa 2029{
0f873fd5 2030 int64_t value = ((insn >> 10) & 0x3e);
b80c7270
AM
2031 if (value == 0)
2032 *invalid = 1;
8ebac3aa 2033
b80c7270 2034 return value;
8ebac3aa
AM
2035}
2036
0f873fd5
PB
2037static uint64_t
2038insert_evuimm4_ex0 (uint64_t insn,
2039 int64_t value,
b80c7270
AM
2040 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2041 const char **errmsg)
252b5132 2042{
71553718
AM
2043 if (value <= 0 || value > 0x7c)
2044 *errmsg = _("UIMM = 00000 is illegal");
2045 return insn | ((value & 0x7c) << 9);
252b5132
RH
2046}
2047
0f873fd5
PB
2048static int64_t
2049extract_evuimm4_ex0 (uint64_t insn,
b80c7270
AM
2050 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2051 int *invalid)
252b5132 2052{
0f873fd5 2053 int64_t value = ((insn >> 9) & 0x7c);
b80c7270 2054 if (value == 0)
252b5132 2055 *invalid = 1;
b80c7270 2056
252b5132
RH
2057 return value;
2058}
2059
0f873fd5
PB
2060static uint64_t
2061insert_evuimm8_ex0 (uint64_t insn,
2062 int64_t value,
b80c7270
AM
2063 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2064 const char **errmsg)
2065{
71553718
AM
2066 if (value <= 0 || value > 0xf8)
2067 *errmsg = _("UIMM = 00000 is illegal");
2068 return insn | ((value & 0xf8) << 8);
252b5132
RH
2069}
2070
0f873fd5
PB
2071static int64_t
2072extract_evuimm8_ex0 (uint64_t insn,
b80c7270
AM
2073 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2074 int *invalid)
252b5132 2075{
0f873fd5 2076 int64_t value = ((insn >> 8) & 0xf8);
b80c7270 2077 if (value == 0)
252b5132 2078 *invalid = 1;
252b5132 2079
b80c7270
AM
2080 return value;
2081}
a680de9a 2082
0f873fd5
PB
2083static uint64_t
2084insert_evuimm_lt8 (uint64_t insn,
2085 int64_t value,
74081948
AF
2086 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2087 const char **errmsg)
2088{
71553718
AM
2089 if (value < 0 || value > 7)
2090 *errmsg = _("UIMM values >7 are illegal");
2091 return insn | ((value & 0x7) << 11);
74081948
AF
2092}
2093
0f873fd5
PB
2094static int64_t
2095extract_evuimm_lt8 (uint64_t insn,
74081948
AF
2096 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2097 int *invalid)
2098{
0f873fd5 2099 int64_t value = ((insn >> 11) & 0x1f);
74081948
AF
2100 if (value > 7)
2101 *invalid = 1;
2102
2103 return value;
2104}
2105
0f873fd5
PB
2106static uint64_t
2107insert_evuimm_lt16 (uint64_t insn,
2108 int64_t value,
b80c7270
AM
2109 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2110 const char **errmsg)
a680de9a 2111{
71553718
AM
2112 if (value < 0 || value > 15)
2113 *errmsg = _("UIMM values >15 are illegal");
2114 return insn | ((value & 0xf) << 11);
a680de9a
PB
2115}
2116
0f873fd5
PB
2117static int64_t
2118extract_evuimm_lt16 (uint64_t insn,
b80c7270
AM
2119 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2120 int *invalid)
a680de9a 2121{
0f873fd5 2122 int64_t value = ((insn >> 11) & 0x1f);
b80c7270
AM
2123 if (value > 15)
2124 *invalid = 1;
a680de9a 2125
b80c7270
AM
2126 return value;
2127}
a680de9a 2128
0f873fd5
PB
2129static uint64_t
2130insert_rD_rS_even (uint64_t insn,
2131 int64_t value,
b80c7270
AM
2132 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2133 const char **errmsg)
a680de9a 2134{
71553718
AM
2135 if ((value & 0x1) != 0)
2136 *errmsg = _("GPR odd is illegal");
2137 return insn | ((value & 0x1e) << 21);
a680de9a
PB
2138}
2139
0f873fd5
PB
2140static int64_t
2141extract_rD_rS_even (uint64_t insn,
b80c7270
AM
2142 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2143 int *invalid)
a680de9a 2144{
0f873fd5 2145 int64_t value = ((insn >> 21) & 0x1f);
b80c7270
AM
2146 if ((value & 0x1) != 0)
2147 *invalid = 1;
2148
2149 return value;
a680de9a
PB
2150}
2151
0f873fd5
PB
2152static uint64_t
2153insert_off_lsp (uint64_t insn,
2154 int64_t value,
b80c7270
AM
2155 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2156 const char **errmsg)
a680de9a 2157{
71553718
AM
2158 if (value <= 0 || value > 0x3)
2159 *errmsg = _("invalid offset");
2160 return insn | (value & 0x3);
a680de9a
PB
2161}
2162
0f873fd5
PB
2163static int64_t
2164extract_off_lsp (uint64_t insn,
b80c7270
AM
2165 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2166 int *invalid)
a680de9a 2167{
0f873fd5 2168 int64_t value = (insn & 0x3);
b80c7270
AM
2169 if (value == 0)
2170 *invalid = 1;
2171
2172 return value;
a680de9a 2173}
74081948 2174
0f873fd5
PB
2175static uint64_t
2176insert_off_spe2 (uint64_t insn,
2177 int64_t value,
74081948
AF
2178 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2179 const char **errmsg)
2180{
71553718
AM
2181 if (value <= 0 || value > 0x7)
2182 *errmsg = _("invalid offset");
2183 return insn | (value & 0x7);
74081948
AF
2184}
2185
0f873fd5
PB
2186static int64_t
2187extract_off_spe2 (uint64_t insn,
74081948
AF
2188 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2189 int *invalid)
2190{
0f873fd5 2191 int64_t value = (insn & 0x7);
74081948
AF
2192 if (value == 0)
2193 *invalid = 1;
2194
2195 return value;
2196}
2197
0f873fd5
PB
2198static uint64_t
2199insert_Ddd (uint64_t insn,
2200 int64_t value,
74081948
AF
2201 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2202 const char **errmsg)
2203{
71553718
AM
2204 if (value < 0 || value > 0x7)
2205 *errmsg = _("invalid Ddd value");
2206 return insn | ((value & 0x3) << 11) | ((value & 0x4) >> 2);
74081948
AF
2207}
2208
0f873fd5
PB
2209static int64_t
2210extract_Ddd (uint64_t insn,
74081948
AF
2211 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2212 int *invalid ATTRIBUTE_UNUSED)
2213{
2214 return ((insn >> 11) & 0x3) | ((insn << 2) & 0x4);
2215}
9cf7e568
AM
2216
2217static uint64_t
2218insert_sxl (uint64_t insn,
2219 int64_t value,
2220 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2221 const char **errmsg ATTRIBUTE_UNUSED)
2222{
2223 return insn | ((value & 0x1) << 11);
2224}
2225
2226static int64_t
2227extract_sxl (uint64_t insn,
2228 ppc_cpu_t dialect ATTRIBUTE_UNUSED,
2229 int *invalid)
2230{
8acf1435 2231 /* Missing optional operands have a value of one. */
9cf7e568
AM
2232 if (*invalid < 0)
2233 return 1;
2234 return (insn >> 11) & 0x1;
2235}
b80c7270
AM
2236\f
2237/* The operands table.
a680de9a 2238
b80c7270 2239 The fields are bitm, shift, insert, extract, flags.
2fbfdc41 2240
b80c7270
AM
2241 We used to put parens around the various additions, like the one
2242 for BA just below. However, that caused trouble with feeble
2243 compilers with a limit on depth of a parenthesized expression, like
2244 (reportedly) the compiler in Microsoft Developer Studio 5. So we
2245 omit the parens, since the macros are never used in a context where
2246 the addition will be ambiguous. */
2247
2248const struct powerpc_operand powerpc_operands[] =
c168870a 2249{
b80c7270
AM
2250 /* The zero index is used to indicate the end of the list of
2251 operands. */
2252#define UNUSED 0
2253 { 0, 0, NULL, NULL, 0 },
2254
2255 /* The BA field in an XL form instruction. */
2256#define BA UNUSED + 1
2257 /* The BI field in a B form or XL form instruction. */
2258#define BI BA
2259#define BI_MASK (0x1f << 16)
2260 { 0x1f, 16, NULL, NULL, PPC_OPERAND_CR_BIT },
2261
98553ad3
PB
2262 /* The BT, BA and BB fields in a XL form instruction when they must all
2263 be the same. */
2264#define BTAB BA + 1
2265 { 0x1f, 21, insert_btab, extract_btab, PPC_OPERAND_CR_BIT },
b80c7270
AM
2266
2267 /* The BB field in an XL form instruction. */
98553ad3 2268#define BB BTAB + 1
b80c7270
AM
2269#define BB_MASK (0x1f << 11)
2270 { 0x1f, 11, NULL, NULL, PPC_OPERAND_CR_BIT },
2271
98553ad3
PB
2272 /* The BA and BB fields in a XL form instruction when they must be
2273 the same. */
2274#define BAB BB + 1
2275 { 0x1f, 16, insert_bab, extract_bab, PPC_OPERAND_CR_BIT },
2276
2277 /* The VRA and VRB fields in a VX form instruction when they must be the same.
2278 This is used for extended mnemonics like vmr. */
2279#define VAB BAB + 1
2280 { 0x1f, 16, insert_bab, extract_bab, PPC_OPERAND_VR },
2281
2282 /* The RA and RB fields in a VX form instruction when they must be the same.
2283 This is used for extended mnemonics like evmr. */
2284#define RAB VAB + 1
2285 { 0x1f, 16, insert_bab, extract_bab, PPC_OPERAND_GPR },
b80c7270
AM
2286
2287 /* The BD field in a B form instruction. The lower two bits are
2288 forced to zero. */
98553ad3 2289#define BD RAB + 1
b80c7270
AM
2290 { 0xfffc, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
2291
2292 /* The BD field in a B form instruction when absolute addressing is
2293 used. */
2294#define BDA BD + 1
2295 { 0xfffc, 0, NULL, NULL, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
2296
2297 /* The BD field in a B form instruction when the - modifier is used.
2298 This sets the y bit of the BO field appropriately. */
2299#define BDM BDA + 1
2300 { 0xfffc, 0, insert_bdm, extract_bdm,
2301 PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
2302
2303 /* The BD field in a B form instruction when the - modifier is used
2304 and absolute address is used. */
2305#define BDMA BDM + 1
2306 { 0xfffc, 0, insert_bdm, extract_bdm,
2307 PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
2308
2309 /* The BD field in a B form instruction when the + modifier is used.
2310 This sets the y bit of the BO field appropriately. */
2311#define BDP BDMA + 1
2312 { 0xfffc, 0, insert_bdp, extract_bdp,
2313 PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
2314
2315 /* The BD field in a B form instruction when the + modifier is used
2316 and absolute addressing is used. */
2317#define BDPA BDP + 1
2318 { 0xfffc, 0, insert_bdp, extract_bdp,
2319 PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
2320
2321 /* The BF field in an X or XL form instruction. */
2322#define BF BDPA + 1
2323 /* The CRFD field in an X form instruction. */
2324#define CRFD BF
2325 /* The CRD field in an XL form instruction. */
2326#define CRD BF
2327 { 0x7, 23, NULL, NULL, PPC_OPERAND_CR_REG },
2328
2329 /* The BF field in an X or XL form instruction. */
2330#define BFF BF + 1
2331 { 0x7, 23, NULL, NULL, 0 },
2332
aa3c112f
AM
2333 /* The ACC field in a VSX ACC 8LS:D-form instruction. */
2334#define ACC BFF + 1
2335 { 0x7, 23, NULL, NULL, PPC_OPERAND_ACC },
2336
b80c7270
AM
2337 /* An optional BF field. This is used for comparison instructions,
2338 in which an omitted BF field is taken as zero. */
aa3c112f 2339#define OBF ACC + 1
b80c7270
AM
2340 { 0x7, 23, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
2341
2342 /* The BFA field in an X or XL form instruction. */
2343#define BFA OBF + 1
2344 { 0x7, 18, NULL, NULL, PPC_OPERAND_CR_REG },
2345
2346 /* The BO field in a B form instruction. Certain values are
2347 illegal. */
2348#define BO BFA + 1
2349#define BO_MASK (0x1f << 21)
2350 { 0x1f, 21, insert_bo, extract_bo, 0 },
2351
aae9718e
PB
2352 /* The BO field in a B form instruction when the - modifier is used. */
2353#define BOM BO + 1
2354 { 0x1f, 21, insert_bom, extract_bom, 0 },
2355
2356 /* The BO field in a B form instruction when the + modifier is used. */
2357#define BOP BOM + 1
2358 { 0x1f, 21, insert_bop, extract_bop, 0 },
b80c7270
AM
2359
2360 /* The RM field in an X form instruction. */
aae9718e 2361#define RM BOP + 1
74081948 2362#define DD RM
b80c7270
AM
2363 { 0x3, 11, NULL, NULL, 0 },
2364
2365#define BH RM + 1
2366 { 0x3, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
2367
2368 /* The BT field in an X or XL form instruction. */
2369#define BT BH + 1
2370 { 0x1f, 21, NULL, NULL, PPC_OPERAND_CR_BIT },
2371
96a86c01
AM
2372 /* The BT field in a mtfsb0 or mtfsb1 instruction. */
2373#define BTF BT + 1
2374 { 0x1f, 21, NULL, NULL, PPC_OPERAND_CR_BIT | PPC_OPERAND_CR_REG },
2375
b80c7270 2376 /* The BI16 field in a BD8 form instruction. */
96a86c01 2377#define BI16 BTF + 1
b80c7270
AM
2378 { 0x3, 8, NULL, NULL, PPC_OPERAND_CR_BIT },
2379
2380 /* The BI32 field in a BD15 form instruction. */
2381#define BI32 BI16 + 1
2382 { 0xf, 16, NULL, NULL, PPC_OPERAND_CR_BIT },
98e69875 2383
b80c7270
AM
2384 /* The BO32 field in a BD15 form instruction. */
2385#define BO32 BI32 + 1
2386 { 0x3, 20, NULL, NULL, 0 },
c168870a 2387
b80c7270
AM
2388 /* The B8 field in a BD8 form instruction. */
2389#define B8 BO32 + 1
2390 { 0x1fe, -1, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
c168870a 2391
b80c7270
AM
2392 /* The B15 field in a BD15 form instruction. The lowest bit is
2393 forced to zero. */
2394#define B15 B8 + 1
2395 { 0xfffe, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
c168870a 2396
b80c7270
AM
2397 /* The B24 field in a BD24 form instruction. The lowest bit is
2398 forced to zero. */
2399#define B24 B15 + 1
2400 { 0x1fffffe, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
c168870a 2401
b80c7270
AM
2402 /* The condition register number portion of the BI field in a B form
2403 or XL form instruction. This is used for the extended
2404 conditional branch mnemonics, which set the lower two bits of the
2405 BI field. This field is optional. */
2406#define CR B24 + 1
2407 { 0x7, 18, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
c168870a 2408
b80c7270
AM
2409 /* The CRB field in an X form instruction. */
2410#define CRB CR + 1
2411 /* The MB field in an M form instruction. */
2412#define MB CRB
2413#define MB_MASK (0x1f << 6)
2414 { 0x1f, 6, NULL, NULL, 0 },
c168870a 2415
b80c7270
AM
2416 /* The CRD32 field in an XL form instruction. */
2417#define CRD32 CRB + 1
2418 { 0x3, 21, NULL, NULL, PPC_OPERAND_CR_REG },
c168870a 2419
b80c7270
AM
2420 /* The CRFS field in an X form instruction. */
2421#define CRFS CRD32 + 1
2422 { 0x7, 0, NULL, NULL, PPC_OPERAND_CR_REG },
b9c361e0 2423
b80c7270
AM
2424#define CRS CRFS + 1
2425 { 0x3, 18, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
b9c361e0 2426
b80c7270
AM
2427 /* The CT field in an X form instruction. */
2428#define CT CRS + 1
2429 /* The MO field in an mbar instruction. */
2430#define MO CT
2431 { 0x1f, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
b9c361e0 2432
b80c7270
AM
2433 /* The D field in a D form instruction. This is a displacement off
2434 a register, and implies that the next operand is a register in
2435 parentheses. */
2436#define D CT + 1
2437 { 0xffff, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
aea77599 2438
b80c7270
AM
2439 /* The D8 field in a D form instruction. This is a displacement off
2440 a register, and implies that the next operand is a register in
2441 parentheses. */
2442#define D8 D + 1
2443 { 0xff, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
7b934113 2444
b80c7270
AM
2445 /* The DCMX field in an X form instruction. */
2446#define DCMX D8 + 1
2447 { 0x7f, 16, NULL, NULL, 0 },
7b934113 2448
b80c7270
AM
2449 /* The split DCMX field in an X form instruction. */
2450#define DCMXS DCMX + 1
2451 { 0x7f, PPC_OPSHIFT_INV, insert_dcmxs, extract_dcmxs, 0 },
73f07bff 2452
b80c7270
AM
2453 /* The DQ field in a DQ form instruction. This is like D, but the
2454 lower four bits are forced to zero. */
2455#define DQ DCMXS + 1
2456 { 0xfff0, 0, NULL, NULL,
2457 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DQ },
73f07bff 2458
b80c7270
AM
2459 /* The DS field in a DS form instruction. This is like D, but the
2460 lower two bits are forced to zero. */
2461#define DS DQ + 1
2462 { 0xfffc, 0, NULL, NULL,
2463 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
7b934113 2464
8acf1435
PB
2465 /* The D field in an 8-byte D form prefix instruction. This is a displacement
2466 off a register, and implies that the next operand is a register in
2467 parentheses. */
2468#define D34 DS + 1
0e62b37a 2469 { UINT64_C(0x3ffffffff), PPC_OPSHIFT_INV, insert_d34, extract_d34,
8acf1435
PB
2470 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
2471
2472 /* The SI field in an 8-byte D form prefix instruction. */
2473#define SI34 D34 + 1
0e62b37a 2474 { UINT64_C(0x3ffffffff), PPC_OPSHIFT_INV, insert_d34, extract_d34, PPC_OPERAND_SIGNED },
8acf1435
PB
2475
2476 /* The NSI field in an 8-byte D form prefix instruction. This is the
2477 same as the SI34 field, only negated. */
2478#define NSI34 SI34 + 1
0e62b37a 2479 { UINT64_C(0x3ffffffff), PPC_OPSHIFT_INV, insert_nsi34, extract_nsi34,
8acf1435
PB
2480 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
2481
6edbfd3b
AM
2482 /* The IMM32 field in a vector splat immediate prefix instruction. */
2483#define IMM32 NSI34 + 1
2484 { 0xffffffff, PPC_OPSHIFT_INV, insert_imm32, extract_imm32, 0},
2485
2486 /* The UIM field in a vector permute extended prefix instruction. */
2487#define UIM3 IMM32 + 1
2488 { 0x7, 32, NULL, NULL, 0},
2489
ec40e91c
AM
2490 /* The UIM field in a vector eval prefix instruction. */
2491#define UIM8 UIM3 + 1
2492 { 0xff, 32, NULL, NULL, 0},
2493
6edbfd3b 2494 /* The IX field in xxsplti32dx. */
ec40e91c 2495#define IX UIM8 + 1
6edbfd3b
AM
2496 { 0x1, 17, NULL, NULL, 0 },
2497
aa3c112f
AM
2498 /* The PMSK field in GER rank 8 prefix instructions. */
2499#define PMSK8 IX + 1
2500 { 0xff, 40, NULL, NULL, 0 },
2501
2502 /* The PMSK field in GER rank 4 prefix instructions. */
2503#define PMSK4 PMSK8 + 1
2504 { 0xf, 44, NULL, NULL, 0 },
2505
2506 /* The PMSK field in GER rank 2 prefix instructions. */
2507#define PMSK2 PMSK4 + 1
2508 { 0x3, 46, NULL, NULL, 0 },
2509
2510 /* The XMSK field in GER prefix instructions. */
2511#define XMSK PMSK2 + 1
2512 { 0xf, 36, NULL, NULL, 0 },
2513
2514 /* The YMSK field in GER prefix instructions. */
2515#define YMSK XMSK + 1
2516 { 0xf, 32, NULL, NULL, 0 },
2517
2518 /* The YMSK field in 64-bit GER prefix instructions. */
2519#define YMSK2 YMSK + 1
2520 { 0x3, 34, NULL, NULL, 0 },
2521
b80c7270
AM
2522 /* The DUIS or BHRBE fields in a XFX form instruction, 10 bits
2523 unsigned imediate */
aa3c112f 2524#define DUIS YMSK2 + 1
b80c7270
AM
2525#define BHRBE DUIS
2526 { 0x3ff, 11, NULL, NULL, 0 },
aea77599 2527
aae7fcb8
PB
2528 /* The split DW field in a X form instruction. */
2529#define DW DUIS + 1
2530 { -1, PPC_OPSHIFT_INV, insert_dw, extract_dw,
2531 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED},
2532
b80c7270 2533 /* The split D field in a DX form instruction. */
aae7fcb8 2534#define DXD DW + 1
b80c7270
AM
2535 { 0xffff, PPC_OPSHIFT_INV, insert_dxd, extract_dxd,
2536 PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT},
7b934113 2537
b80c7270
AM
2538 /* The split ND field in a DX form instruction.
2539 This is the same as the DX field, only negated. */
2540#define NDXD DXD + 1
2541 { 0xffff, PPC_OPSHIFT_INV, insert_dxdn, extract_dxdn,
2542 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT},
7b934113 2543
b80c7270
AM
2544 /* The E field in a wrteei instruction. */
2545 /* And the W bit in the pair singles instructions. */
2546 /* And the ST field in a VX form instruction. */
2547#define E NDXD + 1
2548#define PSW E
2549#define ST E
2550 { 0x1, 15, NULL, NULL, 0 },
aea77599 2551
b80c7270
AM
2552 /* The FL1 field in a POWER SC form instruction. */
2553#define FL1 E + 1
2554 /* The U field in an X form instruction. */
2555#define U FL1
2556 { 0xf, 12, NULL, NULL, 0 },
73f07bff 2557
b80c7270
AM
2558 /* The FL2 field in a POWER SC form instruction. */
2559#define FL2 FL1 + 1
2560 { 0x7, 2, NULL, NULL, 0 },
73f07bff 2561
b80c7270
AM
2562 /* The FLM field in an XFL form instruction. */
2563#define FLM FL2 + 1
2564 { 0xff, 17, NULL, NULL, 0 },
73f07bff 2565
b80c7270
AM
2566 /* The FRA field in an X or A form instruction. */
2567#define FRA FLM + 1
2568#define FRA_MASK (0x1f << 16)
2569 { 0x1f, 16, NULL, NULL, PPC_OPERAND_FPR },
252b5132 2570
b80c7270
AM
2571 /* The FRAp field of DFP instructions. */
2572#define FRAp FRA + 1
2573 { 0x1e, 16, NULL, NULL, PPC_OPERAND_FPR },
252b5132 2574
b80c7270
AM
2575 /* The FRB field in an X or A form instruction. */
2576#define FRB FRAp + 1
2577#define FRB_MASK (0x1f << 11)
2578 { 0x1f, 11, NULL, NULL, PPC_OPERAND_FPR },
2579
2580 /* The FRBp field of DFP instructions. */
2581#define FRBp FRB + 1
2582 { 0x1e, 11, NULL, NULL, PPC_OPERAND_FPR },
252b5132 2583
b80c7270
AM
2584 /* The FRC field in an A form instruction. */
2585#define FRC FRBp + 1
2586#define FRC_MASK (0x1f << 6)
2587 { 0x1f, 6, NULL, NULL, PPC_OPERAND_FPR },
252b5132 2588
b80c7270
AM
2589 /* The FRS field in an X form instruction or the FRT field in a D, X
2590 or A form instruction. */
2591#define FRS FRC + 1
2592#define FRT FRS
2593 { 0x1f, 21, NULL, NULL, PPC_OPERAND_FPR },
252b5132 2594
b80c7270
AM
2595 /* The FRSp field of stfdp or the FRTp field of lfdp and DFP
2596 instructions. */
2597#define FRSp FRS + 1
2598#define FRTp FRSp
2599 { 0x1e, 21, NULL, NULL, PPC_OPERAND_FPR },
252b5132 2600
b80c7270
AM
2601 /* The FXM field in an XFX instruction. */
2602#define FXM FRSp + 1
2603 { 0xff, 12, insert_fxm, extract_fxm, 0 },
252b5132 2604
b80c7270
AM
2605 /* Power4 version for mfcr. */
2606#define FXM4 FXM + 1
9cf7e568 2607 { 0xff, 12, insert_fxm, extract_fxm, PPC_OPERAND_OPTIONAL },
252b5132 2608
b80c7270 2609 /* The IMM20 field in an LI instruction. */
9cf7e568 2610#define IMM20 FXM4 + 1
b80c7270 2611 { 0xfffff, PPC_OPSHIFT_INV, insert_li20, extract_li20, PPC_OPERAND_SIGNED},
252b5132 2612
b80c7270
AM
2613 /* The L field in a D or X form instruction. */
2614#define L IMM20 + 1
2615 { 0x1, 21, NULL, NULL, 0 },
252b5132 2616
b80c7270
AM
2617 /* The optional L field in tlbie and tlbiel instructions. */
2618#define LOPT L + 1
2619 /* The R field in a HTM X form instruction. */
2620#define HTM_R LOPT
2621 { 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
252b5132 2622
afef4fe9
PB
2623 /* The optional L field in the paste. instruction. This is similar to LOPT
2624 above, but with a default value of 1. */
2625#define L1OPT LOPT + 1
2626 { 0x1, 21, insert_l1opt, extract_l1opt, PPC_OPERAND_OPTIONAL },
2627
b80c7270 2628 /* The optional (for 32-bit) L field in cmp[l][i] instructions. */
afef4fe9 2629#define L32OPT L1OPT + 1
b80c7270 2630 { 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL32 },
252b5132 2631
3d205eb4 2632 /* The 2-bit L or WC field in an X (sync, dcbf or wait) form instruction. */
b80c7270 2633#define L2OPT L32OPT + 1
3d205eb4
PB
2634#define LS L2OPT
2635#define WC L2OPT
2636 { 0x3, 21, insert_ls, extract_ls, PPC_OPERAND_OPTIONAL },
252b5132 2637
b80c7270
AM
2638 /* The LEV field in a POWER SVC / POWER9 SCV form instruction. */
2639#define SVC_LEV L2OPT + 1
2640 { 0x7f, 5, NULL, NULL, 0 },
252b5132 2641
b80c7270
AM
2642 /* The LEV field in an SC form instruction. */
2643#define LEV SVC_LEV + 1
2644 { 0x7f, 5, NULL, NULL, PPC_OPERAND_OPTIONAL },
252b5132 2645
b80c7270
AM
2646 /* The LI field in an I form instruction. The lower two bits are
2647 forced to zero. */
2648#define LI LEV + 1
2649 { 0x3fffffc, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
252b5132 2650
b80c7270
AM
2651 /* The LI field in an I form instruction when used as an absolute
2652 address. */
2653#define LIA LI + 1
2654 { 0x3fffffc, 0, NULL, NULL, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
252b5132 2655
3d205eb4
PB
2656 /* The 3-bit L field in a sync or dcbf instruction. */
2657#define LS3 LIA + 1
2658#define L3OPT LS3
2659 { 0x7, 21, insert_ls, extract_ls, PPC_OPERAND_OPTIONAL },
252b5132 2660
b80c7270 2661 /* The ME field in an M form instruction. */
3d205eb4 2662#define ME LS3 + 1
b80c7270
AM
2663#define ME_MASK (0x1f << 1)
2664 { 0x1f, 1, NULL, NULL, 0 },
989993d8 2665
b80c7270
AM
2666 /* The MB and ME fields in an M form instruction expressed a single
2667 operand which is a bitmask indicating which bits to select. This
2668 is a two operand form using PPC_OPERAND_NEXT. See the
2669 description in opcode/ppc.h for what this means. */
2670#define MBE ME + 1
2671 { 0x1f, 6, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
2672 { -1, 0, insert_mbe, extract_mbe, 0 },
989993d8 2673
b80c7270
AM
2674 /* The MB or ME field in an MD or MDS form instruction. The high
2675 bit is wrapped to the low end. */
2676#define MB6 MBE + 2
2677#define ME6 MB6
2678#define MB6_MASK (0x3f << 5)
2679 { 0x3f, 5, insert_mb6, extract_mb6, 0 },
989993d8 2680
b80c7270
AM
2681 /* The NB field in an X form instruction. The value 32 is stored as
2682 0. */
2683#define NB MB6 + 1
2684 { 0x1f, 11, NULL, extract_nb, PPC_OPERAND_PLUS1 },
252b5132 2685
b80c7270
AM
2686 /* The NBI field in an lswi instruction, which has special value
2687 restrictions. The value 32 is stored as 0. */
2688#define NBI NB + 1
2689 { 0x1f, 11, insert_nbi, extract_nb, PPC_OPERAND_PLUS1 },
252b5132 2690
b80c7270
AM
2691 /* The NSI field in a D form instruction. This is the same as the
2692 SI field, only negated. */
2693#define NSI NBI + 1
2694 { 0xffff, 0, insert_nsi, extract_nsi,
2695 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
252b5132 2696
b80c7270
AM
2697 /* The NSI field in a D form instruction when we accept a wide range
2698 of positive values. */
2699#define NSISIGNOPT NSI + 1
2700 { 0xffff, 0, insert_nsi, extract_nsi,
2701 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
252b5132 2702
b80c7270
AM
2703 /* The RA field in an D, DS, DQ, X, XO, M, or MDS form instruction. */
2704#define RA NSISIGNOPT + 1
2705#define RA_MASK (0x1f << 16)
2706 { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR },
252b5132 2707
b80c7270
AM
2708 /* As above, but 0 in the RA field means zero, not r0. */
2709#define RA0 RA + 1
2710 { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR_0 },
73f07bff 2711
8acf1435
PB
2712 /* Similar to above, but optional. */
2713#define PRA0 RA0 + 1
2714 { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR_0 | PPC_OPERAND_OPTIONAL },
2715
b80c7270
AM
2716 /* The RA field in the DQ form lq or an lswx instruction, which have
2717 special value restrictions. */
8acf1435 2718#define RAQ PRA0 + 1
b80c7270
AM
2719#define RAX RAQ
2720 { 0x1f, 16, insert_raq, extract_raq, PPC_OPERAND_GPR_0 },
73f07bff 2721
8acf1435
PB
2722 /* Similar to above, but optional. */
2723#define PRAQ RAQ + 1
2724 { 0x1f, 16, insert_raq, extract_raq,
2725 PPC_OPERAND_GPR_0 | PPC_OPERAND_OPTIONAL },
2726
2727 /* The R field in an 8-byte D, DS, DQ or X form prefix instruction. */
2728#define PCREL PRAQ + 1
2729#define PCREL_MASK (1ULL << 52)
2730 { 0x1, 52, insert_pcrel, extract_pcrel, PPC_OPERAND_OPTIONAL },
2731
2732#define PCREL0 PCREL + 1
2733 { 0x1, 52, insert_pcrel, extract_pcrel0, PPC_OPERAND_OPTIONAL },
2734
b80c7270
AM
2735 /* The RA field in a D or X form instruction which is an updating
2736 load, which means that the RA field may not be zero and may not
2737 equal the RT field. */
8acf1435 2738#define RAL PCREL0 + 1
b80c7270 2739 { 0x1f, 16, insert_ral, extract_ral, PPC_OPERAND_GPR_0 },
252b5132 2740
b80c7270
AM
2741 /* The RA field in an lmw instruction, which has special value
2742 restrictions. */
2743#define RAM RAL + 1
2744 { 0x1f, 16, insert_ram, extract_ram, PPC_OPERAND_GPR_0 },
252b5132 2745
b80c7270
AM
2746 /* The RA field in a D or X form instruction which is an updating
2747 store or an updating floating point load, which means that the RA
2748 field may not be zero. */
2749#define RAS RAM + 1
2750 { 0x1f, 16, insert_ras, extract_ras, PPC_OPERAND_GPR_0 },
73f07bff 2751
b80c7270
AM
2752 /* The RA field of the tlbwe, dccci and iccci instructions,
2753 which are optional. */
2754#define RAOPT RAS + 1
2755 { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
73f07bff 2756
b80c7270
AM
2757 /* The RB field in an X, XO, M, or MDS form instruction. */
2758#define RB RAOPT + 1
2759#define RB_MASK (0x1f << 11)
2760 { 0x1f, 11, NULL, NULL, PPC_OPERAND_GPR },
adadcc0c 2761
98553ad3
PB
2762 /* The RS and RB fields in an X form instruction when they must be the same.
2763 This is used for extended mnemonics like mr. */
2764#define RSB RB + 1
2765 { 0x1f, 11, insert_rsb, extract_rsb, PPC_OPERAND_GPR },
adadcc0c 2766
b80c7270
AM
2767 /* The RB field in an lswx instruction, which has special value
2768 restrictions. */
98553ad3 2769#define RBX RSB + 1
b80c7270 2770 { 0x1f, 11, insert_rbx, extract_rbx, PPC_OPERAND_GPR },
adadcc0c 2771
b80c7270
AM
2772 /* The RB field of the dccci and iccci instructions, which are optional. */
2773#define RBOPT RBX + 1
2774 { 0x1f, 11, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
73f07bff 2775
b80c7270
AM
2776 /* The RC register field in an maddld, maddhd or maddhdu instruction. */
2777#define RC RBOPT + 1
2778 { 0x1f, 6, NULL, NULL, PPC_OPERAND_GPR },
73f07bff 2779
b80c7270
AM
2780 /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
2781 instruction or the RT field in a D, DS, X, XFX or XO form
2782 instruction. */
2783#define RS RC + 1
2784#define RT RS
2785#define RT_MASK (0x1f << 21)
2786#define RD RS
2787 { 0x1f, 21, NULL, NULL, PPC_OPERAND_GPR },
252b5132 2788
b80c7270
AM
2789#define RD_EVEN RS + 1
2790#define RS_EVEN RD_EVEN
2791 { 0x1f, 21, insert_rD_rS_even, extract_rD_rS_even, PPC_OPERAND_GPR },
252b5132 2792
b80c7270
AM
2793 /* The RS and RT fields of the DS form stq and DQ form lq instructions,
2794 which have special value restrictions. */
2795#define RSQ RS_EVEN + 1
2796#define RTQ RSQ
2797#define Q_MASK (1 << 21)
2798 { 0x1e, 21, NULL, NULL, PPC_OPERAND_GPR },
73f07bff 2799
b80c7270
AM
2800 /* The RS field of the tlbwe instruction, which is optional. */
2801#define RSO RSQ + 1
2802#define RTO RSO
2803 { 0x1f, 21, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
73f07bff 2804
b80c7270
AM
2805 /* The RX field of the SE_RR form instruction. */
2806#define RX RSO + 1
2807 { 0x1f, PPC_OPSHIFT_INV, insert_rx, extract_rx, PPC_OPERAND_GPR },
252b5132 2808
b80c7270
AM
2809 /* The ARX field of the SE_RR form instruction. */
2810#define ARX RX + 1
2811 { 0x1f, PPC_OPSHIFT_INV, insert_arx, extract_arx, PPC_OPERAND_GPR },
252b5132 2812
b80c7270
AM
2813 /* The RY field of the SE_RR form instruction. */
2814#define RY ARX + 1
2815#define RZ RY
2816 { 0x1f, PPC_OPSHIFT_INV, insert_ry, extract_ry, PPC_OPERAND_GPR },
252b5132 2817
b80c7270
AM
2818 /* The ARY field of the SE_RR form instruction. */
2819#define ARY RY + 1
2820 { 0x1f, PPC_OPSHIFT_INV, insert_ary, extract_ary, PPC_OPERAND_GPR },
989993d8 2821
b80c7270
AM
2822 /* The SCLSCI8 field in a D form instruction. */
2823#define SCLSCI8 ARY + 1
2824 { 0xffffffff, PPC_OPSHIFT_INV, insert_sci8, extract_sci8, 0 },
989993d8 2825
b80c7270
AM
2826 /* The SCLSCI8N field in a D form instruction. This is the same as the
2827 SCLSCI8 field, only negated. */
2828#define SCLSCI8N SCLSCI8 + 1
2829 { 0xffffffff, PPC_OPSHIFT_INV, insert_sci8n, extract_sci8n,
2830 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
989993d8 2831
b80c7270
AM
2832 /* The SD field of the SD4 form instruction. */
2833#define SE_SD SCLSCI8N + 1
2834 { 0xf, 8, NULL, NULL, PPC_OPERAND_PARENS },
73f07bff 2835
b80c7270
AM
2836 /* The SD field of the SD4 form instruction, for halfword. */
2837#define SE_SDH SE_SD + 1
71553718 2838 { 0x1e, 7, NULL, NULL, PPC_OPERAND_PARENS },
73f07bff 2839
b80c7270
AM
2840 /* The SD field of the SD4 form instruction, for word. */
2841#define SE_SDW SE_SDH + 1
71553718 2842 { 0x3c, 6, NULL, NULL, PPC_OPERAND_PARENS },
b9c361e0 2843
b80c7270
AM
2844 /* The SH field in an X or M form instruction. */
2845#define SH SE_SDW + 1
2846#define SH_MASK (0x1f << 11)
2847 /* The other UIMM field in a EVX form instruction. */
2848#define EVUIMM SH
2849 /* The FC field in an atomic X form instruction. */
2850#define FC SH
6edbfd3b 2851#define UIM5 SH
b80c7270 2852 { 0x1f, 11, NULL, NULL, 0 },
b9c361e0 2853
74081948
AF
2854#define EVUIMM_LT8 SH + 1
2855 { 0x1f, 11, insert_evuimm_lt8, extract_evuimm_lt8, 0 },
2856
2857#define EVUIMM_LT16 EVUIMM_LT8 + 1
b80c7270 2858 { 0x1f, 11, insert_evuimm_lt16, extract_evuimm_lt16, 0 },
b9c361e0 2859
b80c7270
AM
2860 /* The SI field in a HTM X form instruction. */
2861#define HTM_SI EVUIMM_LT16 + 1
2862 { 0x1f, 11, NULL, NULL, PPC_OPERAND_SIGNED },
943d398f 2863
b80c7270
AM
2864 /* The SH field in an MD form instruction. This is split. */
2865#define SH6 HTM_SI + 1
2866#define SH6_MASK ((0x1f << 11) | (1 << 1))
2867 { 0x3f, PPC_OPSHIFT_INV, insert_sh6, extract_sh6, 0 },
b9c361e0 2868
b80c7270
AM
2869 /* The SH field of some variants of the tlbre and tlbwe
2870 instructions, and the ELEV field of the e_sc instruction. */
2871#define SHO SH6 + 1
2872#define ELEV SHO
2873 { 0x1f, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
b9c361e0 2874
b80c7270
AM
2875 /* The SI field in a D form instruction. */
2876#define SI SHO + 1
2877 { 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNED },
b9c361e0 2878
b80c7270
AM
2879 /* The SI field in a D form instruction when we accept a wide range
2880 of positive values. */
2881#define SISIGNOPT SI + 1
2882 { 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
b9c361e0 2883
b80c7270
AM
2884 /* The SI8 field in a D form instruction. */
2885#define SI8 SISIGNOPT + 1
2886 { 0xff, 0, NULL, NULL, PPC_OPERAND_SIGNED },
b9c361e0 2887
b80c7270
AM
2888 /* The SPR field in an XFX form instruction. This is flipped--the
2889 lower 5 bits are stored in the upper 5 and vice- versa. */
2890#define SPR SI8 + 1
2891#define PMR SPR
2892#define TMR SPR
2893#define SPR_MASK (0x3ff << 11)
2894 { 0x3ff, 11, insert_spr, extract_spr, PPC_OPERAND_SPR },
b9c361e0 2895
b80c7270
AM
2896 /* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
2897#define SPRBAT SPR + 1
fa758a70
AC
2898#define SPRBAT_MASK (0xc1 << 11)
2899 { 0x7, PPC_OPSHIFT_INV, insert_sprbat, extract_sprbat, PPC_OPERAND_SPR },
2900
2901 /* The GQR index number in an XFX form m[ft]gqr instruction. */
2902#define SPRGQR SPRBAT + 1
2903#define SPRGQR_MASK (0x7 << 16)
2904 { 0x7, 16, NULL, NULL, PPC_OPERAND_GQR },
b9c361e0 2905
b80c7270 2906 /* The SPRG register number in an XFX form m[ft]sprg instruction. */
fa758a70 2907#define SPRG SPRGQR + 1
b80c7270 2908 { 0x1f, 16, insert_sprg, extract_sprg, PPC_OPERAND_SPR },
b9c361e0 2909
b80c7270
AM
2910 /* The SR field in an X form instruction. */
2911#define SR SPRG + 1
2912 /* The 4-bit UIMM field in a VX form instruction. */
2913#define UIMM4 SR
2914 { 0xf, 16, NULL, NULL, 0 },
b9c361e0 2915
b80c7270
AM
2916 /* The STRM field in an X AltiVec form instruction. */
2917#define STRM SR + 1
2918 /* The T field in a tlbilx form instruction. */
2919#define T STRM
2920 /* The L field in wclr instructions. */
2921#define L2 STRM
2922 { 0x3, 21, NULL, NULL, 0 },
252b5132 2923
b80c7270
AM
2924 /* The ESYNC field in an X (sync) form instruction. */
2925#define ESYNC STRM + 1
2926 { 0xf, 16, insert_esync, extract_esync, PPC_OPERAND_OPTIONAL },
252b5132 2927
b80c7270
AM
2928 /* The SV field in a POWER SC form instruction. */
2929#define SV ESYNC + 1
2930 { 0x3fff, 2, NULL, NULL, 0 },
252b5132 2931
b80c7270
AM
2932 /* The TBR field in an XFX form instruction. This is like the SPR
2933 field, but it is optional. */
2934#define TBR SV + 1
2935 { 0x3ff, 11, insert_tbr, extract_tbr,
9cf7e568 2936 PPC_OPERAND_SPR | PPC_OPERAND_OPTIONAL },
252b5132 2937
b80c7270 2938 /* The TO field in a D or X form instruction. */
9cf7e568 2939#define TO TBR + 1
b80c7270
AM
2940#define DUI TO
2941#define TO_MASK (0x1f << 21)
2942 { 0x1f, 21, NULL, NULL, 0 },
252b5132 2943
b80c7270
AM
2944 /* The UI field in a D form instruction. */
2945#define UI TO + 1
2946 { 0xffff, 0, NULL, NULL, 0 },
252b5132 2947
b80c7270
AM
2948#define UISIGNOPT UI + 1
2949 { 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNOPT },
da99ee72 2950
b80c7270
AM
2951 /* The IMM field in an SE_IM5 instruction. */
2952#define UI5 UISIGNOPT + 1
2953 { 0x1f, 4, NULL, NULL, 0 },
da99ee72 2954
b80c7270
AM
2955 /* The OIMM field in an SE_OIM5 instruction. */
2956#define OIMM5 UI5 + 1
71553718 2957 { 0x1f, 4, insert_oimm, extract_oimm, PPC_OPERAND_PLUS1 },
da99ee72 2958
b80c7270
AM
2959 /* The UI7 field in an SE_LI instruction. */
2960#define UI7 OIMM5 + 1
2961 { 0x7f, 4, NULL, NULL, 0 },
da99ee72 2962
b80c7270
AM
2963 /* The VA field in a VA, VX or VXR form instruction. */
2964#define VA UI7 + 1
2965 { 0x1f, 16, NULL, NULL, PPC_OPERAND_VR },
da99ee72 2966
b80c7270
AM
2967 /* The VB field in a VA, VX or VXR form instruction. */
2968#define VB VA + 1
2969 { 0x1f, 11, NULL, NULL, PPC_OPERAND_VR },
da99ee72 2970
b80c7270
AM
2971 /* The VC field in a VA form instruction. */
2972#define VC VB + 1
2973 { 0x1f, 6, NULL, NULL, PPC_OPERAND_VR },
252b5132 2974
b80c7270
AM
2975 /* The VD or VS field in a VA, VX, VXR or X form instruction. */
2976#define VD VC + 1
2977#define VS VD
2978 { 0x1f, 21, NULL, NULL, PPC_OPERAND_VR },
252b5132 2979
b80c7270
AM
2980 /* The SIMM field in a VX form instruction, and TE in Z form. */
2981#define SIMM VD + 1
2982#define TE SIMM
2983 { 0x1f, 16, NULL, NULL, PPC_OPERAND_SIGNED},
252b5132 2984
b80c7270
AM
2985 /* The UIMM field in a VX form instruction. */
2986#define UIMM SIMM + 1
2987#define DCTL UIMM
2988 { 0x1f, 16, NULL, NULL, 0 },
9b4e5766 2989
b80c7270
AM
2990 /* The 3-bit UIMM field in a VX form instruction. */
2991#define UIMM3 UIMM + 1
2992 { 0x7, 16, NULL, NULL, 0 },
9b4e5766 2993
b80c7270
AM
2994 /* The 6-bit UIM field in a X form instruction. */
2995#define UIM6 UIMM3 + 1
2996 { 0x3f, 16, NULL, NULL, 0 },
9b4e5766 2997
b80c7270
AM
2998 /* The SIX field in a VX form instruction. */
2999#define SIX UIM6 + 1
74081948 3000#define MMMM SIX
b80c7270 3001 { 0xf, 11, NULL, NULL, 0 },
9b4e5766 3002
b80c7270
AM
3003 /* The PS field in a VX form instruction. */
3004#define PS SIX + 1
3005 { 0x1, 9, NULL, NULL, 0 },
a680de9a 3006
6edbfd3b
AM
3007 /* The SH field in a vector shift double by bit immediate instruction. */
3008#define SH3 PS + 1
3009 { 0x7, 6, NULL, NULL, 0 },
3010
b80c7270 3011 /* The SHB field in a VA form instruction. */
6edbfd3b 3012#define SHB SH3 + 1
b80c7270 3013 { 0xf, 6, NULL, NULL, 0 },
a680de9a 3014
b80c7270 3015 /* The other UIMM field in a half word EVX form instruction. */
74081948
AF
3016#define EVUIMM_1 SHB + 1
3017 { 0x1f, 11, NULL, NULL, PPC_OPERAND_PARENS },
3018
3019#define EVUIMM_1_EX0 EVUIMM_1 + 1
3020 { 0x1f, 11, insert_evuimm1_ex0, extract_evuimm1_ex0, PPC_OPERAND_PARENS },
3021
3022#define EVUIMM_2 EVUIMM_1_EX0 + 1
b80c7270 3023 { 0x3e, 10, NULL, NULL, PPC_OPERAND_PARENS },
9b4e5766 3024
b80c7270
AM
3025#define EVUIMM_2_EX0 EVUIMM_2 + 1
3026 { 0x3e, 10, insert_evuimm2_ex0, extract_evuimm2_ex0, PPC_OPERAND_PARENS },
9b4e5766 3027
b80c7270
AM
3028 /* The other UIMM field in a word EVX form instruction. */
3029#define EVUIMM_4 EVUIMM_2_EX0 + 1
3030 { 0x7c, 9, NULL, NULL, PPC_OPERAND_PARENS },
9b4e5766 3031
b80c7270
AM
3032#define EVUIMM_4_EX0 EVUIMM_4 + 1
3033 { 0x7c, 9, insert_evuimm4_ex0, extract_evuimm4_ex0, PPC_OPERAND_PARENS },
9b4e5766 3034
b80c7270
AM
3035 /* The other UIMM field in a double EVX form instruction. */
3036#define EVUIMM_8 EVUIMM_4_EX0 + 1
3037 { 0xf8, 8, NULL, NULL, PPC_OPERAND_PARENS },
9b4e5766 3038
b80c7270
AM
3039#define EVUIMM_8_EX0 EVUIMM_8 + 1
3040 { 0xf8, 8, insert_evuimm8_ex0, extract_evuimm8_ex0, PPC_OPERAND_PARENS },
9b4e5766 3041
b80c7270
AM
3042 /* The WS or DRM field in an X form instruction. */
3043#define WS EVUIMM_8_EX0 + 1
3044#define DRM WS
74081948
AF
3045 /* The NNN field in a VX form instruction for SPE2 */
3046#define NNN WS
b80c7270 3047 { 0x7, 11, NULL, NULL, 0 },
9b4e5766 3048
b80c7270
AM
3049 /* PowerPC paired singles extensions. */
3050 /* W bit in the pair singles instructions for x type instructions. */
3051#define PSWM WS + 1
3052 /* The BO16 field in a BD8 form instruction. */
3053#define BO16 PSWM
3054 { 0x1, 10, 0, 0, 0 },
9b4e5766 3055
b80c7270
AM
3056 /* IDX bits for quantization in the pair singles instructions. */
3057#define PSQ PSWM + 1
3058 { 0x7, 12, 0, 0, PPC_OPERAND_GQR },
066be9f7 3059
b80c7270
AM
3060 /* IDX bits for quantization in the pair singles x-type instructions. */
3061#define PSQM PSQ + 1
3062 { 0x7, 7, 0, 0, PPC_OPERAND_GQR },
066be9f7 3063
b80c7270
AM
3064 /* Smaller D field for quantization in the pair singles instructions. */
3065#define PSD PSQM + 1
3066 { 0xfff, 0, 0, 0, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
066be9f7 3067
b80c7270
AM
3068 /* The L field in an mtmsrd or A form instruction or R or W in an
3069 X form. */
3070#define A_L PSD + 1
3071#define W A_L
3072#define X_R A_L
3073 { 0x1, 16, NULL, NULL, PPC_OPERAND_OPTIONAL },
066be9f7 3074
b80c7270
AM
3075 /* The RMC or CY field in a Z23 form instruction. */
3076#define RMC A_L + 1
3077#define CY RMC
3078 { 0x3, 9, NULL, NULL, 0 },
066be9f7 3079
b80c7270 3080#define R RMC + 1
fdefed7c 3081#define MP R
b80c7270 3082 { 0x1, 16, NULL, NULL, 0 },
066be9f7 3083
b80c7270
AM
3084#define RIC R + 1
3085 { 0x3, 18, NULL, NULL, PPC_OPERAND_OPTIONAL },
7b934113 3086
b80c7270
AM
3087#define PRS RIC + 1
3088 { 0x1, 17, NULL, NULL, PPC_OPERAND_OPTIONAL },
b9c361e0 3089
b80c7270
AM
3090#define SP PRS + 1
3091 { 0x3, 19, NULL, NULL, 0 },
b9c361e0 3092
b80c7270
AM
3093#define S SP + 1
3094 { 0x1, 20, NULL, NULL, 0 },
b9c361e0 3095
b80c7270
AM
3096 /* The S field in a XL form instruction. */
3097#define SXL S + 1
9cf7e568 3098 { 0x1, 11, insert_sxl, extract_sxl, PPC_OPERAND_OPTIONAL },
b80c7270
AM
3099
3100 /* SH field starting at bit position 16. */
9cf7e568 3101#define SH16 SXL + 1
b80c7270
AM
3102 /* The DCM and DGM fields in a Z form instruction. */
3103#define DCM SH16
3104#define DGM DCM
3105 { 0x3f, 10, NULL, NULL, 0 },
3106
3107 /* The EH field in larx instruction. */
3108#define EH SH16 + 1
3109 { 0x1, 0, NULL, NULL, PPC_OPERAND_OPTIONAL },
b9c361e0 3110
b80c7270
AM
3111 /* The L field in an mtfsf or XFL form instruction. */
3112 /* The A field in a HTM X form instruction. */
3113#define XFL_L EH + 1
3114#define HTM_A XFL_L
3115 { 0x1, 25, NULL, NULL, PPC_OPERAND_OPTIONAL},
b9c361e0 3116
b80c7270
AM
3117 /* Xilinx APU related masks and macros */
3118#define FCRT XFL_L + 1
3119#define FCRT_MASK (0x1f << 21)
3120 { 0x1f, 21, 0, 0, PPC_OPERAND_FCR },
b9c361e0 3121
b80c7270
AM
3122 /* Xilinx FSL related masks and macros */
3123#define FSL FCRT + 1
3124#define FSL_MASK (0x1f << 11)
3125 { 0x1f, 11, 0, 0, PPC_OPERAND_FSL },
b9c361e0 3126
b80c7270
AM
3127 /* Xilinx UDI related masks and macros */
3128#define URT FSL + 1
3129 { 0x1f, 21, 0, 0, PPC_OPERAND_UDI },
b9c361e0 3130
b80c7270
AM
3131#define URA URT + 1
3132 { 0x1f, 16, 0, 0, PPC_OPERAND_UDI },
b9c361e0 3133
b80c7270
AM
3134#define URB URA + 1
3135 { 0x1f, 11, 0, 0, PPC_OPERAND_UDI },
b9c361e0 3136
b80c7270
AM
3137#define URC URB + 1
3138 { 0x1f, 6, 0, 0, PPC_OPERAND_UDI },
e3c2f928 3139
b80c7270
AM
3140 /* The VLESIMM field in a D form instruction. */
3141#define VLESIMM URC + 1
3142 { 0xffff, PPC_OPSHIFT_INV, insert_vlesi, extract_vlesi,
3143 PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
e3c2f928 3144
b80c7270
AM
3145 /* The VLENSIMM field in a D form instruction. */
3146#define VLENSIMM VLESIMM + 1
3147 { 0xffff, PPC_OPSHIFT_INV, insert_vlensi, extract_vlensi,
3148 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
e3c2f928 3149
b80c7270
AM
3150 /* The VLEUIMM field in a D form instruction. */
3151#define VLEUIMM VLENSIMM + 1
3152 { 0xffff, PPC_OPSHIFT_INV, insert_vleui, extract_vleui, 0 },
e3c2f928 3153
b80c7270
AM
3154 /* The VLEUIMML field in a D form instruction. */
3155#define VLEUIMML VLEUIMM + 1
3156 { 0xffff, PPC_OPSHIFT_INV, insert_vleil, extract_vleil, 0 },
e3c2f928 3157
b80c7270
AM
3158 /* The XT and XS fields in an XX1 or XX3 form instruction. This is
3159 split. */
3160#define XS6 VLEUIMML + 1
3161#define XT6 XS6
3162 { 0x3f, PPC_OPSHIFT_INV, insert_xt6, extract_xt6, PPC_OPERAND_VSR },
e3c2f928 3163
b80c7270
AM
3164 /* The XT and XS fields in an DQ form VSX instruction. This is split. */
3165#define XSQ6 XT6 + 1
3166#define XTQ6 XSQ6
3167 { 0x3f, PPC_OPSHIFT_INV, insert_xtq6, extract_xtq6, PPC_OPERAND_VSR },
e3c2f928 3168
94ba9882
AM
3169 /* The split XTp field in a vector paired instruction. */
3170#define XTP XSQ6 + 1
3171 { 0x3e, PPC_OPSHIFT_INV, insert_xtp, extract_xtp, PPC_OPERAND_VSR },
3172
6edbfd3b
AM
3173#define XTS XTP + 1
3174 { 0x3f, PPC_OPSHIFT_INV, insert_xts, extract_xts, PPC_OPERAND_VSR },
3175
8acf1435 3176 /* The XT field in a plxv instruction. Runs into the OP field. */
6edbfd3b 3177#define XTOP XTS + 1
8acf1435
PB
3178 { 0x3f, 21, NULL, NULL, PPC_OPERAND_VSR },
3179
b80c7270 3180 /* The XA field in an XX3 form instruction. This is split. */
8acf1435 3181#define XA6 XTOP + 1
b80c7270 3182 { 0x3f, PPC_OPSHIFT_INV, insert_xa6, extract_xa6, PPC_OPERAND_VSR },
e3c2f928 3183
aa3c112f
AM
3184 /* The XA field in an MMA XX3 form instruction. This is split and
3185 must not overlap with the ACC operand. */
3186#define XA6a XA6 + 1
3187 { 0x3f, PPC_OPSHIFT_INV, insert_xa6a, extract_xa6a, PPC_OPERAND_VSR },
3188
3189 /* The XAp field in an MMA XX3 form instruction. This is split.
3190 This is like XA6a, but must be even. */
3191#define XA6ap XA6a + 1
3192 { 0x3e, PPC_OPSHIFT_INV, insert_xa6a, extract_xa6a, PPC_OPERAND_VSR },
3193
b80c7270 3194 /* The XB field in an XX2 or XX3 form instruction. This is split. */
aa3c112f 3195#define XB6 XA6ap + 1
b80c7270 3196 { 0x3f, PPC_OPSHIFT_INV, insert_xb6, extract_xb6, PPC_OPERAND_VSR },
e3c2f928 3197
aa3c112f
AM
3198 /* The XB field in an XX3 form instruction. This is split and
3199 must not overlap with the ACC operand. */
3200#define XB6a XB6 + 1
3201 { 0x3f, PPC_OPSHIFT_INV, insert_xb6a, extract_xb6a, PPC_OPERAND_VSR },
3202
98553ad3
PB
3203 /* The XA and XB fields in an XX3 form instruction when they must be the same.
3204 This is used in extended mnemonics like xvmovdp. This is split. */
aa3c112f 3205#define XAB6 XB6a + 1
98553ad3 3206 { 0x3f, PPC_OPSHIFT_INV, insert_xab6, extract_xab6, PPC_OPERAND_VSR },
e3c2f928 3207
b80c7270 3208 /* The XC field in an XX4 form instruction. This is split. */
98553ad3 3209#define XC6 XAB6 + 1
b80c7270 3210 { 0x3f, PPC_OPSHIFT_INV, insert_xc6, extract_xc6, PPC_OPERAND_VSR },
e3c2f928 3211
b80c7270
AM
3212 /* The DM or SHW field in an XX3 form instruction. */
3213#define DM XC6 + 1
3214#define SHW DM
3215 { 0x3, 8, NULL, NULL, 0 },
e3c2f928 3216
b80c7270
AM
3217 /* The DM field in an extended mnemonic XX3 form instruction. */
3218#define DMEX DM + 1
3219 { 0x3, 8, insert_dm, extract_dm, 0 },
e3c2f928 3220
b80c7270
AM
3221 /* The UIM field in an XX2 form instruction. */
3222#define UIM DMEX + 1
3223 /* The 2-bit UIMM field in a VX form instruction. */
3224#define UIMM2 UIM
3225 /* The 2-bit L field in a darn instruction. */
3226#define LRAND UIM
3227 { 0x3, 16, NULL, NULL, 0 },
e3c2f928 3228
b80c7270
AM
3229#define ERAT_T UIM + 1
3230 { 0x7, 21, NULL, NULL, 0 },
e3c2f928 3231
b80c7270
AM
3232#define IH ERAT_T + 1
3233 { 0x7, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
e3c2f928 3234
3d205eb4
PB
3235 /* The 2-bit SC or PL field in an X form instruction. */
3236#define SC2 IH + 1
3237#define PL SC2
3238 { 0x3, 16, insert_pl, extract_pl, PPC_OPERAND_OPTIONAL },
3239
b80c7270 3240 /* The 8-bit IMM8 field in a XX1 form instruction. */
3d205eb4 3241#define IMM8 SC2 + 1
b80c7270 3242 { 0xff, 11, NULL, NULL, PPC_OPERAND_SIGNOPT },
e3c2f928 3243
b80c7270
AM
3244#define VX_OFF IMM8 + 1
3245 { 0x3, 0, insert_off_lsp, extract_off_lsp, 0 },
74081948
AF
3246
3247#define VX_OFF_SPE2 VX_OFF + 1
3248 { 0x7, 0, insert_off_spe2, extract_off_spe2, 0 },
3249
3250#define BBB VX_OFF_SPE2 + 1
3251 { 0x7, 13, NULL, NULL, 0 },
3252
3253#define DDD BBB + 1
3254#define VX_MASK_DDD (VX_MASK & ~0x1)
3255 { 0x7, PPC_OPSHIFT_INV, insert_Ddd, extract_Ddd, 0 },
3256
3257#define HH DDD + 1
3258 { 0x3, 13, NULL, NULL, 0 },
b80c7270
AM
3259};
3260
3261const unsigned int num_powerpc_operands = (sizeof (powerpc_operands)
3262 / sizeof (powerpc_operands[0]));
252b5132
RH
3263\f
3264/* Macros used to form opcodes. */
3265
3266/* The main opcode. */
0f873fd5 3267#define OP(x) ((((uint64_t)(x)) & 0x3f) << 26)
252b5132
RH
3268#define OP_MASK OP (0x3f)
3269
dd7efa79
PB
3270/* The prefix opcode. */
3271#define PREFIX_OP (1ULL << 58)
3272
3273/* The 2-bit prefix form. */
3274#define PREFIX_FORM(x) ((x & 3ULL) << 56)
3275
3276#define SUFFIX_MASK ((1ULL << 32) - 1)
3277#define PREFIX_MASK (SUFFIX_MASK << 32)
3278
8acf1435
PB
3279/* Prefix insn, eight byte load/store form 8LS. */
3280#define P8LS (PREFIX_OP | PREFIX_FORM (0))
3281
6edbfd3b
AM
3282/* Prefix insn, eight byte register to register form 8RR. */
3283#define P8RR (PREFIX_OP | PREFIX_FORM (1))
3284
8acf1435
PB
3285/* Prefix insn, modified load/store form MLS. */
3286#define PMLS (PREFIX_OP | PREFIX_FORM (2))
3287
dd7efa79
PB
3288/* Prefix insn, modified register to register form MRR. */
3289#define PMRR (PREFIX_OP | PREFIX_FORM (3))
3290
aa3c112f
AM
3291/* Prefix insn, modified masked immediate register to register form MMIRR. */
3292#define PMMIRR (PREFIX_OP | PREFIX_FORM (3) | (9ULL << 52))
3293
8acf1435
PB
3294/* An 8-byte D form prefix instruction. */
3295#define P_D_MASK (((-1ULL << 50) & ~PCREL_MASK) | OP_MASK)
3296
3297/* The same as P_D_MASK, but with the RA and PCREL fields specified. */
3298#define P_DRAPCREL_MASK (P_D_MASK | PCREL_MASK | RA_MASK)
3299
aa3c112f
AM
3300/* Mask for prefix X form instructions. */
3301#define P_X_MASK (PREFIX_MASK | X_MASK)
3302#define P_XX1_MASK (PREFIX_MASK | XX1_MASK)
3303
6edbfd3b
AM
3304/* Mask for prefix vector permute insns. */
3305#define P_XX4_MASK (PREFIX_MASK | XX4_MASK)
3306#define P_UXX4_MASK (P_XX4_MASK & ~(7ULL << 32))
ec40e91c 3307#define P_U8XX4_MASK (P_XX4_MASK & ~(0xffULL << 32))
6edbfd3b 3308
aa3c112f
AM
3309/* MMIRR:XX3-form 8-byte outer product instructions. */
3310#define P_GER_MASK ((-1ULL << 40) | XX3_MASK | (3 << 21) | 1)
3311#define P_GER2_MASK (P_GER_MASK & ~(3ULL << 46))
3312#define P_GER4_MASK (P_GER_MASK & ~(15ULL << 44))
3313#define P_GER8_MASK (P_GER_MASK & ~(255ULL << 40))
3314#define P_GER64_MASK (P_GER_MASK | (3ULL << 32))
3315
6edbfd3b
AM
3316/* Vector splat immediate op. */
3317#define VSOP(op, xop) (OP (op) | (xop << 17))
3318#define P_VS_MASK ((-1ULL << 48) | VSOP (0x3f, 0xf))
3319#define P_VSI_MASK ((-1ULL << 48) | VSOP (0x3f, 0xe))
3320
252b5132
RH
3321/* The main opcode combined with a trap code in the TO field of a D
3322 form instruction. Used for extended mnemonics for the trap
3323 instructions. */
0f873fd5 3324#define OPTO(x,to) (OP (x) | ((((uint64_t)(to)) & 0x1f) << 21))
252b5132
RH
3325#define OPTO_MASK (OP_MASK | TO_MASK)
3326
3327/* The main opcode combined with a comparison size bit in the L field
3328 of a D form or X form instruction. Used for extended mnemonics for
3329 the comparison instructions. */
0f873fd5 3330#define OPL(x,l) (OP (x) | ((((uint64_t)(l)) & 1) << 21))
252b5132
RH
3331#define OPL_MASK OPL (0x3f,1)
3332
b9c361e0
JL
3333/* The main opcode combined with an update code in D form instruction.
3334 Used for extended mnemonics for VLE memory instructions. */
0f873fd5 3335#define OPVUP(x,vup) (OP (x) | ((((uint64_t)(vup)) & 0xff) << 8))
b9c361e0
JL
3336#define OPVUP_MASK OPVUP (0x3f, 0xff)
3337
b80c7270
AM
3338/* The main opcode combined with an update code and the RT fields
3339 specified in D form instruction. Used for VLE volatile context
3340 save/restore instructions. */
3341#define OPVUPRT(x,vup,rt) \
3342 (OPVUP (x, vup) \
0f873fd5 3343 | ((((uint64_t)(rt)) & 0x1f) << 21))
dfdaec14
AJ
3344#define OPVUPRT_MASK OPVUPRT (0x3f, 0xff, 0x1f)
3345
252b5132 3346/* An A form instruction. */
b80c7270
AM
3347#define A(op, xop, rc) \
3348 (OP (op) \
0f873fd5
PB
3349 | ((((uint64_t)(xop)) & 0x1f) << 1) \
3350 | (((uint64_t)(rc)) & 1))
252b5132
RH
3351#define A_MASK A (0x3f, 0x1f, 1)
3352
3353/* An A_MASK with the FRB field fixed. */
3354#define AFRB_MASK (A_MASK | FRB_MASK)
3355
3356/* An A_MASK with the FRC field fixed. */
3357#define AFRC_MASK (A_MASK | FRC_MASK)
3358
3359/* An A_MASK with the FRA and FRC fields fixed. */
3360#define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
3361
702f0fb4 3362/* An AFRAFRC_MASK, but with L bit clear. */
0f873fd5 3363#define AFRALFRC_MASK (AFRAFRC_MASK & ~((uint64_t) 1 << 16))
702f0fb4 3364
252b5132 3365/* A B form instruction. */
b80c7270
AM
3366#define B(op, aa, lk) \
3367 (OP (op) \
0f873fd5 3368 | ((((uint64_t)(aa)) & 1) << 1) \
b80c7270 3369 | ((lk) & 1))
252b5132
RH
3370#define B_MASK B (0x3f, 1, 1)
3371
b9c361e0 3372/* A BD8 form instruction. This is a 16-bit instruction. */
b80c7270 3373#define BD8(op, aa, lk) \
0f873fd5 3374 (((((uint64_t)(op)) & 0x3f) << 10) \
b80c7270
AM
3375 | (((aa) & 1) << 9) \
3376 | (((lk) & 1) << 8))
b9c361e0
JL
3377#define BD8_MASK BD8 (0x3f, 1, 1)
3378
3379/* Another BD8 form instruction. This is a 16-bit instruction. */
0f873fd5 3380#define BD8IO(op) ((((uint64_t)(op)) & 0x1f) << 11)
b9c361e0
JL
3381#define BD8IO_MASK BD8IO (0x1f)
3382
3383/* A BD8 form instruction for simplified mnemonics. */
3384#define EBD8IO(op, bo, bi) (BD8IO ((op)) | ((bo) << 10) | ((bi) << 8))
3385/* A mask that excludes BO32 and BI32. */
3386#define EBD8IO1_MASK 0xf800
3387/* A mask that includes BO32 and excludes BI32. */
3388#define EBD8IO2_MASK 0xfc00
3389/* A mask that include BO32 AND BI32. */
3390#define EBD8IO3_MASK 0xff00
3391
3392/* A BD15 form instruction. */
b80c7270
AM
3393#define BD15(op, aa, lk) \
3394 (OP (op) \
0f873fd5 3395 | ((((uint64_t)(aa)) & 0xf) << 22) \
b80c7270 3396 | ((lk) & 1))
b9c361e0
JL
3397#define BD15_MASK BD15 (0x3f, 0xf, 1)
3398
3399/* A BD15 form instruction for extended conditional branch mnemonics. */
b80c7270 3400#define EBD15(op, aa, bo, lk) \
2480b6fa 3401 (((op) & 0x3fu) << 26) \
b80c7270
AM
3402 | (((aa) & 0xf) << 22) \
3403 | (((bo) & 0x3) << 20) \
3404 | ((lk) & 1)
b9c361e0
JL
3405#define EBD15_MASK 0xfff00001
3406
b80c7270
AM
3407/* A BD15 form instruction for extended conditional branch mnemonics
3408 with BI. */
3409#define EBD15BI(op, aa, bo, bi, lk) \
2480b6fa 3410 ((((op) & 0x3fu) << 26) \
b80c7270
AM
3411 | (((aa) & 0xf) << 22) \
3412 | (((bo) & 0x3) << 20) \
3413 | (((bi) & 0x3) << 16) \
3414 | ((lk) & 1))
3415
b9c361e0
JL
3416#define EBD15BI_MASK 0xfff30001
3417
3418/* A BD24 form instruction. */
b80c7270
AM
3419#define BD24(op, aa, lk) \
3420 (OP (op) \
0f873fd5 3421 | ((((uint64_t)(aa)) & 1) << 25) \
b80c7270 3422 | ((lk) & 1))
b9c361e0
JL
3423#define BD24_MASK BD24 (0x3f, 1, 1)
3424
252b5132 3425/* A B form instruction setting the BO field. */
b80c7270
AM
3426#define BBO(op, bo, aa, lk) \
3427 (B ((op), (aa), (lk)) \
0f873fd5 3428 | ((((uint64_t)(bo)) & 0x1f) << 21))
252b5132
RH
3429#define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
3430
3431/* A BBO_MASK with the y bit of the BO field removed. This permits
3432 matching a conditional branch regardless of the setting of the y
94efba12 3433 bit. Similarly for the 'at' bits used for power4 branch hints. */
0f873fd5
PB
3434#define Y_MASK (((uint64_t) 1) << 21)
3435#define AT1_MASK (((uint64_t) 3) << 21)
3436#define AT2_MASK (((uint64_t) 9) << 21)
802a735e
AM
3437#define BBOY_MASK (BBO_MASK &~ Y_MASK)
3438#define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
252b5132
RH
3439
3440/* A B form instruction setting the BO field and the condition bits of
3441 the BI field. */
3442#define BBOCB(op, bo, cb, aa, lk) \
0f873fd5 3443 (BBO ((op), (bo), (aa), (lk)) | ((((uint64_t)(cb)) & 0x3) << 16))
252b5132
RH
3444#define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
3445
3446/* A BBOCB_MASK with the y bit of the BO field removed. */
3447#define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
802a735e
AM
3448#define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
3449#define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
252b5132
RH
3450
3451/* A BBOYCB_MASK in which the BI field is fixed. */
3452#define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
802a735e 3453#define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
252b5132 3454
b9c361e0 3455/* A VLE C form instruction. */
0f873fd5 3456#define C_LK(x, lk) (((((uint64_t)(x)) & 0x7fff) << 1) | ((lk) & 1))
b9c361e0 3457#define C_LK_MASK C_LK(0x7fff, 1)
0f873fd5 3458#define C(x) ((((uint64_t)(x)) & 0xffff))
b9c361e0
JL
3459#define C_MASK C(0xffff)
3460
23976049 3461/* An Context form instruction. */
0f873fd5 3462#define CTX(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x7))
fdd12ef3 3463#define CTX_MASK CTX(0x3f, 0x7)
23976049
EZ
3464
3465/* An User Context form instruction. */
0f873fd5 3466#define UCTX(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x1f))
fdd12ef3 3467#define UCTX_MASK UCTX(0x3f, 0x1f)
23976049 3468
252b5132
RH
3469/* The main opcode mask with the RA field clear. */
3470#define DRA_MASK (OP_MASK | RA_MASK)
3471
a680de9a
PB
3472/* A DQ form VSX instruction. */
3473#define DQX(op, xop) (OP (op) | ((xop) & 0x7))
3474#define DQX_MASK DQX (0x3f, 7)
3475
94ba9882
AM
3476/* A DQ form VSX vector paired instruction. */
3477#define DQXP(op, xop) (OP (op) | ((xop) & 0xf))
3478#define DQXP_MASK DQXP (0x3f, 0xf)
3479
252b5132
RH
3480/* A DS form instruction. */
3481#define DSO(op, xop) (OP (op) | ((xop) & 0x3))
3482#define DS_MASK DSO (0x3f, 3)
3483
a680de9a 3484/* An DX form instruction. */
0f873fd5 3485#define DX(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x1f) << 1))
a680de9a 3486#define DX_MASK DX (0x3f, 0x1f)
1437d063
PB
3487/* An DX form instruction with the D bits specified. */
3488#define NODX_MASK (DX_MASK | 0x1fffc1)
a680de9a 3489
23976049 3490/* An EVSEL form instruction. */
0f873fd5 3491#define EVSEL(op, xop) (OP (op) | (((uint64_t)(xop)) & 0xff) << 3)
23976049
EZ
3492#define EVSEL_MASK EVSEL(0x3f, 0xff)
3493
b9c361e0 3494/* An IA16 form instruction. */
0f873fd5 3495#define IA16(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x1f) << 11)
b9c361e0
JL
3496#define IA16_MASK IA16(0x3f, 0x1f)
3497
3498/* An I16A form instruction. */
0f873fd5 3499#define I16A(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x1f) << 11)
b9c361e0
JL
3500#define I16A_MASK I16A(0x3f, 0x1f)
3501
3502/* An I16L form instruction. */
0f873fd5 3503#define I16L(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x1f) << 11)
b9c361e0
JL
3504#define I16L_MASK I16L(0x3f, 0x1f)
3505
3506/* An IM7 form instruction. */
0f873fd5 3507#define IM7(op) ((((uint64_t)(op)) & 0x1f) << 11)
b9c361e0
JL
3508#define IM7_MASK IM7(0x1f)
3509
252b5132
RH
3510/* An M form instruction. */
3511#define M(op, rc) (OP (op) | ((rc) & 1))
3512#define M_MASK M (0x3f, 1)
3513
b9c361e0 3514/* An LI20 form instruction. */
0f873fd5 3515#define LI20(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x1) << 15)
b9c361e0
JL
3516#define LI20_MASK LI20(0x3f, 0x1)
3517
252b5132 3518/* An M form instruction with the ME field specified. */
b80c7270
AM
3519#define MME(op, me, rc) \
3520 (M ((op), (rc)) \
0f873fd5 3521 | ((((uint64_t)(me)) & 0x1f) << 1))
252b5132
RH
3522
3523/* An M_MASK with the MB and ME fields fixed. */
3524#define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
3525
3526/* An M_MASK with the SH and ME fields fixed. */
3527#define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
3528
3529/* An MD form instruction. */
b80c7270
AM
3530#define MD(op, xop, rc) \
3531 (OP (op) \
0f873fd5 3532 | ((((uint64_t)(xop)) & 0x7) << 2) \
b80c7270 3533 | ((rc) & 1))
252b5132
RH
3534#define MD_MASK MD (0x3f, 0x7, 1)
3535
3536/* An MD_MASK with the MB field fixed. */
3537#define MDMB_MASK (MD_MASK | MB6_MASK)
3538
3539/* An MD_MASK with the SH field fixed. */
3540#define MDSH_MASK (MD_MASK | SH6_MASK)
3541
3542/* An MDS form instruction. */
b80c7270
AM
3543#define MDS(op, xop, rc) \
3544 (OP (op) \
0f873fd5 3545 | ((((uint64_t)(xop)) & 0xf) << 1) \
b80c7270 3546 | ((rc) & 1))
252b5132
RH
3547#define MDS_MASK MDS (0x3f, 0xf, 1)
3548
3549/* An MDS_MASK with the MB field fixed. */
3550#define MDSMB_MASK (MDS_MASK | MB6_MASK)
3551
3552/* An SC form instruction. */
b80c7270
AM
3553#define SC(op, sa, lk) \
3554 (OP (op) \
0f873fd5 3555 | ((((uint64_t)(sa)) & 1) << 1) \
b80c7270
AM
3556 | ((lk) & 1))
3557#define SC_MASK \
3558 (OP_MASK \
0f873fd5
PB
3559 | (((uint64_t) 0x3ff) << 16) \
3560 | (((uint64_t) 1) << 1) \
b80c7270 3561 | 1)
252b5132 3562
b9c361e0 3563/* An SCI8 form instruction. */
0f873fd5 3564#define SCI8(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x1f) << 11))
b9c361e0
JL
3565#define SCI8_MASK SCI8(0x3f, 0x1f)
3566
3567/* An SCI8 form instruction. */
b80c7270
AM
3568#define SCI8BF(op, fop, xop) \
3569 (OP (op) \
0f873fd5 3570 | ((((uint64_t)(xop)) & 0x1f) << 11) \
b80c7270 3571 | (((fop) & 7) << 23))
b9c361e0
JL
3572#define SCI8BF_MASK SCI8BF(0x3f, 7, 0x1f)
3573
3574/* An SD4 form instruction. This is a 16-bit instruction. */
0f873fd5 3575#define SD4(op) ((((uint64_t)(op)) & 0xf) << 12)
b9c361e0
JL
3576#define SD4_MASK SD4(0xf)
3577
3578/* An SE_IM5 form instruction. This is a 16-bit instruction. */
b80c7270 3579#define SE_IM5(op, xop) \
0f873fd5 3580 (((((uint64_t)(op)) & 0x3f) << 10) \
b80c7270 3581 | (((xop) & 0x1) << 9))
b9c361e0
JL
3582#define SE_IM5_MASK SE_IM5(0x3f, 1)
3583
3584/* An SE_R form instruction. This is a 16-bit instruction. */
b80c7270 3585#define SE_R(op, xop) \
0f873fd5 3586 (((((uint64_t)(op)) & 0x3f) << 10) \
b80c7270 3587 | (((xop) & 0x3f) << 4))
b9c361e0
JL
3588#define SE_R_MASK SE_R(0x3f, 0x3f)
3589
3590/* An SE_RR form instruction. This is a 16-bit instruction. */
b80c7270 3591#define SE_RR(op, xop) \
0f873fd5 3592 (((((uint64_t)(op)) & 0x3f) << 10) \
b80c7270 3593 | (((xop) & 0x3) << 8))
b9c361e0
JL
3594#define SE_RR_MASK SE_RR(0x3f, 3)
3595
3596/* A VX form instruction. */
0f873fd5 3597#define VX(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x7ff))
786e2c0f 3598
112290ab 3599/* The mask for an VX form instruction. */
786e2c0f
C
3600#define VX_MASK VX(0x3f, 0x7ff)
3601
e3c2f928 3602/* A VX LSP form instruction. */
0f873fd5 3603#define VX_LSP(op, xop) (OP (op) | (((uint64_t)(xop)) & 0xffff))
e3c2f928
AF
3604
3605/* The mask for an VX LSP form instruction. */
3606#define VX_LSP_MASK VX_LSP(0x3f, 0xffff)
3607#define VX_LSP_OFF_MASK VX_LSP(0x3f, 0x7fc)
3608
74081948
AF
3609/* Additional format of VX SPE2 form instruction. */
3610#define VX_RA_CONST(op, xop, bits11_15) \
3611 (OP (op) \
0f873fd5
PB
3612 | (((uint64_t)(bits11_15) & 0x1f) << 16) \
3613 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3614#define VX_RA_CONST_MASK VX_RA_CONST(0x3f, 0x7ff, 0x1f)
3615
3616#define VX_RB_CONST(op, xop, bits16_20) \
3617 (OP (op) \
0f873fd5
PB
3618 | (((uint64_t)(bits16_20) & 0x1f) << 11) \
3619 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3620#define VX_RB_CONST_MASK VX_RB_CONST(0x3f, 0x7ff, 0x1f)
3621
3622#define VX_OFF_SPE2_MASK VX(0x3f, 0x7f8)
3623
3624#define VX_SPE_CRFD(op, xop, bits9_10) \
3625 (OP (op) \
0f873fd5
PB
3626 | (((uint64_t)(bits9_10) & 0x3) << 21) \
3627 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3628#define VX_SPE_CRFD_MASK VX_SPE_CRFD(0x3f, 0x7ff, 0x3)
3629
3630#define VX_SPE2_CLR(op, xop, bit16) \
3631 (OP (op) \
0f873fd5
PB
3632 | (((uint64_t)(bit16) & 0x1) << 15) \
3633 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3634#define VX_SPE2_CLR_MASK VX_SPE2_CLR(0x3f, 0x7ff, 0x1)
3635
3636#define VX_SPE2_SPLATB(op, xop, bits19_20) \
3637 (OP (op) \
0f873fd5
PB
3638 | (((uint64_t)(bits19_20) & 0x3) << 11) \
3639 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3640#define VX_SPE2_SPLATB_MASK VX_SPE2_SPLATB(0x3f, 0x7ff, 0x3)
3641
3642#define VX_SPE2_OCTET(op, xop, bits16_17) \
3643 (OP (op) \
0f873fd5
PB
3644 | (((uint64_t)(bits16_17) & 0x3) << 14) \
3645 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3646#define VX_SPE2_OCTET_MASK VX_SPE2_OCTET(0x3f, 0x7ff, 0x7)
3647
3648#define VX_SPE2_DDHH(op, xop, bit16) \
3649 (OP (op) \
0f873fd5
PB
3650 | (((uint64_t)(bit16) & 0x1) << 15) \
3651 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3652#define VX_SPE2_DDHH_MASK VX_SPE2_DDHH(0x3f, 0x7ff, 0x1)
3653
3654#define VX_SPE2_HH(op, xop, bit16, bits19_20) \
3655 (OP (op) \
0f873fd5
PB
3656 | (((uint64_t)(bit16) & 0x1) << 15) \
3657 | (((uint64_t)(bits19_20) & 0x3) << 11) \
3658 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3659#define VX_SPE2_HH_MASK VX_SPE2_HH(0x3f, 0x7ff, 0x1, 0x3)
3660
3661#define VX_SPE2_EVMAR(op, xop) \
3662 (OP (op) \
0f873fd5
PB
3663 | ((uint64_t)(0x1) << 11) \
3664 | (((uint64_t)(xop)) & 0x7ff))
74081948
AF
3665#define VX_SPE2_EVMAR_MASK \
3666 (VX_SPE2_EVMAR(0x3f, 0x7ff) \
0f873fd5 3667 | ((uint64_t)(0x1) << 11))
74081948 3668
fb048c26
PB
3669/* A VX_MASK with the VA field fixed. */
3670#define VXVA_MASK (VX_MASK | (0x1f << 16))
3671
3672/* A VX_MASK with the VB field fixed. */
3673#define VXVB_MASK (VX_MASK | (0x1f << 11))
3674
3675/* A VX_MASK with the VA and VB fields fixed. */
3676#define VXVAVB_MASK (VX_MASK | (0x1f << 16) | (0x1f << 11))
3677
3678/* A VX_MASK with the VD and VA fields fixed. */
3679#define VXVDVA_MASK (VX_MASK | (0x1f << 21) | (0x1f << 16))
3680
3681/* A VX_MASK with a UIMM4 field. */
3682#define VXUIMM4_MASK (VX_MASK | (0x1 << 20))
3683
3684/* A VX_MASK with a UIMM3 field. */
3685#define VXUIMM3_MASK (VX_MASK | (0x3 << 19))
3686
3687/* A VX_MASK with a UIMM2 field. */
3688#define VXUIMM2_MASK (VX_MASK | (0x7 << 18))
3689
c0637f3a
PB
3690/* A VX_MASK with a PS field. */
3691#define VXPS_MASK (VX_MASK & ~(0x1 << 9))
3692
a680de9a 3693/* A VX_MASK with the VA field fixed with a PS field. */
fdefed7c
AM
3694#define VXVAPS_MASK (VXVA_MASK & ~(0x1 << 9))
3695
3696/* A VX_MASK with the VA field fixed with a MP field. */
3697#define VXVAM_MASK (VXVA_MASK & ~(0x1 << 16))
a680de9a 3698
c7d7aea2
AM
3699/* A VX_MASK for instructions using a BF field. */
3700#define VXBF_MASK (VX_MASK | (3 << 21))
3701
6edbfd3b
AM
3702/* A VX_MASK for instructions with an RC field. */
3703#define VXRC_MASK (VX_MASK & ~(0x1f << 6))
3704
3705/* A VX_MASK for instructions with a SH field. */
3706#define VXSH_MASK (VX_MASK & ~(0x7 << 6))
3707
b9c361e0 3708/* A VA form instruction. */
0f873fd5 3709#define VXA(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x03f))
786e2c0f 3710
112290ab 3711/* The mask for an VA form instruction. */
2613489e 3712#define VXA_MASK VXA(0x3f, 0x3f)
786e2c0f 3713
382c72e9
PB
3714/* A VXA_MASK with a SHB field. */
3715#define VXASHB_MASK (VXA_MASK | (1 << 10))
3716
b9c361e0 3717/* A VXR form instruction. */
b80c7270
AM
3718#define VXR(op, xop, rc) \
3719 (OP (op) \
0f873fd5
PB
3720 | (((uint64_t)(rc) & 1) << 10) \
3721 | (((uint64_t)(xop)) & 0x3ff))
786e2c0f 3722
112290ab 3723/* The mask for a VXR form instruction. */
786e2c0f
C
3724#define VXR_MASK VXR(0x3f, 0x3ff, 1)
3725
a680de9a
PB
3726/* A VX form instruction with a VA tertiary opcode. */
3727#define VXVA(op, xop, vaop) (VX(op,xop) | (((vaop) & 0x1f) << 16))
3728
0f873fd5 3729#define VXASH(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x1f) << 1))
6fd3a02d
PB
3730#define VXASH_MASK VXASH (0x3f, 0x1f)
3731
252b5132 3732/* An X form instruction. */
0f873fd5 3733#define X(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x3ff) << 1))
252b5132 3734
a680de9a
PB
3735/* A X form instruction for Quad-Precision FP Instructions. */
3736#define XVA(op, xop, vaop) (X(op,xop) | (((vaop) & 0x1f) << 16))
3737
b9c361e0 3738/* An EX form instruction. */
0f873fd5 3739#define EX(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x7ff))
b9c361e0
JL
3740
3741/* The mask for an EX form instruction. */
3742#define EX_MASK EX (0x3f, 0x7ff)
3743
066be9f7 3744/* An XX2 form instruction. */
0f873fd5 3745#define XX2(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x1ff) << 2))
066be9f7 3746
a680de9a
PB
3747/* A XX2 form instruction with the VA bits specified. */
3748#define XX2VA(op, xop, vaop) (XX2(op,xop) | (((vaop) & 0x1f) << 16))
3749
9b4e5766 3750/* An XX3 form instruction. */
0f873fd5 3751#define XX3(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0xff) << 3))
9b4e5766 3752
066be9f7 3753/* An XX3 form instruction with the RC bit specified. */
b80c7270
AM
3754#define XX3RC(op, xop, rc) \
3755 (OP (op) \
0f873fd5
PB
3756 | (((uint64_t)(rc) & 1) << 10) \
3757 | ((((uint64_t)(xop)) & 0x7f) << 3))
066be9f7
PB
3758
3759/* An XX4 form instruction. */
0f873fd5 3760#define XX4(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x3) << 4))
9b4e5766 3761
702f0fb4 3762/* A Z form instruction. */
0f873fd5 3763#define Z(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x1ff) << 1))
702f0fb4 3764
252b5132
RH
3765/* An X form instruction with the RC bit specified. */
3766#define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
3767
a680de9a
PB
3768/* A X form instruction for Quad-Precision FP Instructions with RC bit. */
3769#define XVARC(op, xop, vaop, rc) (XVA ((op), (xop), (vaop)) | ((rc) & 1))
3770
6fd3a02d 3771/* An X form instruction with the RA bits specified as two ops. */
b80c7270
AM
3772#define XMMF(op, xop, mop0, mop1) \
3773 (X ((op), (xop)) \
3774 | ((mop0) & 3) << 19 \
3775 | ((mop1) & 7) << 16)
6fd3a02d 3776
702f0fb4
PB
3777/* A Z form instruction with the RC bit specified. */
3778#define ZRC(op, xop, rc) (Z ((op), (xop)) | ((rc) & 1))
3779
252b5132
RH
3780/* The mask for an X form instruction. */
3781#define X_MASK XRC (0x3f, 0x3ff, 1)
3782
a680de9a
PB
3783/* The mask for an X form instruction with the BF bits specified. */
3784#define XBF_MASK (X_MASK | (3 << 21))
3785
aae7fcb8
PB
3786/* An X form instruction without the RC field specified. */
3787#define XRC_MASK XRC (0x3f, 0x3ff, 0)
3788
b80c7270
AM
3789/* An X form wait instruction with everything filled in except the WC
3790 field. */
e0d602ec
BE
3791#define XWC_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | RA_MASK | RB_MASK)
3792
3d205eb4
PB
3793/* An X form wait instruction with everything filled in except the WC
3794 and PL fields. */
3795#define XWCPL_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | (3 << 18) | RB_MASK)
3796
9b4e5766
PB
3797/* The mask for an XX1 form instruction. */
3798#define XX1_MASK X (0x3f, 0x3ff)
3799
c0637f3a
PB
3800/* An XX1_MASK with the RB field fixed. */
3801#define XX1RB_MASK (XX1_MASK | RB_MASK)
3802
066be9f7
PB
3803/* The mask for an XX2 form instruction. */
3804#define XX2_MASK (XX2 (0x3f, 0x1ff) | (0x1f << 16))
3805
3806/* The mask for an XX2 form instruction with the UIM bits specified. */
3807#define XX2UIM_MASK (XX2 (0x3f, 0x1ff) | (7 << 18))
3808
a680de9a
PB
3809/* The mask for an XX2 form instruction with the 4 UIM bits specified. */
3810#define XX2UIM4_MASK (XX2 (0x3f, 0x1ff) | (1 << 20))
3811
066be9f7
PB
3812/* The mask for an XX2 form instruction with the BF bits specified. */
3813#define XX2BF_MASK (XX2_MASK | (3 << 21) | (1))
3814
b80c7270
AM
3815/* The mask for an XX2 form instruction with the BF and DCMX bits
3816 specified. */
a680de9a
PB
3817#define XX2BFD_MASK (XX2 (0x3f, 0x1ff) | 1)
3818
b80c7270
AM
3819/* The mask for an XX2 form instruction with a split DCMX bits
3820 specified. */
a680de9a
PB
3821#define XX2DCMXS_MASK XX2 (0x3f, 0x1ee)
3822
9b4e5766
PB
3823/* The mask for an XX3 form instruction. */
3824#define XX3_MASK XX3 (0x3f, 0xff)
3825
066be9f7
PB
3826/* The mask for an XX3 form instruction with the BF bits specified. */
3827#define XX3BF_MASK (XX3 (0x3f, 0xff) | (3 << 21) | (1))
3828
b80c7270
AM
3829/* The mask for an XX3 form instruction with the DM or SHW bits
3830 specified. */
9b4e5766 3831#define XX3DM_MASK (XX3 (0x3f, 0x1f) | (1 << 10))
066be9f7
PB
3832#define XX3SHW_MASK XX3DM_MASK
3833
3834/* The mask for an XX4 form instruction. */
3835#define XX4_MASK XX4 (0x3f, 0x3)
3836
b80c7270
AM
3837/* An X form wait instruction with everything filled in except the WC
3838 field. */
066be9f7 3839#define XWC_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | RA_MASK | RB_MASK)
9b4e5766 3840
6fd3a02d
PB
3841/* The mask for an XMMF form instruction. */
3842#define XMMF_MASK (XMMF (0x3f, 0x3ff, 3, 7) | (1))
3843
702f0fb4
PB
3844/* The mask for a Z form instruction. */
3845#define Z_MASK ZRC (0x3f, 0x1ff, 1)
0bbdef92 3846#define Z2_MASK ZRC (0x3f, 0xff, 1)
702f0fb4 3847
a680de9a 3848/* An X_MASK with the RA/VA field fixed. */
252b5132 3849#define XRA_MASK (X_MASK | RA_MASK)
a680de9a 3850#define XVA_MASK XRA_MASK
252b5132 3851
a680de9a 3852/* An XRA_MASK with the A_L/W field clear. */
0f873fd5 3853#define XWRA_MASK (XRA_MASK & ~((uint64_t) 1 << 16))
a680de9a 3854#define XRLA_MASK XWRA_MASK
ea192fa3 3855
252b5132
RH
3856/* An X_MASK with the RB field fixed. */
3857#define XRB_MASK (X_MASK | RB_MASK)
3858
3859/* An X_MASK with the RT field fixed. */
3860#define XRT_MASK (X_MASK | RT_MASK)
3861
3d205eb4 3862/* An XRT_MASK mask with the 2 L bits clear. */
0f873fd5 3863#define XLRT_MASK (XRT_MASK & ~((uint64_t) 0x3 << 21))
702f0fb4 3864
3d205eb4
PB
3865/* An XRT_MASK mask with the 3 L bits clear. */
3866#define XL3RT_MASK (XRT_MASK & ~((uint64_t) 0x7 << 21))
3867
252b5132
RH
3868/* An X_MASK with the RA and RB fields fixed. */
3869#define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
3870
a680de9a
PB
3871/* An XBF_MASK with the RA and RB fields fixed. */
3872#define XBFRARB_MASK (XBF_MASK | RA_MASK | RB_MASK)
3873
112290ab 3874/* An XRARB_MASK, but with the L bit clear. */
0f873fd5 3875#define XRLARB_MASK (XRARB_MASK & ~((uint64_t) 1 << 16))
5ae2e65e 3876
a680de9a 3877/* An XRARB_MASK, but with the L bits in a darn instruction clear. */
0f873fd5 3878#define XLRAND_MASK (XRARB_MASK & ~((uint64_t) 3 << 16))
a680de9a 3879
252b5132
RH
3880/* An X_MASK with the RT and RA fields fixed. */
3881#define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
3882
5817ffd1
PB
3883/* An X_MASK with the RT and RB fields fixed. */
3884#define XRTRB_MASK (X_MASK | RT_MASK | RB_MASK)
3885
98acc1c5 3886/* An XRTRA_MASK, but with L bit clear. */
0f873fd5 3887#define XRTLRA_MASK (XRTRA_MASK & ~((uint64_t) 1 << 21))
98acc1c5 3888
5817ffd1
PB
3889/* An X_MASK with the RT, RA and RB fields fixed. */
3890#define XRTRARB_MASK (X_MASK | RT_MASK | RA_MASK | RB_MASK)
3891
3892/* An XRTRARB_MASK, but with L bit clear. */
0f873fd5 3893#define XRTLRARB_MASK (XRTRARB_MASK & ~((uint64_t) 1 << 21))
5817ffd1
PB
3894
3895/* An XRTRARB_MASK, but with A bit clear. */
0f873fd5 3896#define XRTARARB_MASK (XRTRARB_MASK & ~((uint64_t) 1 << 25))
5817ffd1
PB
3897
3898/* An XRTRARB_MASK, but with BF bits clear. */
0f873fd5 3899#define XRTBFRARB_MASK (XRTRARB_MASK & ~((uint64_t) 7 << 23))
5817ffd1 3900
f3806e43 3901/* An X form instruction with the L bit specified. */
b80c7270
AM
3902#define XOPL(op, xop, l) \
3903 (X ((op), (xop)) \
0f873fd5 3904 | ((((uint64_t)(l)) & 1) << 21))
252b5132 3905
3d205eb4 3906/* An X form instruction with the 2 L bits specified. */
b80c7270
AM
3907#define XOPL2(op, xop, l) \
3908 (X ((op), (xop)) \
0f873fd5 3909 | ((((uint64_t)(l)) & 3) << 21))
e0d602ec 3910
3d205eb4
PB
3911/* An X form instruction with the 3 L bits specified. */
3912#define XOPL3(op, xop, l) \
3913 (X ((op), (xop)) \
3914 | ((((uint64_t)(l)) & 7) << 21))
3915
3916/* An X form instruction with the WC and PL bits specified. */
3917#define XWCPL(op, xop, wc, pl) \
3918 (XOPL3 ((op), (xop), (wc)) \
3919 | ((((uint64_t)(pl)) & 3) << 16))
3920
5817ffd1 3921/* An X form instruction with the L bit and RC bit specified. */
b80c7270
AM
3922#define XRCL(op, xop, l, rc) \
3923 (XRC ((op), (xop), (rc)) \
0f873fd5 3924 | ((((uint64_t)(l)) & 1) << 21))
5817ffd1 3925
19a6653c 3926/* An X form instruction with RT fields specified */
b80c7270
AM
3927#define XRT(op, xop, rt) \
3928 (X ((op), (xop)) \
0f873fd5 3929 | ((((uint64_t)(rt)) & 0x1f) << 21))
19a6653c
AM
3930
3931/* An X form instruction with RT and RA fields specified */
b80c7270
AM
3932#define XRTRA(op, xop, rt, ra) \
3933 (X ((op), (xop)) \
0f873fd5
PB
3934 | ((((uint64_t)(rt)) & 0x1f) << 21) \
3935 | ((((uint64_t)(ra)) & 0x1f) << 16))
19a6653c 3936
252b5132 3937/* The mask for an X form comparison instruction. */
0f873fd5 3938#define XCMP_MASK (X_MASK | (((uint64_t)1) << 22))
252b5132 3939
520ceea4
BE
3940/* The mask for an X form comparison instruction with the L field
3941 fixed. */
0f873fd5 3942#define XCMPL_MASK (XCMP_MASK | (((uint64_t)1) << 21))
252b5132
RH
3943
3944/* An X form trap instruction with the TO field specified. */
b80c7270
AM
3945#define XTO(op, xop, to) \
3946 (X ((op), (xop)) \
0f873fd5 3947 | ((((uint64_t)(to)) & 0x1f) << 21))
252b5132
RH
3948#define XTO_MASK (X_MASK | TO_MASK)
3949
e0c21649 3950/* An X form tlb instruction with the SH field specified. */
b80c7270
AM
3951#define XTLB(op, xop, sh) \
3952 (X ((op), (xop)) \
0f873fd5 3953 | ((((uint64_t)(sh)) & 0x1f) << 11))
e0c21649
GK
3954#define XTLB_MASK (X_MASK | SH_MASK)
3955
6ba045b1 3956/* An X form sync instruction. */
b80c7270
AM
3957#define XSYNC(op, xop, l) \
3958 (X ((op), (xop)) \
0f873fd5 3959 | ((((uint64_t)(l)) & 3) << 21))
6ba045b1 3960
b80c7270
AM
3961/* An X form sync instruction with everything filled in except the LS
3962 field. */
6ba045b1
AM
3963#define XSYNC_MASK (0xff9fffff)
3964
b80c7270
AM
3965/* An X form sync instruction with everything filled in except the L
3966 and E fields. */
aea77599
AM
3967#define XSYNCLE_MASK (0xff90ffff)
3968
3d205eb4
PB
3969/* An X form sync instruction. */
3970#define XSYNCLS(op, xop, l, s) \
3971 (X ((op), (xop)) \
3972 | ((((uint64_t)(l)) & 7) << 21) \
3973 | ((((uint64_t)(s)) & 3) << 16))
3974
3975/* An X form sync instruction with everything filled in except the
3976 L and SC fields. */
3977#define XSYNCLS_MASK (0xff1cffff)
3978
702f0fb4 3979/* An X_MASK, but with the EH bit clear. */
0f873fd5 3980#define XEH_MASK (X_MASK & ~((uint64_t )1))
702f0fb4 3981
f5c120c5 3982/* An X form AltiVec dss instruction. */
0f873fd5 3983#define XDSS(op, xop, a) (X ((op), (xop)) | ((((uint64_t)(a)) & 1) << 25))
f5c120c5
MG
3984#define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
3985
252b5132 3986/* An XFL form instruction. */
b80c7270
AM
3987#define XFL(op, xop, rc) \
3988 (OP (op) \
0f873fd5
PB
3989 | ((((uint64_t)(xop)) & 0x3ff) << 1) \
3990 | (((uint64_t)(rc)) & 1))
ea192fa3 3991#define XFL_MASK XFL (0x3f, 0x3ff, 1)
252b5132 3992
23976049 3993/* An X form isel instruction. */
0f873fd5 3994#define XISEL(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x1f) << 1))
de866fcc 3995#define XISEL_MASK XISEL(0x3f, 0x1f)
23976049 3996
252b5132 3997/* An XL form instruction with the LK field set to 0. */
0f873fd5 3998#define XL(op, xop) (OP (op) | ((((uint64_t)(xop)) & 0x3ff) << 1))
252b5132
RH
3999
4000/* An XL form instruction which uses the LK field. */
4001#define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
4002
4003/* The mask for an XL form instruction. */
4004#define XL_MASK XLLK (0x3f, 0x3ff, 1)
4005
c0637f3a
PB
4006/* An XL_MASK with the RT, RA and RB fields fixed, but S bit clear. */
4007#define XLS_MASK ((XL_MASK | RT_MASK | RA_MASK | RB_MASK) & ~(1 << 11))
4008
252b5132
RH
4009/* An XL form instruction which explicitly sets the BO field. */
4010#define XLO(op, bo, xop, lk) \
0f873fd5 4011 (XLLK ((op), (xop), (lk)) | ((((uint64_t)(bo)) & 0x1f) << 21))
252b5132
RH
4012#define XLO_MASK (XL_MASK | BO_MASK)
4013
252b5132
RH
4014/* An XL form instruction which sets the BO field and the condition
4015 bits of the BI field. */
4016#define XLOCB(op, bo, cb, xop, lk) \
0f873fd5 4017 (XLO ((op), (bo), (xop), (lk)) | ((((uint64_t)(cb)) & 3) << 16))
252b5132
RH
4018#define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
4019
aae9718e 4020/* An XL_MASK or XLOCB_MASK with the BB field fixed. */
252b5132 4021#define XLBB_MASK (XL_MASK | BB_MASK)
252b5132
RH
4022#define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
4023
d0618d1c 4024/* A mask for branch instructions using the BH field. */
66e85460 4025#define XLBH_MASK (XL_MASK | (BB_MASK & ~(3 << 11)))
d0618d1c 4026
252b5132
RH
4027/* An XL_MASK with the BO and BB fields fixed. */
4028#define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
4029
4030/* An XL_MASK with the BO, BI and BB fields fixed. */
4031#define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
4032
e01d869a 4033/* An X form mbar instruction with MO field. */
b80c7270
AM
4034#define XMBAR(op, xop, mo) \
4035 (X ((op), (xop)) \
0f873fd5 4036 | ((((uint64_t)(mo)) & 1) << 21))
e01d869a 4037
252b5132 4038/* An XO form instruction. */
b80c7270
AM
4039#define XO(op, xop, oe, rc) \
4040 (OP (op) \
0f873fd5
PB
4041 | ((((uint64_t)(xop)) & 0x1ff) << 1) \
4042 | ((((uint64_t)(oe)) & 1) << 10) \
b80c7270 4043 | (((unsigned long)(rc)) & 1))
252b5132
RH
4044#define XO_MASK XO (0x3f, 0x1ff, 1, 1)
4045
4046/* An XO_MASK with the RB field fixed. */
4047#define XORB_MASK (XO_MASK | RB_MASK)
4048
c3d65c1c 4049/* An XOPS form instruction for paired singles. */
b80c7270
AM
4050#define XOPS(op, xop, rc) \
4051 (OP (op) \
0f873fd5
PB
4052 | ((((uint64_t)(xop)) & 0x3ff) << 1) \
4053 | (((uint64_t)(rc)) & 1))
c3d65c1c
BE
4054#define XOPS_MASK XOPS (0x3f, 0x3ff, 1)
4055
4056
252b5132 4057/* An XS form instruction. */
b80c7270
AM
4058#define XS(op, xop, rc) \
4059 (OP (op) \
0f873fd5
PB
4060 | ((((uint64_t)(xop)) & 0x1ff) << 2) \
4061 | (((uint64_t)(rc)) & 1))
252b5132
RH
4062#define XS_MASK XS (0x3f, 0x1ff, 1)
4063
4064/* A mask for the FXM version of an XFX form instruction. */
98e69875 4065#define XFXFXM_MASK (X_MASK | (1 << 11) | (1 << 20))
252b5132
RH
4066
4067/* An XFX form instruction with the FXM field filled in. */
b80c7270
AM
4068#define XFXM(op, xop, fxm, p4) \
4069 (X ((op), (xop)) \
0f873fd5
PB
4070 | ((((uint64_t)(fxm)) & 0xff) << 12) \
4071 | ((uint64_t)(p4) << 20))
252b5132
RH
4072
4073/* An XFX form instruction with the SPR field filled in. */
b80c7270
AM
4074#define XSPR(op, xop, spr) \
4075 (X ((op), (xop)) \
0f873fd5
PB
4076 | ((((uint64_t)(spr)) & 0x1f) << 16) \
4077 | ((((uint64_t)(spr)) & 0x3e0) << 6))
252b5132
RH
4078#define XSPR_MASK (X_MASK | SPR_MASK)
4079
4080/* An XFX form instruction with the SPR field filled in except for the
4081 SPRBAT field. */
4082#define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
4083
fa758a70
AC
4084/* An XFX form instruction with the SPR field filled in except for the
4085 SPRGQR field. */
4086#define XSPRGQR_MASK (XSPR_MASK &~ SPRGQR_MASK)
4087
252b5132
RH
4088/* An XFX form instruction with the SPR field filled in except for the
4089 SPRG field. */
b84bf58a 4090#define XSPRG_MASK (XSPR_MASK & ~(0x1f << 16))
252b5132
RH
4091
4092/* An X form instruction with everything filled in except the E field. */
4093#define XE_MASK (0xffff7fff)
4094
23976049 4095/* An X form user context instruction. */
0f873fd5 4096#define XUC(op, xop) (OP (op) | (((uint64_t)(xop)) & 0x1f))
23976049
EZ
4097#define XUC_MASK XUC(0x3f, 0x1f)
4098
c3d65c1c 4099/* An XW form instruction. */
b80c7270
AM
4100#define XW(op, xop, rc) \
4101 (OP (op) \
0f873fd5 4102 | ((((uint64_t)(xop)) & 0x3f) << 1) \
b80c7270 4103 | ((rc) & 1))
c3d65c1c
BE
4104/* The mask for a G form instruction. rc not supported at present. */
4105#define XW_MASK XW (0x3f, 0x3f, 0)
4106
081ba1b3 4107/* An APU form instruction. */
b80c7270
AM
4108#define APU(op, xop, rc) \
4109 (OP (op) \
0f873fd5 4110 | (((uint64_t)(xop)) & 0x3ff) << 1 \
b80c7270 4111 | ((rc) & 1))
081ba1b3
AM
4112
4113/* The mask for an APU form instruction. */
4114#define APU_MASK APU (0x3f, 0x3ff, 1)
4115#define APU_RT_MASK (APU_MASK | RT_MASK)
4116#define APU_RA_MASK (APU_MASK | RA_MASK)
4117
252b5132
RH
4118/* The BO encodings used in extended conditional branch mnemonics. */
4119#define BODNZF (0x0)
4120#define BODNZFP (0x1)
4121#define BODZF (0x2)
4122#define BODZFP (0x3)
252b5132
RH
4123#define BODNZT (0x8)
4124#define BODNZTP (0x9)
4125#define BODZT (0xa)
4126#define BODZTP (0xb)
802a735e
AM
4127
4128#define BOF (0x4)
4129#define BOFP (0x5)
94efba12
AM
4130#define BOFM4 (0x6)
4131#define BOFP4 (0x7)
252b5132
RH
4132#define BOT (0xc)
4133#define BOTP (0xd)
94efba12
AM
4134#define BOTM4 (0xe)
4135#define BOTP4 (0xf)
802a735e 4136
252b5132
RH
4137#define BODNZ (0x10)
4138#define BODNZP (0x11)
4139#define BODZ (0x12)
4140#define BODZP (0x13)
94efba12
AM
4141#define BODNZM4 (0x18)
4142#define BODNZP4 (0x19)
4143#define BODZM4 (0x1a)
4144#define BODZP4 (0x1b)
802a735e 4145
252b5132
RH
4146#define BOU (0x14)
4147
b9c361e0
JL
4148/* The BO16 encodings used in extended VLE conditional branch mnemonics. */
4149#define BO16F (0x0)
4150#define BO16T (0x1)
4151
4152/* The BO32 encodings used in extended VLE conditional branch mnemonics. */
4153#define BO32F (0x0)
4154#define BO32T (0x1)
4155#define BO32DNZ (0x2)
4156#define BO32DZ (0x3)
4157
252b5132
RH
4158/* The BI condition bit encodings used in extended conditional branch
4159 mnemonics. */
4160#define CBLT (0)
4161#define CBGT (1)
4162#define CBEQ (2)
4163#define CBSO (3)
4164
4165/* The TO encodings used in extended trap mnemonics. */
4166#define TOLGT (0x1)
4167#define TOLLT (0x2)
4168#define TOEQ (0x4)
4169#define TOLGE (0x5)
4170#define TOLNL (0x5)
4171#define TOLLE (0x6)
4172#define TOLNG (0x6)
4173#define TOGT (0x8)
4174#define TOGE (0xc)
4175#define TONL (0xc)
4176#define TOLT (0x10)
4177#define TOLE (0x14)
4178#define TONG (0x14)
4179#define TONE (0x18)
4180#define TOU (0x1f)
4181\f
4182/* Smaller names for the flags so each entry in the opcodes table will
4183 fit on a single line. */
4184#undef PPC
de866fcc 4185#define PPC PPC_OPCODE_PPC
661bd698 4186#define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON
661bd698 4187#define POWER4 PPC_OPCODE_POWER4
1ed8e1e4 4188#define POWER5 PPC_OPCODE_POWER5
702f0fb4 4189#define POWER6 PPC_OPCODE_POWER6
066be9f7 4190#define POWER7 PPC_OPCODE_POWER7
5817ffd1 4191#define POWER8 PPC_OPCODE_POWER8
a680de9a 4192#define POWER9 PPC_OPCODE_POWER9
7c1f4227 4193#define POWER10 PPC_OPCODE_POWER10
ede602d7 4194#define CELL PPC_OPCODE_CELL
bdc70b4a 4195#define PPC64 PPC_OPCODE_64 | PPC_OPCODE_64_BRIDGE
6b069ee7 4196#define NON32 (PPC_OPCODE_64 | PPC_OPCODE_POWER4 \
bdc70b4a 4197 | PPC_OPCODE_EFS | PPC_OPCODE_E500MC | PPC_OPCODE_TITAN)
418c1742 4198#define PPC403 PPC_OPCODE_403
081ba1b3 4199#define PPC405 PPC_OPCODE_405
7d5b217e 4200#define PPC440 PPC_OPCODE_440
c8187e15 4201#define PPC464 PPC440
9fe54b1c 4202#define PPC476 PPC_OPCODE_476
ef5a96d5 4203#define PPC750 PPC_OPCODE_750
fa758a70
AC
4204#define GEKKO PPC_OPCODE_750
4205#define BROADWAY PPC_OPCODE_750
ef5a96d5
AM
4206#define PPC7450 PPC_OPCODE_7450
4207#define PPC860 PPC_OPCODE_860
c3d65c1c 4208#define PPCPS PPC_OPCODE_PPCPS
a404d431 4209#define PPCVEC PPC_OPCODE_ALTIVEC
9a85b496
AM
4210#define PPCVEC2 (PPC_OPCODE_POWER8 | PPC_OPCODE_E6500)
4211#define PPCVEC3 PPC_OPCODE_POWER9
9b4e5766 4212#define PPCVSX PPC_OPCODE_VSX
9570835e
AM
4213#define PPCVSX2 PPC_OPCODE_POWER8
4214#define PPCVSX3 PPC_OPCODE_POWER9
aa3c112f 4215#define PPCVSX4 PPC_OPCODE_POWER10
de866fcc
AM
4216#define POWER PPC_OPCODE_POWER
4217#define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2
81a0b7e2 4218#define PWR2COM PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_COMMON
b80c7270
AM
4219#define PPCPWR2 (PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2 \
4220 | PPC_OPCODE_COMMON)
de866fcc 4221#define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON
de866fcc 4222#define M601 PPC_OPCODE_POWER | PPC_OPCODE_601
661bd698 4223#define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON
de866fcc 4224#define MFDEC1 PPC_OPCODE_POWER
b80c7270
AM
4225#define MFDEC2 (PPC_OPCODE_PPC | PPC_OPCODE_601 | PPC_OPCODE_BOOKE \
4226 | PPC_OPCODE_TITAN)
418c1742 4227#define BOOKE PPC_OPCODE_BOOKE
14b57c7c 4228#define NO371 PPC_OPCODE_BOOKE | PPC_OPCODE_PPCPS | PPC_OPCODE_EFS
36ae0db3 4229#define PPCE300 PPC_OPCODE_E300
14b57c7c 4230#define PPCSPE PPC_OPCODE_SPE
74081948 4231#define PPCSPE2 PPC_OPCODE_SPE2
14b57c7c
AM
4232#define PPCISEL PPC_OPCODE_ISEL
4233#define PPCEFS PPC_OPCODE_EFS
74081948 4234#define PPCEFS2 PPC_OPCODE_EFS2
de866fcc 4235#define PPCBRLK PPC_OPCODE_BRLOCK
23976049 4236#define PPCPMR PPC_OPCODE_PMR
aea77599 4237#define PPCTMR PPC_OPCODE_TMR
de866fcc 4238#define PPCCHLK PPC_OPCODE_CACHELCK
fa758a70 4239#define PPCRFMCI PPC_OPCODE_RFMCI
19a6653c 4240#define E500MC PPC_OPCODE_E500MC
634b50f2 4241#define PPCA2 PPC_OPCODE_A2
43e65147 4242#define TITAN PPC_OPCODE_TITAN
62adc510 4243#define MULHW PPC_OPCODE_405 | PPC_OPCODE_440 | PPC_OPCODE_476 | TITAN
e01d869a 4244#define E500 PPC_OPCODE_E500
aea77599 4245#define E6500 PPC_OPCODE_E6500
b9c361e0 4246#define PPCVLE PPC_OPCODE_VLE
ef85eab0 4247#define PPCHTM PPC_OPCODE_POWER8
dfdaec14 4248#define E200Z4 PPC_OPCODE_E200Z4
e3c2f928 4249#define PPCLSP PPC_OPCODE_LSP
4fff86c5
PB
4250/* The list of embedded processors that use the embedded operand ordering
4251 for the 3 operand dcbt and dcbtst instructions. */
4252#define DCBT_EO (PPC_OPCODE_E500 | PPC_OPCODE_E500MC | PPC_OPCODE_476 \
14b57c7c 4253 | PPC_OPCODE_A2)
4fff86c5
PB
4254
4255
252b5132
RH
4256\f
4257/* The opcode table.
4258
4259 The format of the opcode table is:
4260
8ebac3aa 4261 NAME OPCODE MASK FLAGS ANTI {OPERANDS}
252b5132
RH
4262
4263 NAME is the name of the instruction.
4264 OPCODE is the instruction opcode.
4265 MASK is the opcode mask; this is used to tell the disassembler
4266 which bits in the actual opcode must match OPCODE.
8ebac3aa
AM
4267 FLAGS are flags indicating which processors support the instruction.
4268 ANTI indicates which processors don't support the instruction.
252b5132
RH
4269 OPERANDS is the list of operands.
4270
4271 The disassembler reads the table in order and prints the first
4272 instruction which matches, so this table is sorted to put more
de866fcc
AM
4273 specific instructions before more general instructions.
4274
4275 This table must be sorted by major opcode. Please try to keep it
4276 vaguely sorted within major opcode too, except of course where
4277 constrained otherwise by disassembler operation. */
252b5132
RH
4278
4279const struct powerpc_opcode powerpc_opcodes[] = {
14b57c7c
AM
4280{"attn", X(0,256), X_MASK, POWER4|PPCA2, PPC476|PPCVLE, {0}},
4281{"tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4282{"tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4283{"tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4284{"tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4285{"tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4286{"tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4287{"tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4288{"tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4289{"tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4290{"tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4291{"tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4292{"tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4293{"tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4294{"tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4295{"tdui", OPTO(2,TOU), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
4296{"tdi", OP(2), OP_MASK, PPC64, PPCVLE, {TO, RA, SI}},
4297
4298{"twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4299{"tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4300{"twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4301{"tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4302{"tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4303{"teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4304{"twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4305{"tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4306{"twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4307{"tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4308{"twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4309{"tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4310{"twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4311{"tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4312{"twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4313{"tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4314{"twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4315{"tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4316{"twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4317{"tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4318{"twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4319{"tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4320{"twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4321{"tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4322{"twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4323{"tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4324{"twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4325{"tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4326{"twui", OPTO(3,TOU), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
4327{"tui", OPTO(3,TOU), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
4328{"twi", OP(3), OP_MASK, PPCCOM, PPCVLE, {TO, RA, SI}},
4329{"ti", OP(3), OP_MASK, PWRCOM, PPCVLE, {TO, RA, SI}},
4330
4331{"ps_cmpu0", X (4, 0), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
4332{"vaddubm", VX (4, 0), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4333{"vmul10cuq", VX (4, 1), VXVB_MASK, PPCVEC3, 0, {VD, VA}},
4334{"vmaxub", VX (4, 2), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4335{"vrlb", VX (4, 4), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4336{"vrlq", VX (4, 5), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4337{"vcmpequb", VXR(4, 6,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4338{"vcmpneb", VXR(4, 7,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4339{"vmuloub", VX (4, 8), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4340{"vaddfp", VX (4, 10), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4341{"vdivuq", VX (4, 11), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4342{"psq_lx", XW (4, 6,0), XW_MASK, PPCPS, 0, {FRT,RA,RB,PSWM,PSQM}},
4343{"vmrghb", VX (4, 12), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
66ef5847
AM
4344{"vstribl", VXVA(4,13,0), VXVA_MASK, POWER10, 0, {VD, VB}},
4345{"vstribr", VXVA(4,13,1), VXVA_MASK, POWER10, 0, {VD, VB}},
4346{"vstrihl", VXVA(4,13,2), VXVA_MASK, POWER10, 0, {VD, VB}},
4347{"vstrihr", VXVA(4,13,3), VXVA_MASK, POWER10, 0, {VD, VB}},
14b57c7c
AM
4348{"psq_stx", XW (4, 7,0), XW_MASK, PPCPS, 0, {FRS,RA,RB,PSWM,PSQM}},
4349{"vpkuhum", VX (4, 14), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4350{"vinsbvlx", VX (4, 15), VX_MASK, POWER10, 0, {VD, RA, VB}},
14b57c7c
AM
4351{"mulhhwu", XRC(4, 8,0), X_MASK, MULHW, 0, {RT, RA, RB}},
4352{"mulhhwu.", XRC(4, 8,1), X_MASK, MULHW, 0, {RT, RA, RB}},
fdefed7c 4353{"mtvsrbmi", DX (4,10), DX_MASK, POWER10, 0, {VD, DXD}},
14b57c7c
AM
4354{"ps_sum0", A (4, 10,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4355{"ps_sum0.", A (4, 10,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
6edbfd3b 4356{"vsldbi", VX (4, 22), VXSH_MASK, POWER10, 0, {VD, VA, VB, SH3}},
14b57c7c
AM
4357{"ps_sum1", A (4, 11,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4358{"ps_sum1.", A (4, 11,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
6edbfd3b 4359{"vextdubvlx", VX (4, 24), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c
AM
4360{"ps_muls0", A (4, 12,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
4361{"machhwu", XO (4, 12,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
6edbfd3b 4362{"vextdubvrx", VX (4, 25), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c
AM
4363{"ps_muls0.", A (4, 12,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
4364{"machhwu.", XO (4, 12,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
6edbfd3b 4365{"vextduhvlx", VX (4, 26), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c 4366{"ps_muls1", A (4, 13,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
6edbfd3b 4367{"vextduhvrx", VX (4, 27), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c 4368{"ps_muls1.", A (4, 13,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
6edbfd3b 4369{"vextduwvlx", VX (4, 28), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c 4370{"ps_madds0", A (4, 14,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
6edbfd3b 4371{"vextduwvrx", VX (4, 29), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c 4372{"ps_madds0.", A (4, 14,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
6edbfd3b 4373{"vextddvlx", VX (4, 30), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c 4374{"ps_madds1", A (4, 15,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
6edbfd3b 4375{"vextddvrx", VX (4, 31), VXRC_MASK, POWER10, 0, {VD, VA, VB, RC}},
14b57c7c
AM
4376{"ps_madds1.", A (4, 15,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4377{"vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4378{"vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4379{"vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4380{"vmsumudm", VXA(4, 35), VXA_MASK, PPCVEC3, 0, {VD, VA, VB, VC}},
4381{"ps_div", A (4, 18,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
c7d7aea2 4382{"vmsumcud", VXA(4, 23), VXA_MASK, POWER10, 0, {VD, VA, VB, VC}},
14b57c7c
AM
4383{"vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4384{"ps_div.", A (4, 18,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4385{"vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4386{"vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4387{"vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4388{"ps_sub", A (4, 20,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4389{"vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4390{"ps_sub.", A (4, 20,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4391{"vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4392{"ps_add", A (4, 21,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4393{"vsel", VXA(4, 42), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4394{"ps_add.", A (4, 21,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4395{"vperm", VXA(4, 43), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
4396{"vsldoi", VXA(4, 44), VXASHB_MASK, PPCVEC, 0, {VD, VA, VB, SHB}},
4397{"vpermxor", VXA(4, 45), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
4398{"ps_sel", A (4, 23,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4399{"vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, 0, {VD, VA, VC, VB}},
4400{"ps_sel.", A (4, 23,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4401{"vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, 0, {VD, VA, VC, VB}},
4402{"ps_res", A (4, 24,0), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
4403{"maddhd", VXA(4, 48), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
4404{"ps_res.", A (4, 24,1), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
4405{"maddhdu", VXA(4, 49), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
4406{"ps_mul", A (4, 25,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
4407{"ps_mul.", A (4, 25,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
4408{"maddld", VXA(4, 51), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
4409{"ps_rsqrte", A (4, 26,0), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
4410{"ps_rsqrte.", A (4, 26,1), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
4411{"ps_msub", A (4, 28,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4412{"ps_msub.", A (4, 28,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4413{"ps_madd", A (4, 29,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4414{"ps_madd.", A (4, 29,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4415{"vpermr", VXA(4, 59), VXA_MASK, PPCVEC3, 0, {VD, VA, VB, VC}},
4416{"ps_nmsub", A (4, 30,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4417{"vaddeuqm", VXA(4, 60), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
4418{"ps_nmsub.", A (4, 30,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4419{"vaddecuq", VXA(4, 61), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
4420{"ps_nmadd", A (4, 31,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4421{"vsubeuqm", VXA(4, 62), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
4422{"ps_nmadd.", A (4, 31,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
4423{"vsubecuq", VXA(4, 63), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
4424{"ps_cmpo0", X (4, 32), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
4425{"vadduhm", VX (4, 64), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4426{"vmul10ecuq", VX (4, 65), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4427{"vmaxuh", VX (4, 66), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4428{"vrlh", VX (4, 68), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4429{"vrlqmi", VX (4, 69), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4430{"vcmpequh", VXR(4, 70,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4431{"vcmpneh", VXR(4, 71,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4432{"vmulouh", VX (4, 72), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4433{"vsubfp", VX (4, 74), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4434{"psq_lux", XW (4, 38,0), XW_MASK, PPCPS, 0, {FRT,RA,RB,PSWM,PSQM}},
4435{"vmrghh", VX (4, 76), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4436{"psq_stux", XW (4, 39,0), XW_MASK, PPCPS, 0, {FRS,RA,RB,PSWM,PSQM}},
4437{"vpkuwum", VX (4, 78), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4438{"vinshvlx", VX (4, 79), VX_MASK, POWER10, 0, {VD, RA, VB}},
14b57c7c
AM
4439{"ps_neg", XRC(4, 40,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4440{"mulhhw", XRC(4, 40,0), X_MASK, MULHW, 0, {RT, RA, RB}},
4441{"ps_neg.", XRC(4, 40,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4442{"mulhhw.", XRC(4, 40,1), X_MASK, MULHW, 0, {RT, RA, RB}},
4443{"machhw", XO (4, 44,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4444{"machhw.", XO (4, 44,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4445{"nmachhw", XO (4, 46,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4446{"nmachhw.", XO (4, 46,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4447{"ps_cmpu1", X (4, 64), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
4448{"vadduwm", VX (4, 128), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4449{"vmaxuw", VX (4, 130), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4450{"vrlw", VX (4, 132), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4451{"vrlwmi", VX (4, 133), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4452{"vcmpequw", VXR(4, 134,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4453{"vcmpnew", VXR(4, 135,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4454{"vmulouw", VX (4, 136), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4455{"vmuluwm", VX (4, 137), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
f4791f1a 4456{"vdivuw", VX (4, 139), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4457{"vmrghw", VX (4, 140), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4458{"vpkuhus", VX (4, 142), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4459{"vinswvlx", VX (4, 143), VX_MASK, POWER10, 0, {VD, RA, VB}},
14b57c7c
AM
4460{"ps_mr", XRC(4, 72,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4461{"ps_mr.", XRC(4, 72,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4462{"machhwsu", XO (4, 76,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4463{"machhwsu.", XO (4, 76,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4464{"ps_cmpo1", X (4, 96), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
4465{"vaddudm", VX (4, 192), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4466{"vmaxud", VX (4, 194), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4467{"vrld", VX (4, 196), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4468{"vrldmi", VX (4, 197), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4469{"vcmpeqfp", VXR(4, 198,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4470{"vcmpequd", VXR(4, 199,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
c7d7aea2 4471{"vmuloud", VX (4, 200), VX_MASK, POWER10, 0, {VD, VA, VB}},
f4791f1a 4472{"vdivud", VX (4, 203), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4473{"vpkuwus", VX (4, 206), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4474{"vinsw", VX (4, 207), VXUIMM4_MASK, POWER10, 0, {VD, RB, UIMM4}},
14b57c7c
AM
4475{"machhws", XO (4, 108,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4476{"machhws.", XO (4, 108,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4477{"nmachhws", XO (4, 110,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4478{"nmachhws.", XO (4, 110,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4479{"vadduqm", VX (4, 256), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
18a8a00e 4480{"vcmpuq", VX (4, 257), VXBF_MASK, POWER10, 0, {BF, VA, VB}},
14b57c7c
AM
4481{"vmaxsb", VX (4, 258), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4482{"vslb", VX (4, 260), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4483{"vslq", VX (4, 261), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4484{"vcmpnezb", VXR(4, 263,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4485{"vmulosb", VX (4, 264), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4486{"vrefp", VX (4, 266), VXVA_MASK, PPCVEC, 0, {VD, VB}},
c7d7aea2 4487{"vdivsq", VX (4, 267), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4488{"vmrglb", VX (4, 268), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4489{"vpkshus", VX (4, 270), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4490{"vinsbvrx", VX (4, 271), VX_MASK, POWER10, 0, {VD, RA, VB}},
14b57c7c
AM
4491{"ps_nabs", XRC(4, 136,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4492{"mulchwu", XRC(4, 136,0), X_MASK, MULHW, 0, {RT, RA, RB}},
4493{"ps_nabs.", XRC(4, 136,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4494{"mulchwu.", XRC(4, 136,1), X_MASK, MULHW, 0, {RT, RA, RB}},
4495{"macchwu", XO (4, 140,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4496{"macchwu.", XO (4, 140,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4497{"vaddcuq", VX (4, 320), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
18a8a00e 4498{"vcmpsq", VX (4, 321), VXBF_MASK, POWER10, 0, {BF, VA, VB}},
14b57c7c
AM
4499{"vmaxsh", VX (4, 322), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4500{"vslh", VX (4, 324), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4501{"vrlqnm", VX (4, 325), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4502{"vcmpnezh", VXR(4, 327,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4503{"vmulosh", VX (4, 328), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4504{"vrsqrtefp", VX (4, 330), VXVA_MASK, PPCVEC, 0, {VD, VB}},
4505{"vmrglh", VX (4, 332), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4506{"vpkswus", VX (4, 334), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4507{"vinshvrx", VX (4, 335), VX_MASK, POWER10, 0, {VD, RA, VB}},
14b57c7c
AM
4508{"mulchw", XRC(4, 168,0), X_MASK, MULHW, 0, {RT, RA, RB}},
4509{"mulchw.", XRC(4, 168,1), X_MASK, MULHW, 0, {RT, RA, RB}},
4510{"macchw", XO (4, 172,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4511{"macchw.", XO (4, 172,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4512{"nmacchw", XO (4, 174,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4513{"nmacchw.", XO (4, 174,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4514{"vaddcuw", VX (4, 384), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4515{"vmaxsw", VX (4, 386), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4516{"vslw", VX (4, 388), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4517{"vrlwnm", VX (4, 389), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4518{"vcmpnezw", VXR(4, 391,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4519{"vmulosw", VX (4, 392), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4520{"vexptefp", VX (4, 394), VXVA_MASK, PPCVEC, 0, {VD, VB}},
f4791f1a 4521{"vdivsw", VX (4, 395), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4522{"vmrglw", VX (4, 396), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
66ef5847 4523{"vclrlb", VX (4, 397), VX_MASK, POWER10, 0, {VD, VA, RB}},
14b57c7c 4524{"vpkshss", VX (4, 398), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4525{"vinswvrx", VX (4, 399), VX_MASK, POWER10, 0, {VD, RA, VB}},
14b57c7c
AM
4526{"macchwsu", XO (4, 204,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4527{"macchwsu.", XO (4, 204,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4528{"vmaxsd", VX (4, 450), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4529{"vsl", VX (4, 452), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4530{"vrldnm", VX (4, 453), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4531{"vcmpgefp", VXR(4, 454,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2
AM
4532{"vcmpequq", VXR(4, 455,0), VXR_MASK, POWER10, 0, {VD, VA, VB}},
4533{"vmulosd", VX (4, 456), VX_MASK, POWER10, 0, {VD, VA, VB}},
f4791f1a 4534{"vmulld", VX (4, 457), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4535{"vlogefp", VX (4, 458), VXVA_MASK, PPCVEC, 0, {VD, VB}},
f4791f1a 4536{"vdivsd", VX (4, 459), VX_MASK, POWER10, 0, {VD, VA, VB}},
66ef5847 4537{"vclrrb", VX (4, 461), VX_MASK, POWER10, 0, {VD, VA, RB}},
14b57c7c 4538{"vpkswss", VX (4, 462), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4539{"vinsd", VX (4, 463), VXUIMM4_MASK, POWER10, 0, {VD, RB, UIMM4}},
14b57c7c
AM
4540{"macchws", XO (4, 236,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4541{"macchws.", XO (4, 236,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4542{"nmacchws", XO (4, 238,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4543{"nmacchws.", XO (4, 238,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4544{"evaddw", VX (4, 512), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4545{"vaddubs", VX (4, 512), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4546{"vmul10uq", VX (4, 513), VXVB_MASK, PPCVEC3, 0, {VD, VA}},
4547{"evaddiw", VX (4, 514), VX_MASK, PPCSPE, 0, {RS, RB, UIMM}},
4548{"vminub", VX (4, 514), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4549{"evsubfw", VX (4, 516), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4550{"evsubw", VX (4, 516), VX_MASK, PPCSPE, 0, {RS, RB, RA}},
4551{"vsrb", VX (4, 516), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4552{"vsrq", VX (4, 517), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4553{"evsubifw", VX (4, 518), VX_MASK, PPCSPE, 0, {RS, UIMM, RB}},
4554{"evsubiw", VX (4, 518), VX_MASK, PPCSPE, 0, {RS, RB, UIMM}},
4555{"vcmpgtub", VXR(4, 518,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4556{"evabs", VX (4, 520), VX_MASK, PPCSPE, 0, {RS, RA}},
4557{"vmuleub", VX (4, 520), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4558{"evneg", VX (4, 521), VX_MASK, PPCSPE, 0, {RS, RA}},
4559{"evextsb", VX (4, 522), VX_MASK, PPCSPE, 0, {RS, RA}},
4560{"vrfin", VX (4, 522), VXVA_MASK, PPCVEC, 0, {VD, VB}},
c7d7aea2 4561{"vdiveuq", VX (4, 523), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4562{"evextsh", VX (4, 523), VX_MASK, PPCSPE, 0, {RS, RA}},
4563{"evrndw", VX (4, 524), VX_MASK, PPCSPE, 0, {RS, RA}},
4564{"vspltb", VX (4, 524), VXUIMM4_MASK, PPCVEC, 0, {VD, VB, UIMM4}},
4565{"vextractub", VX (4, 525), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4566{"evcntlzw", VX (4, 525), VX_MASK, PPCSPE, 0, {RS, RA}},
4567{"evcntlsw", VX (4, 526), VX_MASK, PPCSPE, 0, {RS, RA}},
4568{"vupkhsb", VX (4, 526), VXVA_MASK, PPCVEC, 0, {VD, VB}},
6edbfd3b 4569{"vinsblx", VX (4, 527), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4570{"brinc", VX (4, 527), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4571{"ps_abs", XRC(4, 264,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4572{"ps_abs.", XRC(4, 264,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
4573{"evand", VX (4, 529), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4574{"evandc", VX (4, 530), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
6edbfd3b 4575{"vsrdbi", VX (4, 534), VXSH_MASK, POWER10, 0, {VD, VA, VB, SH3}},
14b57c7c 4576{"evxor", VX (4, 534), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
98553ad3 4577{"evmr", VX (4, 535), VX_MASK, PPCSPE, 0, {RS, RAB}},
14b57c7c 4578{"evor", VX (4, 535), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
98553ad3 4579{"evnot", VX (4, 536), VX_MASK, PPCSPE, 0, {RS, RAB}},
14b57c7c 4580{"evnor", VX (4, 536), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
14b57c7c
AM
4581{"get", APU(4, 268,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
4582{"eveqv", VX (4, 537), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4583{"evorc", VX (4, 539), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4584{"evnand", VX (4, 542), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4585{"evsrwu", VX (4, 544), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4586{"evsrws", VX (4, 545), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4587{"evsrwiu", VX (4, 546), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
4588{"evsrwis", VX (4, 547), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
4589{"evslw", VX (4, 548), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4590{"evslwi", VX (4, 550), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
4591{"evrlw", VX (4, 552), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4592{"evsplati", VX (4, 553), VX_MASK, PPCSPE, 0, {RS, SIMM}},
4593{"evrlwi", VX (4, 554), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
4594{"evsplatfi", VX (4, 555), VX_MASK, PPCSPE, 0, {RS, SIMM}},
4595{"evmergehi", VX (4, 556), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4596{"evmergelo", VX (4, 557), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4597{"evmergehilo", VX (4, 558), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4598{"evmergelohi", VX (4, 559), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4599{"evcmpgtu", VX (4, 560), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4600{"evcmpgts", VX (4, 561), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4601{"evcmpltu", VX (4, 562), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4602{"evcmplts", VX (4, 563), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4603{"evcmpeq", VX (4, 564), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4604{"cget", APU(4, 284,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
4605{"vadduhs", VX (4, 576), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4606{"vmul10euq", VX (4, 577), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4607{"vminuh", VX (4, 578), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4608{"vsrh", VX (4, 580), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4609{"vcmpgtuh", VXR(4, 582,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4610{"vmuleuh", VX (4, 584), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4611{"vrfiz", VX (4, 586), VXVA_MASK, PPCVEC, 0, {VD, VB}},
4612{"vsplth", VX (4, 588), VXUIMM3_MASK, PPCVEC, 0, {VD, VB, UIMM3}},
4613{"vextractuh", VX (4, 589), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4614{"vupkhsh", VX (4, 590), VXVA_MASK, PPCVEC, 0, {VD, VB}},
6edbfd3b 4615{"vinshlx", VX (4, 591), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4616{"nget", APU(4, 300,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
4617{"evsel", EVSEL(4,79), EVSEL_MASK, PPCSPE, 0, {RS, RA, RB, CRFS}},
4618{"ncget", APU(4, 316,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
4619{"evfsadd", VX (4, 640), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4620{"vadduws", VX (4, 640), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4621{"evfssub", VX (4, 641), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948 4622{"evfsmadd", VX (4, 642), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
14b57c7c 4623{"vminuw", VX (4, 642), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
74081948 4624{"evfsmsub", VX (4, 643), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
14b57c7c
AM
4625{"evfsabs", VX (4, 644), VX_MASK, PPCSPE, 0, {RS, RA}},
4626{"vsrw", VX (4, 644), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4627{"evfsnabs", VX (4, 645), VX_MASK, PPCSPE, 0, {RS, RA}},
4628{"evfsneg", VX (4, 646), VX_MASK, PPCSPE, 0, {RS, RA}},
4629{"vcmpgtuw", VXR(4, 646,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4630{"vcmpgtuq", VXR(4, 647,0), VXR_MASK, POWER10, 0, {VD, VA, VB}},
74081948 4631{"evfssqrt", VX_RB_CONST(4, 647, 0), VX_RB_CONST_MASK, PPCEFS2, 0, {RD, RA}},
14b57c7c
AM
4632{"vmuleuw", VX (4, 648), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4633{"evfsmul", VX (4, 648), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
f4791f1a 4634{"vmulhuw", VX (4, 649), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4635{"evfsdiv", VX (4, 649), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948 4636{"evfsnmadd", VX (4, 650), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
14b57c7c 4637{"vrfip", VX (4, 650), VXVA_MASK, PPCVEC, 0, {VD, VB}},
f4791f1a 4638{"vdiveuw", VX (4, 651), VX_MASK, POWER10, 0, {VD, VA, VB}},
74081948 4639{"evfsnmsub", VX (4, 651), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
14b57c7c
AM
4640{"evfscmpgt", VX (4, 652), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4641{"vspltw", VX (4, 652), VXUIMM2_MASK, PPCVEC, 0, {VD, VB, UIMM2}},
4642{"vextractuw", VX (4, 653), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4643{"evfscmplt", VX (4, 653), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4644{"evfscmpeq", VX (4, 654), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4645{"vupklsb", VX (4, 654), VXVA_MASK, PPCVEC, 0, {VD, VB}},
6edbfd3b 4646{"vinswlx", VX (4, 655), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c 4647{"evfscfui", VX (4, 656), VX_MASK, PPCSPE, 0, {RS, RB}},
74081948 4648{"evfscfh", VX_RA_CONST(4, 657, 4), VX_RA_CONST_MASK, PPCEFS2, 0, {RD, RB}},
14b57c7c
AM
4649{"evfscfsi", VX (4, 657), VX_MASK, PPCSPE, 0, {RS, RB}},
4650{"evfscfuf", VX (4, 658), VX_MASK, PPCSPE, 0, {RS, RB}},
4651{"evfscfsf", VX (4, 659), VX_MASK, PPCSPE, 0, {RS, RB}},
4652{"evfsctui", VX (4, 660), VX_MASK, PPCSPE, 0, {RS, RB}},
74081948 4653{"evfscth", VX_RA_CONST(4, 661, 4), VX_RA_CONST_MASK, PPCEFS2, 0, {RD, RB}},
14b57c7c
AM
4654{"evfsctsi", VX (4, 661), VX_MASK, PPCSPE, 0, {RS, RB}},
4655{"evfsctuf", VX (4, 662), VX_MASK, PPCSPE, 0, {RS, RB}},
4656{"evfsctsf", VX (4, 663), VX_MASK, PPCSPE, 0, {RS, RB}},
4657{"evfsctuiz", VX (4, 664), VX_MASK, PPCSPE, 0, {RS, RB}},
4658{"put", APU(4, 332,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
4659{"evfsctsiz", VX (4, 666), VX_MASK, PPCSPE, 0, {RS, RB}},
4660{"evfststgt", VX (4, 668), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4661{"evfststlt", VX (4, 669), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
4662{"evfststeq", VX (4, 670), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
74081948
AF
4663{"evfsmax", VX (4, 672), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4664{"evfsmin", VX (4, 673), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4665{"evfsaddsub", VX (4, 674), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4666{"evfssubadd", VX (4, 675), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4667{"evfssum", VX (4, 676), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4668{"evfsdiff", VX (4, 677), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4669{"evfssumdiff", VX (4, 678), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4670{"evfsdiffsum", VX (4, 679), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4671{"evfsaddx", VX (4, 680), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4672{"evfssubx", VX (4, 681), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4673{"evfsaddsubx", VX (4, 682), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4674{"evfssubaddx", VX (4, 683), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4675{"evfsmulx", VX (4, 684), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4676{"evfsmule", VX (4, 686), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4677{"evfsmulo", VX (4, 687), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4678{"efsmax", VX (4, 688), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4679{"efsmin", VX (4, 689), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
4680{"efdmax", VX (4, 696), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
14b57c7c 4681{"cput", APU(4, 348,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
74081948 4682{"efdmin", VX (4, 697), VX_MASK, PPCEFS2, 0, {RD, RA, RB}},
14b57c7c
AM
4683{"efsadd", VX (4, 704), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
4684{"efssub", VX (4, 705), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
74081948 4685{"efsmadd", VX (4, 706), VX_MASK, PPCEFS2, 0, {RS, RA, RB}},
14b57c7c 4686{"vminud", VX (4, 706), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
74081948 4687{"efsmsub", VX (4, 707), VX_MASK, PPCEFS2, 0, {RS, RA, RB}},
14b57c7c
AM
4688{"efsabs", VX (4, 708), VX_MASK, PPCEFS, 0, {RS, RA}},
4689{"vsr", VX (4, 708), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4690{"efsnabs", VX (4, 709), VX_MASK, PPCEFS, 0, {RS, RA}},
4691{"efsneg", VX (4, 710), VX_MASK, PPCEFS, 0, {RS, RA}},
4692{"vcmpgtfp", VXR(4, 710,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
74081948 4693{"efssqrt", VX_RB_CONST(4, 711, 0), VX_RB_CONST_MASK,PPCEFS2, 0, {RD, RA}},
14b57c7c 4694{"vcmpgtud", VXR(4, 711,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
c7d7aea2 4695{"vmuleud", VX (4, 712), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4696{"efsmul", VX (4, 712), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
f4791f1a 4697{"vmulhud", VX (4, 713), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4698{"efsdiv", VX (4, 713), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
74081948 4699{"efsnmadd", VX (4, 714), VX_MASK, PPCEFS2, 0, {RS, RA, RB}},
14b57c7c 4700{"vrfim", VX (4, 714), VXVA_MASK, PPCVEC, 0, {VD, VB}},
f4791f1a 4701{"vdiveud", VX (4, 715), VX_MASK, POWER10, 0, {VD, VA, VB}},
74081948 4702{"efsnmsub", VX (4, 715), VX_MASK, PPCEFS2, 0, {RS, RA, RB}},
14b57c7c
AM
4703{"efscmpgt", VX (4, 716), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4704{"vextractd", VX (4, 717), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4705{"efscmplt", VX (4, 717), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4706{"efscmpeq", VX (4, 718), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4707{"vupklsh", VX (4, 718), VXVA_MASK, PPCVEC, 0, {VD, VB}},
6edbfd3b 4708{"vinsdlx", VX (4, 719), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4709{"efscfd", VX (4, 719), VX_MASK, PPCEFS, 0, {RS, RB}},
4710{"efscfui", VX (4, 720), VX_MASK, PPCEFS, 0, {RS, RB}},
74081948 4711{"efscfh", VX_RA_CONST(4, 721, 4), VX_RA_CONST_MASK, PPCEFS2, 0, {RD, RB}},
14b57c7c
AM
4712{"efscfsi", VX (4, 721), VX_MASK, PPCEFS, 0, {RS, RB}},
4713{"efscfuf", VX (4, 722), VX_MASK, PPCEFS, 0, {RS, RB}},
4714{"efscfsf", VX (4, 723), VX_MASK, PPCEFS, 0, {RS, RB}},
4715{"efsctui", VX (4, 724), VX_MASK, PPCEFS, 0, {RS, RB}},
74081948 4716{"efscth", VX_RA_CONST(4, 725, 4), VX_RA_CONST_MASK, PPCEFS2, 0, {RD, RB}},
14b57c7c
AM
4717{"efsctsi", VX (4, 725), VX_MASK, PPCEFS, 0, {RS, RB}},
4718{"efsctuf", VX (4, 726), VX_MASK, PPCEFS, 0, {RS, RB}},
4719{"efsctsf", VX (4, 727), VX_MASK, PPCEFS, 0, {RS, RB}},
4720{"efsctuiz", VX (4, 728), VX_MASK, PPCEFS, 0, {RS, RB}},
4721{"nput", APU(4, 364,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
4722{"efsctsiz", VX (4, 730), VX_MASK, PPCEFS, 0, {RS, RB}},
4723{"efststgt", VX (4, 732), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4724{"efststlt", VX (4, 733), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4725{"efststeq", VX (4, 734), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4726{"efdadd", VX (4, 736), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
4727{"efdsub", VX (4, 737), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
74081948
AF
4728{"efdmadd", VX (4, 738), VX_MASK, PPCEFS2, E500|E500MC, {RD, RA, RB}},
4729{"efdcfuid", VX (4, 738), VX_MASK, E500|E500MC,0, {RS, RB}},
4730{"efdmsub", VX (4, 739), VX_MASK, PPCEFS2, E500|E500MC, {RD, RA, RB}},
4731{"efdcfsid", VX (4, 739), VX_MASK, E500|E500MC,0, {RS, RB}},
14b57c7c
AM
4732{"efdabs", VX (4, 740), VX_MASK, PPCEFS, 0, {RS, RA}},
4733{"efdnabs", VX (4, 741), VX_MASK, PPCEFS, 0, {RS, RA}},
4734{"efdneg", VX (4, 742), VX_MASK, PPCEFS, 0, {RS, RA}},
74081948 4735{"efdsqrt", VX_RB_CONST(4, 743, 0), VX_RB_CONST_MASK, PPCEFS2, 0, {RD, RA}},
14b57c7c
AM
4736{"efdmul", VX (4, 744), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
4737{"efddiv", VX (4, 745), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
74081948
AF
4738{"efdnmadd", VX (4, 746), VX_MASK, PPCEFS2, E500|E500MC, {RD, RA, RB}},
4739{"efdctuidz", VX (4, 746), VX_MASK, E500|E500MC,0, {RS, RB}},
4740{"efdnmsub", VX (4, 747), VX_MASK, PPCEFS2, E500|E500MC, {RD, RA, RB}},
4741{"efdctsidz", VX (4, 747), VX_MASK, E500|E500MC,0, {RS, RB}},
14b57c7c
AM
4742{"efdcmpgt", VX (4, 748), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4743{"efdcmplt", VX (4, 749), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4744{"efdcmpeq", VX (4, 750), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4745{"efdcfs", VX (4, 751), VX_MASK, PPCEFS, 0, {RS, RB}},
74081948
AF
4746{"efdcfui", VX_RA_CONST(4, 752, 0), VX_RA_CONST_MASK, PPCEFS, 0, {RS, RB}},
4747{"efdcfuid", VX_RA_CONST(4, 752, 1), VX_RA_CONST_MASK, PPCEFS, E500|E500MC, {RS, RB}},
4748{"efdcfsi", VX_RA_CONST(4, 753, 0), VX_RA_CONST_MASK, PPCEFS, 0, {RS, RB}},
4749{"efdcfsid", VX_RA_CONST(4, 753, 1), VX_RA_CONST_MASK, PPCEFS, E500|E500MC, {RS, RB}},
4750{"efdcfh", VX_RA_CONST(4, 753, 4), VX_RA_CONST_MASK, PPCEFS2, 0, {RD, RB}},
14b57c7c
AM
4751{"efdcfuf", VX (4, 754), VX_MASK, PPCEFS, 0, {RS, RB}},
4752{"efdcfsf", VX (4, 755), VX_MASK, PPCEFS, 0, {RS, RB}},
4753{"efdctui", VX (4, 756), VX_MASK, PPCEFS, 0, {RS, RB}},
74081948 4754{"efdcth", VX_RA_CONST(4, 757, 4), VX_RA_CONST_MASK, PPCEFS2, 0, {RD, RB}},
14b57c7c
AM
4755{"efdctsi", VX (4, 757), VX_MASK, PPCEFS, 0, {RS, RB}},
4756{"efdctuf", VX (4, 758), VX_MASK, PPCEFS, 0, {RS, RB}},
4757{"efdctsf", VX (4, 759), VX_MASK, PPCEFS, 0, {RS, RB}},
74081948
AF
4758{"efdctuiz", VX_RA_CONST(4, 760, 0), VX_RA_CONST_MASK, PPCEFS, 0, {RS, RB}},
4759{"efdctuidz", VX_RA_CONST(4, 760, 1), VX_RA_CONST_MASK, PPCEFS, E500|E500MC, {RS, RB}},
14b57c7c 4760{"ncput", APU(4, 380,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
74081948
AF
4761{"efdctsiz", VX_RA_CONST(4, 762, 0), VX_RA_CONST_MASK, PPCEFS, 0, {RS, RB}},
4762{"efdctsidz", VX_RA_CONST(4, 762, 1), VX_RA_CONST_MASK, PPCEFS, E500|E500MC, {RS, RB}},
14b57c7c
AM
4763{"efdtstgt", VX (4, 764), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4764{"efdtstlt", VX (4, 765), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4765{"efdtsteq", VX (4, 766), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
4766{"evlddx", VX (4, 768), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4767{"vaddsbs", VX (4, 768), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4768{"evldd", VX (4, 769), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
4769{"evldwx", VX (4, 770), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4770{"vminsb", VX (4, 770), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4771{"evldw", VX (4, 771), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
4772{"evldhx", VX (4, 772), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4773{"vsrab", VX (4, 772), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4774{"vsraq", VX (4, 773), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4775{"evldh", VX (4, 773), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
4776{"vcmpgtsb", VXR(4, 774,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4777{"evlhhesplatx",VX (4, 776), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4778{"vmulesb", VX (4, 776), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4779{"evlhhesplat", VX (4, 777), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
4780{"vcfux", VX (4, 778), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
4781{"vcuxwfp", VX (4, 778), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
c7d7aea2 4782{"vdivesq", VX (4, 779), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4783{"evlhhousplatx",VX(4, 780), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4784{"vspltisb", VX (4, 780), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
4785{"vinsertb", VX (4, 781), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4786{"evlhhousplat",VX (4, 781), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
4787{"evlhhossplatx",VX(4, 782), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4788{"vpkpx", VX (4, 782), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
6edbfd3b 4789{"vinsbrx", VX (4, 783), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4790{"evlhhossplat",VX (4, 783), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
4791{"mullhwu", XRC(4, 392,0), X_MASK, MULHW, 0, {RT, RA, RB}},
4792{"evlwhex", VX (4, 784), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4793{"mullhwu.", XRC(4, 392,1), X_MASK, MULHW, 0, {RT, RA, RB}},
4794{"evlwhe", VX (4, 785), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4795{"evlwhoux", VX (4, 788), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4796{"evlwhou", VX (4, 789), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4797{"evlwhosx", VX (4, 790), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4798{"evlwhos", VX (4, 791), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4799{"maclhwu", XO (4, 396,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
4800{"evlwwsplatx", VX (4, 792), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4801{"maclhwu.", XO (4, 396,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
4802{"evlwwsplat", VX (4, 793), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4803{"evlwhsplatx", VX (4, 796), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4804{"evlwhsplat", VX (4, 797), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4805{"evstddx", VX (4, 800), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4806{"evstdd", VX (4, 801), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
4807{"evstdwx", VX (4, 802), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4808{"evstdw", VX (4, 803), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
4809{"evstdhx", VX (4, 804), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4810{"evstdh", VX (4, 805), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
4811{"evstwhex", VX (4, 816), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4812{"evstwhe", VX (4, 817), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4813{"evstwhox", VX (4, 820), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4814{"evstwho", VX (4, 821), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4815{"evstwwex", VX (4, 824), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4816{"evstwwe", VX (4, 825), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4817{"evstwwox", VX (4, 828), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4818{"evstwwo", VX (4, 829), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
4819{"vaddshs", VX (4, 832), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4820{"bcdcpsgn.", VX (4, 833), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4821{"vminsh", VX (4, 834), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4822{"vsrah", VX (4, 836), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4823{"vcmpgtsh", VXR(4, 838,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4824{"vmulesh", VX (4, 840), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4825{"vcfsx", VX (4, 842), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
4826{"vcsxwfp", VX (4, 842), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
4827{"vspltish", VX (4, 844), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
4828{"vinserth", VX (4, 845), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4829{"vupkhpx", VX (4, 846), VXVA_MASK, PPCVEC, 0, {VD, VB}},
6edbfd3b 4830{"vinshrx", VX (4, 847), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4831{"mullhw", XRC(4, 424,0), X_MASK, MULHW, 0, {RT, RA, RB}},
4832{"mullhw.", XRC(4, 424,1), X_MASK, MULHW, 0, {RT, RA, RB}},
4833{"maclhw", XO (4, 428,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
4834{"maclhw.", XO (4, 428,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
4835{"nmaclhw", XO (4, 430,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
4836{"nmaclhw.", XO (4, 430,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
4837{"vaddsws", VX (4, 896), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4838{"vminsw", VX (4, 898), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4839{"vsraw", VX (4, 900), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4840{"vcmpgtsw", VXR(4, 902,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 4841{"vcmpgtsq", VXR(4, 903,0), VXR_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 4842{"vmulesw", VX (4, 904), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
f4791f1a 4843{"vmulhsw", VX (4, 905), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4844{"vctuxs", VX (4, 906), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
4845{"vcfpuxws", VX (4, 906), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
f4791f1a 4846{"vdivesw", VX (4, 907), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4847{"vspltisw", VX (4, 908), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
4848{"vinsertw", VX (4, 909), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
6edbfd3b 4849{"vinswrx", VX (4, 911), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4850{"maclhwsu", XO (4, 460,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4851{"maclhwsu.", XO (4, 460,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4852{"vminsd", VX (4, 962), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4853{"vsrad", VX (4, 964), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4854{"vcmpbfp", VXR(4, 966,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4855{"vcmpgtsd", VXR(4, 967,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
c7d7aea2 4856{"vmulesd", VX (4, 968), VX_MASK, POWER10, 0, {VD, VA, VB}},
f4791f1a 4857{"vmulhsd", VX (4, 969), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4858{"vctsxs", VX (4, 970), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
4859{"vcfpsxws", VX (4, 970), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
f4791f1a 4860{"vdivesd", VX (4, 971), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
4861{"vinsertd", VX (4, 973), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
4862{"vupklpx", VX (4, 974), VXVA_MASK, PPCVEC, 0, {VD, VB}},
6edbfd3b 4863{"vinsdrx", VX (4, 975), VX_MASK, POWER10, 0, {VD, RA, RB}},
14b57c7c
AM
4864{"maclhws", XO (4, 492,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4865{"maclhws.", XO (4, 492,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4866{"nmaclhws", XO (4, 494,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4867{"nmaclhws.", XO (4, 494,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4868{"vsububm", VX (4,1024), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4869{"bcdadd.", VX (4,1025), VXPS_MASK, PPCVEC2, 0, {VD, VA, VB, PS}},
4870{"vavgub", VX (4,1026), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4871{"vabsdub", VX (4,1027), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4872{"evmhessf", VX (4,1027), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4873{"vand", VX (4,1028), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4874{"vcmpequb.", VXR(4, 6,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
4875{"vcmpneb.", VXR(4, 7,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
62adc510
AM
4876{"udi0fcm.", APU(4, 515,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
4877{"udi0fcm", APU(4, 515,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
4878{"evmhossf", VX (4,1031), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4879{"vpmsumb", VX (4,1032), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4880{"evmheumi", VX (4,1032), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4881{"evmhesmi", VX (4,1033), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4882{"vmaxfp", VX (4,1034), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4883{"evmhesmf", VX (4,1035), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4884{"evmhoumi", VX (4,1036), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4885{"vslo", VX (4,1036), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
66ef5847
AM
4886{"vstribl.", VXVA(4,1037,0), VXVA_MASK, POWER10, 0, {VD, VB}},
4887{"vstribr.", VXVA(4,1037,1), VXVA_MASK, POWER10, 0, {VD, VB}},
4888{"vstrihl.", VXVA(4,1037,2), VXVA_MASK, POWER10, 0, {VD, VB}},
4889{"vstrihr.", VXVA(4,1037,3), VXVA_MASK, POWER10, 0, {VD, VB}},
14b57c7c
AM
4890{"evmhosmi", VX (4,1037), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4891{"evmhosmf", VX (4,1039), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4892{"machhwuo", XO (4, 12,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4893{"machhwuo.", XO (4, 12,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4894{"ps_merge00", XOPS(4,528,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4895{"ps_merge00.", XOPS(4,528,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4896{"evmhessfa", VX (4,1059), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4897{"evmhossfa", VX (4,1063), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4898{"evmheumia", VX (4,1064), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4899{"evmhesmia", VX (4,1065), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4900{"evmhesmfa", VX (4,1067), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4901{"evmhoumia", VX (4,1068), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4902{"evmhosmia", VX (4,1069), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4903{"evmhosmfa", VX (4,1071), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4904{"vsubuhm", VX (4,1088), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4905{"bcdsub.", VX (4,1089), VXPS_MASK, PPCVEC2, 0, {VD, VA, VB, PS}},
4906{"vavguh", VX (4,1090), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
74081948 4907{"evmwlssf", VX (4,1091), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
4908{"vabsduh", VX (4,1091), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4909{"vandc", VX (4,1092), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4910{"vcmpequh.", VXR(4, 70,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510
AM
4911{"udi1fcm.", APU(4, 547,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
4912{"udi1fcm", APU(4, 547,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
4913{"vcmpneh.", VXR(4, 71,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4914{"evmwhssf", VX (4,1095), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4915{"vpmsumh", VX (4,1096), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4916{"evmwlumi", VX (4,1096), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4917{"vminfp", VX (4,1098), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
74081948 4918{"evmwlsmf", VX (4,1099), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
4919{"evmwhumi", VX (4,1100), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4920{"vsro", VX (4,1100), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4921{"evmwhsmi", VX (4,1101), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4922{"vpkudum", VX (4,1102), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4923{"evmwhsmf", VX (4,1103), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4924{"evmwssf", VX (4,1107), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4925{"machhwo", XO (4, 44,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4926{"evmwumi", VX (4,1112), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4927{"machhwo.", XO (4, 44,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4928{"evmwsmi", VX (4,1113), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4929{"evmwsmf", VX (4,1115), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4930{"nmachhwo", XO (4, 46,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4931{"nmachhwo.", XO (4, 46,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4932{"ps_merge01", XOPS(4,560,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4933{"ps_merge01.", XOPS(4,560,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
74081948 4934{"evmwlssfa", VX (4,1123), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
4935{"evmwhssfa", VX (4,1127), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4936{"evmwlumia", VX (4,1128), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948 4937{"evmwlsmfa", VX (4,1131), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
4938{"evmwhumia", VX (4,1132), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4939{"evmwhsmia", VX (4,1133), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4940{"evmwhsmfa", VX (4,1135), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4941{"evmwssfa", VX (4,1139), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4942{"evmwumia", VX (4,1144), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4943{"evmwsmia", VX (4,1145), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4944{"evmwsmfa", VX (4,1147), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4945{"vsubuwm", VX (4,1152), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4946{"bcdus.", VX (4,1153), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
4947{"vavguw", VX (4,1154), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4948{"vabsduw", VX (4,1155), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
98553ad3 4949{"vmr", VX (4,1156), VX_MASK, PPCVEC, 0, {VD, VAB}},
14b57c7c
AM
4950{"vor", VX (4,1156), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4951{"vcmpnew.", VXR(4, 135,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
4952{"vpmsumw", VX (4,1160), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4953{"vcmpequw.", VXR(4, 134,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510
AM
4954{"udi2fcm.", APU(4, 579,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
4955{"udi2fcm", APU(4, 579,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
4956{"machhwsuo", XO (4, 76,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4957{"machhwsuo.", XO (4, 76,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4958{"ps_merge10", XOPS(4,592,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4959{"ps_merge10.", XOPS(4,592,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4960{"vsubudm", VX (4,1216), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4961{"evaddusiaaw", VX (4,1216), VX_MASK, PPCSPE, 0, {RS, RA}},
4962{"bcds.", VX (4,1217), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
4963{"evaddssiaaw", VX (4,1217), VX_MASK, PPCSPE, 0, {RS, RA}},
4964{"evsubfusiaaw",VX (4,1218), VX_MASK, PPCSPE, 0, {RS, RA}},
4965{"evsubfssiaaw",VX (4,1219), VX_MASK, PPCSPE, 0, {RS, RA}},
4966{"evmra", VX (4,1220), VX_MASK, PPCSPE, 0, {RS, RA}},
4967{"vxor", VX (4,1220), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4968{"evdivws", VX (4,1222), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4969{"vcmpeqfp.", VXR(4, 198,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510 4970{"udi3fcm.", APU(4, 611,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c 4971{"vcmpequd.", VXR(4, 199,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
62adc510 4972{"udi3fcm", APU(4, 611,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
4973{"evdivwu", VX (4,1223), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4974{"vpmsumd", VX (4,1224), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4975{"evaddumiaaw", VX (4,1224), VX_MASK, PPCSPE, 0, {RS, RA}},
4976{"evaddsmiaaw", VX (4,1225), VX_MASK, PPCSPE, 0, {RS, RA}},
4977{"evsubfumiaaw",VX (4,1226), VX_MASK, PPCSPE, 0, {RS, RA}},
4978{"evsubfsmiaaw",VX (4,1227), VX_MASK, PPCSPE, 0, {RS, RA}},
ec40e91c 4979{"vgnb", VX (4,1228), VX_MASK, POWER10, 0, {RT, VB, UIMM3}},
14b57c7c
AM
4980{"vpkudus", VX (4,1230), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4981{"machhwso", XO (4, 108,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4982{"machhwso.", XO (4, 108,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4983{"nmachhwso", XO (4, 110,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
4984{"nmachhwso.", XO (4, 110,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
4985{"ps_merge11", XOPS(4,624,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4986{"ps_merge11.", XOPS(4,624,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
4987{"vsubuqm", VX (4,1280), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
4988{"evmheusiaaw", VX (4,1280), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4989{"bcdtrunc.", VX (4,1281), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
4990{"evmhessiaaw", VX (4,1281), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4991{"vavgsb", VX (4,1282), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4992{"evmhessfaaw", VX (4,1283), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
4993{"evmhousiaaw", VX (4,1284), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
98553ad3 4994{"vnot", VX (4,1284), VX_MASK, PPCVEC, 0, {VD, VAB}},
14b57c7c
AM
4995{"vnor", VX (4,1284), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
4996{"evmhossiaaw", VX (4,1285), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
62adc510
AM
4997{"udi4fcm.", APU(4, 643,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
4998{"udi4fcm", APU(4, 643,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
4999{"vcmpnezb.", VXR(4, 263,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
5000{"evmhossfaaw", VX (4,1287), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5001{"evmheumiaaw", VX (4,1288), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5002{"vcipher", VX (4,1288), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5003{"vcipherlast", VX (4,1289), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5004{"evmhesmiaaw", VX (4,1289), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5005{"evmhesmfaaw", VX (4,1291), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5006{"vgbbd", VX (4,1292), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5007{"evmhoumiaaw", VX (4,1292), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5008{"evmhosmiaaw", VX (4,1293), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5009{"evmhosmfaaw", VX (4,1295), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5010{"macchwuo", XO (4, 140,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5011{"macchwuo.", XO (4, 140,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5012{"evmhegumiaa", VX (4,1320), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5013{"evmhegsmiaa", VX (4,1321), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5014{"evmhegsmfaa", VX (4,1323), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5015{"evmhogumiaa", VX (4,1324), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5016{"evmhogsmiaa", VX (4,1325), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5017{"evmhogsmfaa", VX (4,1327), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5018{"vsubcuq", VX (4,1344), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5019{"evmwlusiaaw", VX (4,1344), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5020{"bcdutrunc.", VX (4,1345), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
5021{"evmwlssiaaw", VX (4,1345), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5022{"vavgsh", VX (4,1346), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
74081948
AF
5023{"evmwlssfaaw", VX (4,1347), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5024{"evmwhusiaa", VX (4,1348), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5025{"vorc", VX (4,1348), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
74081948 5026{"evmwhssmaa", VX (4,1349), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
62adc510
AM
5027{"udi5fcm.", APU(4, 675,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
5028{"udi5fcm", APU(4, 675,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c 5029{"vcmpnezh.", VXR(4, 327,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
74081948 5030{"evmwhssfaa", VX (4,1351), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
5031{"vncipher", VX (4,1352), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5032{"evmwlumiaaw", VX (4,1352), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5033{"vncipherlast",VX (4,1353), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5034{"evmwlsmiaaw", VX (4,1353), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948
AF
5035{"evmwlsmfaaw", VX (4,1355), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5036{"evmwhumiaa", VX (4,1356), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5037{"vbpermq", VX (4,1356), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
ec40e91c 5038{"vcfuged", VX (4,1357), VX_MASK, POWER10, 0, {VD, VA, VB}},
74081948 5039{"evmwhsmiaa", VX (4,1357), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5040{"vpksdus", VX (4,1358), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
74081948 5041{"evmwhsmfaa", VX (4,1359), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
5042{"evmwssfaa", VX (4,1363), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5043{"macchwo", XO (4, 172,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5044{"evmwumiaa", VX (4,1368), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5045{"macchwo.", XO (4, 172,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5046{"evmwsmiaa", VX (4,1369), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5047{"evmwsmfaa", VX (4,1371), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5048{"nmacchwo", XO (4, 174,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5049{"nmacchwo.", XO (4, 174,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
74081948
AF
5050{"evmwhgumiaa", VX (4,1380), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5051{"evmwhgsmiaa", VX (4,1381), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5052{"evmwhgssfaa", VX (4,1383), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5053{"evmwhgsmfaa", VX (4,1391), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
5054{"evmheusianw", VX (4,1408), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5055{"vsubcuw", VX (4,1408), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5056{"evmhessianw", VX (4,1409), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5057{"bcdctsq.", VXVA(4,1409,0), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5058{"bcdcfsq.", VXVA(4,1409,2), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
5059{"bcdctz.", VXVA(4,1409,4), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
5060{"bcdctn.", VXVA(4,1409,5), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5061{"bcdcfz.", VXVA(4,1409,6), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
5062{"bcdcfn.", VXVA(4,1409,7), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
5063{"bcdsetsgn.", VXVA(4,1409,31), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
5064{"vavgsw", VX (4,1410), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5065{"evmhessfanw", VX (4,1411), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5066{"vnand", VX (4,1412), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5067{"evmhousianw", VX (4,1412), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5068{"evmhossianw", VX (4,1413), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
62adc510
AM
5069{"udi6fcm.", APU(4, 707,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
5070{"udi6fcm", APU(4, 707,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
5071{"vcmpnezw.", VXR(4, 391,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
5072{"evmhossfanw", VX (4,1415), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5073{"evmheumianw", VX (4,1416), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5074{"evmhesmianw", VX (4,1417), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5075{"evmhesmfanw", VX (4,1419), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5076{"evmhoumianw", VX (4,1420), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
ec40e91c 5077{"vpextd", VX (4,1421), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5078{"evmhosmianw", VX (4,1421), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5079{"evmhosmfanw", VX (4,1423), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5080{"macchwsuo", XO (4, 204,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5081{"macchwsuo.", XO (4, 204,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5082{"evmhegumian", VX (4,1448), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5083{"evmhegsmian", VX (4,1449), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5084{"evmhegsmfan", VX (4,1451), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5085{"evmhogumian", VX (4,1452), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5086{"evmhogsmian", VX (4,1453), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5087{"evmhogsmfan", VX (4,1455), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5088{"evmwlusianw", VX (4,1472), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5089{"bcdsr.", VX (4,1473), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
5090{"evmwlssianw", VX (4,1473), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948
AF
5091{"evmwlssfanw", VX (4,1475), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5092{"evmwhusian", VX (4,1476), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5093{"vsld", VX (4,1476), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
74081948 5094{"evmwhssian", VX (4,1477), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5095{"vcmpgefp.", VXR(4, 454,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510
AM
5096{"udi7fcm.", APU(4, 739,0), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
5097{"udi7fcm", APU(4, 739,1), APU_MASK, PPC405|PPC440, 0, {URT, URA, URB}},
c7d7aea2 5098{"vcmpequq.", VXR(4, 455,1), VXR_MASK, POWER10, 0, {VD, VA, VB}},
74081948 5099{"evmwhssfan", VX (4,1479), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
5100{"vsbox", VX (4,1480), VXVB_MASK, PPCVEC2, 0, {VD, VA}},
5101{"evmwlumianw", VX (4,1480), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5102{"evmwlsmianw", VX (4,1481), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948
AF
5103{"evmwlsmfanw", VX (4,1483), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5104{"evmwhumian", VX (4,1484), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5105{"vbpermd", VX (4,1484), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
ec40e91c 5106{"vpdepd", VX (4,1485), VX_MASK, POWER10, 0, {VD, VA, VB}},
74081948 5107{"evmwhsmian", VX (4,1485), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c 5108{"vpksdss", VX (4,1486), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
74081948 5109{"evmwhsmfan", VX (4,1487), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
5110{"evmwssfan", VX (4,1491), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5111{"macchwso", XO (4, 236,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5112{"evmwumian", VX (4,1496), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5113{"macchwso.", XO (4, 236,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5114{"evmwsmian", VX (4,1497), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
5115{"evmwsmfan", VX (4,1499), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
74081948
AF
5116{"evmwhgumian", VX (4,1508), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5117{"evmwhgsmian", VX (4,1509), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5118{"evmwhgssfan", VX (4,1511), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
5119{"evmwhgsmfan", VX (4,1519), VX_MASK, PPCSPE, 0, {RD, RA, RB}},
14b57c7c
AM
5120{"nmacchwso", XO (4, 238,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5121{"nmacchwso.", XO (4, 238,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5122{"vsububs", VX (4,1536), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5123{"vclzlsbb", VXVA(4,1538,0), VXVA_MASK, PPCVEC3, 0, {RT, VB}},
5124{"vctzlsbb", VXVA(4,1538,1), VXVA_MASK, PPCVEC3, 0, {RT, VB}},
5125{"vnegw", VXVA(4,1538,6), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5126{"vnegd", VXVA(4,1538,7), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5127{"vprtybw", VXVA(4,1538,8), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5128{"vprtybd", VXVA(4,1538,9), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5129{"vprtybq", VXVA(4,1538,10), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5130{"vextsb2w", VXVA(4,1538,16), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5131{"vextsh2w", VXVA(4,1538,17), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5132{"vextsb2d", VXVA(4,1538,24), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5133{"vextsh2d", VXVA(4,1538,25), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5134{"vextsw2d", VXVA(4,1538,26), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
c7d7aea2 5135{"vextsd2q", VXVA(4,1538,27), VXVA_MASK, POWER10, 0, {VD, VB}},
14b57c7c
AM
5136{"vctzb", VXVA(4,1538,28), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5137{"vctzh", VXVA(4,1538,29), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5138{"vctzw", VXVA(4,1538,30), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5139{"vctzd", VXVA(4,1538,31), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
5140{"mfvscr", VX (4,1540), VXVAVB_MASK, PPCVEC, 0, {VD}},
5141{"vcmpgtub.", VXR(4, 518,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510
AM
5142{"udi8fcm.", APU(4, 771,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
5143{"udi8fcm", APU(4, 771,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c 5144{"vsum4ubs", VX (4,1544), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 5145{"vmoduq", VX (4,1547), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5146{"vextublx", VX (4,1549), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
5147{"vsubuhs", VX (4,1600), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
fdefed7c
AM
5148
5149{"vexpandbm", VXVA(4,1602,0), VXVA_MASK, POWER10, 0, {VD, VB}},
5150{"vexpandhm", VXVA(4,1602,1), VXVA_MASK, POWER10, 0, {VD, VB}},
5151{"vexpandwm", VXVA(4,1602,2), VXVA_MASK, POWER10, 0, {VD, VB}},
5152{"vexpanddm", VXVA(4,1602,3), VXVA_MASK, POWER10, 0, {VD, VB}},
5153{"vexpandqm", VXVA(4,1602,4), VXVA_MASK, POWER10, 0, {VD, VB}},
5154{"vextractbm", VXVA(4,1602,8), VXVA_MASK, POWER10, 0, {RT, VB}},
5155{"vextracthm", VXVA(4,1602,9), VXVA_MASK, POWER10, 0, {RT, VB}},
5156{"vextractwm", VXVA(4,1602,10), VXVA_MASK, POWER10, 0, {RT, VB}},
5157{"vextractdm", VXVA(4,1602,11), VXVA_MASK, POWER10, 0, {RT, VB}},
5158{"vextractqm", VXVA(4,1602,12), VXVA_MASK, POWER10, 0, {RT, VB}},
5159{"mtvsrbm", VXVA(4,1602,16), VXVA_MASK, POWER10, 0, {VD, RB}},
5160{"mtvsrhm", VXVA(4,1602,17), VXVA_MASK, POWER10, 0, {VD, RB}},
5161{"mtvsrwm", VXVA(4,1602,18), VXVA_MASK, POWER10, 0, {VD, RB}},
5162{"mtvsrdm", VXVA(4,1602,19), VXVA_MASK, POWER10, 0, {VD, RB}},
5163{"mtvsrqm", VXVA(4,1602,20), VXVA_MASK, POWER10, 0, {VD, RB}},
5164{"vcntmbb", VXVA(4,1602,24), VXVAM_MASK, POWER10, 0, {RT, VB, MP}},
5165{"vcntmbh", VXVA(4,1602,26), VXVAM_MASK, POWER10, 0, {RT, VB, MP}},
5166{"vcntmbw", VXVA(4,1602,28), VXVAM_MASK, POWER10, 0, {RT, VB, MP}},
5167{"vcntmbd", VXVA(4,1602,30), VXVAM_MASK, POWER10, 0, {RT, VB, MP}},
5168
14b57c7c
AM
5169{"mtvscr", VX (4,1604), VXVDVA_MASK, PPCVEC, 0, {VB}},
5170{"vcmpgtuh.", VXR(4, 582,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
5171{"vsum4shs", VX (4,1608), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510
AM
5172{"udi9fcm.", APU(4, 804,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
5173{"udi9fcm", APU(4, 804,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
5174{"vextuhlx", VX (4,1613), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
5175{"vupkhsw", VX (4,1614), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5176{"vsubuws", VX (4,1664), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5177{"vshasigmaw", VX (4,1666), VX_MASK, PPCVEC2, 0, {VD, VA, ST, SIX}},
5178{"veqv", VX (4,1668), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5179{"vcmpgtuw.", VXR(4, 646,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510 5180{"udi10fcm.", APU(4, 835,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
c7d7aea2 5181{"vcmpgtuq.", VXR(4, 647,1), VXR_MASK, POWER10, 0, {VD, VA, VB}},
62adc510 5182{"udi10fcm", APU(4, 835,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c 5183{"vsum2sws", VX (4,1672), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
f4791f1a 5184{"vmoduw", VX (4,1675), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5185{"vmrgow", VX (4,1676), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5186{"vextuwlx", VX (4,1677), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
5187{"vshasigmad", VX (4,1730), VX_MASK, PPCVEC2, 0, {VD, VA, ST, SIX}},
5188{"vsrd", VX (4,1732), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5189{"vcmpgtfp.", VXR(4, 710,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510 5190{"udi11fcm.", APU(4, 867,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c 5191{"vcmpgtud.", VXR(4, 711,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
62adc510 5192{"udi11fcm", APU(4, 867,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
f4791f1a 5193{"vmodud", VX (4,1739), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5194{"vupklsw", VX (4,1742), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5195{"vsubsbs", VX (4,1792), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5196{"vclzb", VX (4,1794), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5197{"vpopcntb", VX (4,1795), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5198{"vsrv", VX (4,1796), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
5199{"vcmpgtsb.", VXR(4, 774,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510
AM
5200{"udi12fcm.", APU(4, 899,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
5201{"udi12fcm", APU(4, 899,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c 5202{"vsum4sbs", VX (4,1800), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
c7d7aea2 5203{"vmodsq", VX (4,1803), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5204{"vextubrx", VX (4,1805), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
5205{"maclhwuo", XO (4, 396,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5206{"maclhwuo.", XO (4, 396,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5207{"vsubshs", VX (4,1856), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5208{"vclzh", VX (4,1858), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5209{"vpopcnth", VX (4,1859), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5210{"vslv", VX (4,1860), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
5211{"vcmpgtsh.", VXR(4, 838,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
5212{"vextuhrx", VX (4,1869), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
62adc510
AM
5213{"udi13fcm.", APU(4, 931,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
5214{"udi13fcm", APU(4, 931,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c
AM
5215{"maclhwo", XO (4, 428,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5216{"maclhwo.", XO (4, 428,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5217{"nmaclhwo", XO (4, 430,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5218{"nmaclhwo.", XO (4, 430,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5219{"vsubsws", VX (4,1920), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
5220{"vclzw", VX (4,1922), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5221{"vpopcntw", VX (4,1923), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
ec40e91c 5222{"vclzdm", VX (4,1924), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 5223{"vcmpgtsw.", VXR(4, 902,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510 5224{"udi14fcm.", APU(4, 963,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
c7d7aea2 5225{"vcmpgtsq.", VXR(4, 903,1), VXR_MASK, POWER10, 0, {VD, VA, VB}},
62adc510 5226{"udi14fcm", APU(4, 963,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c 5227{"vsumsws", VX (4,1928), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
f4791f1a 5228{"vmodsw", VX (4,1931), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5229{"vmrgew", VX (4,1932), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
5230{"vextuwrx", VX (4,1933), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
5231{"maclhwsuo", XO (4, 460,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5232{"maclhwsuo.", XO (4, 460,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5233{"vclzd", VX (4,1986), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
5234{"vpopcntd", VX (4,1987), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
ec40e91c 5235{"vctzdm", VX (4,1988), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c 5236{"vcmpbfp.", VXR(4, 966,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
62adc510 5237{"udi15fcm.", APU(4, 995,0), APU_MASK, PPC440, 0, {URT, URA, URB}},
14b57c7c 5238{"vcmpgtsd.", VXR(4, 967,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
62adc510 5239{"udi15fcm", APU(4, 995,1), APU_MASK, PPC440, 0, {URT, URA, URB}},
f4791f1a 5240{"vmodsd", VX (4,1995), VX_MASK, POWER10, 0, {VD, VA, VB}},
14b57c7c
AM
5241{"maclhwso", XO (4, 492,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5242{"maclhwso.", XO (4, 492,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5243{"nmaclhwso", XO (4, 494,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
5244{"nmaclhwso.", XO (4, 494,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
5245{"dcbz_l", X (4,1014), XRT_MASK, PPCPS, 0, {RA, RB}},
5246
94ba9882
AM
5247{"lxvp", DQXP(6,0), DQXP_MASK, POWER10, PPCVLE, {XTP, DQ, RA0}},
5248{"stxvp", DQXP(6,1), DQXP_MASK, POWER10, PPCVLE, {XTP, DQ, RA0}},
5249
14b57c7c
AM
5250{"mulli", OP(7), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
5251{"muli", OP(7), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
5252
5253{"subfic", OP(8), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
5254{"sfi", OP(8), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
5255
5256{"dozi", OP(9), OP_MASK, M601, PPCVLE, {RT, RA, SI}},
5257
5258{"cmplwi", OPL(10,0), OPL_MASK, PPCCOM, PPCVLE, {OBF, RA, UISIGNOPT}},
5259{"cmpldi", OPL(10,1), OPL_MASK, PPC64, PPCVLE, {OBF, RA, UISIGNOPT}},
a5721ba2 5260{"cmpli", OP(10), OP_MASK, PPC, PPCVLE, {BF, L32OPT, RA, UISIGNOPT}},
14b57c7c
AM
5261{"cmpli", OP(10), OP_MASK, PWRCOM, PPC|PPCVLE, {BF, RA, UISIGNOPT}},
5262
5263{"cmpwi", OPL(11,0), OPL_MASK, PPCCOM, PPCVLE, {OBF, RA, SI}},
5264{"cmpdi", OPL(11,1), OPL_MASK, PPC64, PPCVLE, {OBF, RA, SI}},
a5721ba2 5265{"cmpi", OP(11), OP_MASK, PPC, PPCVLE, {BF, L32OPT, RA, SI}},
14b57c7c
AM
5266{"cmpi", OP(11), OP_MASK, PWRCOM, PPC|PPCVLE, {BF, RA, SI}},
5267
5268{"addic", OP(12), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
5269{"ai", OP(12), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
5270{"subic", OP(12), OP_MASK, PPCCOM, PPCVLE, {RT, RA, NSI}},
5271
5272{"addic.", OP(13), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
5273{"ai.", OP(13), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
5274{"subic.", OP(13), OP_MASK, PPCCOM, PPCVLE, {RT, RA, NSI}},
5275
5276{"li", OP(14), DRA_MASK, PPCCOM, PPCVLE, {RT, SI}},
5277{"lil", OP(14), DRA_MASK, PWRCOM, PPCVLE, {RT, SI}},
5278{"addi", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, SI}},
5279{"cal", OP(14), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
5280{"subi", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, NSI}},
5281{"la", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, D, RA0}},
5282
5283{"lis", OP(15), DRA_MASK, PPCCOM, PPCVLE, {RT, SISIGNOPT}},
5284{"liu", OP(15), DRA_MASK, PWRCOM, PPCVLE, {RT, SISIGNOPT}},
5285{"addis", OP(15), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, SISIGNOPT}},
5286{"cau", OP(15), OP_MASK, PWRCOM, PPCVLE, {RT, RA0, SISIGNOPT}},
5287{"subis", OP(15), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, NSISIGNOPT}},
5288
5289{"bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
5290{"bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
5291{"bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BD}},
5292{"bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, PPCVLE, {BD}},
5293{"bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
5294{"bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
5295{"bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BD}},
5296{"bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, PPCVLE, {BD}},
5297{"bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
5298{"bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
5299{"bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDA}},
5300{"bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, PPCVLE, {BDA}},
5301{"bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
5302{"bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
5303{"bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDA}},
5304{"bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, PPCVLE, {BDA}},
5305{"bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
5306{"bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
5307{"bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, PPCVLE, {BD}},
5308{"bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
5309{"bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
5310{"bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, PPCVLE, {BD}},
5311{"bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
5312{"bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
5313{"bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, PPCVLE, {BDA}},
5314{"bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
5315{"bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
5316{"bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, PPCVLE, {BDA}},
5317
5318{"bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5319{"bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5320{"bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5321{"bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5322{"bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5323{"bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5324{"bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5325{"bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5326{"bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5327{"bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5328{"bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5329{"bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5330{"bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5331{"bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5332{"bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5333{"bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5334{"bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5335{"bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5336{"bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5337{"bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5338{"bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5339{"bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5340{"bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5341{"bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5342{"ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5343{"ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5344{"ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5345{"bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5346{"bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5347{"bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5348{"blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5349{"blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5350{"blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5351{"bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5352{"bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5353{"bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5354{"blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5355{"blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5356{"blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5357{"bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5358{"bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5359{"bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5360{"blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5361{"blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5362{"blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5363{"bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5364{"bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5365{"bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5366{"bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5367{"bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5368{"bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5369{"bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5370{"bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5371{"bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5372{"bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5373{"bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5374{"bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5375{"bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5376{"bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5377{"bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5378{"bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5379{"bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5380{"bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5381{"bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5382{"bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5383{"bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
5384{"bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5385{"bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5386{"bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5387{"bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5388{"bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5389{"bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
5390{"bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5391{"bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5392{"bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5393{"bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5394{"bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5395{"bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
5396{"bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5397{"bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5398{"bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5399{"bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5400{"bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5401{"bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
5402
5403{"blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5404{"blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5405{"blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5406{"bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5407{"bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5408{"bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5409{"blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5410{"blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5411{"blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5412{"bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5413{"bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5414{"bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5415{"bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5416{"bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5417{"bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5418{"bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5419{"bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5420{"bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5421{"bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5422{"bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5423{"bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5424{"bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5425{"bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5426{"bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5427{"beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5428{"beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5429{"beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5430{"beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5431{"beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5432{"beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5433{"beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5434{"beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5435{"beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5436{"beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5437{"beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5438{"beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5439{"bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5440{"bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5441{"bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5442{"bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5443{"bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5444{"bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
5445{"bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5446{"bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5447{"bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
5448{"bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
5449{"bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
5450{"bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
5451{"bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5452{"bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5453{"bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5454{"buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5455{"buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5456{"buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
5457{"bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5458{"bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5459{"bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
5460{"bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
5461{"bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
5462{"bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
5463
5464{"bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5465{"bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5466{"bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5467{"bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5468{"bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5469{"bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5470{"bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5471{"bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5472{"bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5473{"bdnzfla-", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5474{"bdnzfla+", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5475{"bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5476{"bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5477{"bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5478{"bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5479{"bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5480{"bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5481{"bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5482{"bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5483{"bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5484{"bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5485{"bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5486{"bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5487{"bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5488
5489{"bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
5490{"bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
5491{"bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
5492{"bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
5493{"bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
5494{"bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
5495{"bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
5496{"bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
5497{"bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
5498{"bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
5499{"bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5500{"bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
5501{"bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
5502{"bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
5503{"bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5504{"bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
5505
5506{"bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5507{"bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5508{"bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5509{"bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5510{"bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5511{"bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5512{"bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5513{"bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5514{"bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5515{"bdnztla-", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5516{"bdnztla+", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5517{"bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5518{"bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5519{"bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5520{"bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5521{"bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
5522{"bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
5523{"bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
5524{"bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5525{"bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5526{"bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5527{"bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
5528{"bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
5529{"bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5530
5531{"bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
5532{"bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
5533{"bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
5534{"bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
5535{"btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
5536{"btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
5537{"btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
5538{"bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
5539{"bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
5540{"bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
5541{"bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5542{"bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
5543{"btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
5544{"btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
5545{"btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
5546{"bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
5547
aae9718e
PB
5548{"bc-", B(16,0,0), B_MASK, PPCCOM, PPCVLE, {BOM, BI, BDM}},
5549{"bc+", B(16,0,0), B_MASK, PPCCOM, PPCVLE, {BOP, BI, BDP}},
14b57c7c 5550{"bc", B(16,0,0), B_MASK, COM, PPCVLE, {BO, BI, BD}},
aae9718e
PB
5551{"bcl-", B(16,0,1), B_MASK, PPCCOM, PPCVLE, {BOM, BI, BDM}},
5552{"bcl+", B(16,0,1), B_MASK, PPCCOM, PPCVLE, {BOP, BI, BDP}},
14b57c7c 5553{"bcl", B(16,0,1), B_MASK, COM, PPCVLE, {BO, BI, BD}},
aae9718e
PB
5554{"bca-", B(16,1,0), B_MASK, PPCCOM, PPCVLE, {BOM, BI, BDMA}},
5555{"bca+", B(16,1,0), B_MASK, PPCCOM, PPCVLE, {BOP, BI, BDPA}},
14b57c7c 5556{"bca", B(16,1,0), B_MASK, COM, PPCVLE, {BO, BI, BDA}},
aae9718e
PB
5557{"bcla-", B(16,1,1), B_MASK, PPCCOM, PPCVLE, {BOM, BI, BDMA}},
5558{"bcla+", B(16,1,1), B_MASK, PPCCOM, PPCVLE, {BOP, BI, BDPA}},
14b57c7c
AM
5559{"bcla", B(16,1,1), B_MASK, COM, PPCVLE, {BO, BI, BDA}},
5560
5561{"svc", SC(17,0,0), SC_MASK, POWER, PPCVLE, {SVC_LEV, FL1, FL2}},
dce75bf9 5562{"scv", SC(17,0,1), SC_MASK, POWER9, PPCVLE, {SVC_LEV}},
14b57c7c
AM
5563{"svcl", SC(17,0,1), SC_MASK, POWER, PPCVLE, {SVC_LEV, FL1, FL2}},
5564{"sc", SC(17,1,0), SC_MASK, PPC, PPCVLE, {LEV}},
5565{"svca", SC(17,1,0), SC_MASK, PWRCOM, PPCVLE, {SV}},
5566{"svcla", SC(17,1,1), SC_MASK, POWER, PPCVLE, {SV}},
5567
5568{"b", B(18,0,0), B_MASK, COM, PPCVLE, {LI}},
5569{"bl", B(18,0,1), B_MASK, COM, PPCVLE, {LI}},
5570{"ba", B(18,1,0), B_MASK, COM, PPCVLE, {LIA}},
5571{"bla", B(18,1,1), B_MASK, COM, PPCVLE, {LIA}},
5572
5573{"mcrf", XL(19,0), XLBB_MASK|(3<<21)|(3<<16), COM, PPCVLE, {BF, BFA}},
5574
1437d063 5575{"lnia", DX(19,2), NODX_MASK, POWER9, PPCVLE, {RT}},
14b57c7c
AM
5576{"addpcis", DX(19,2), DX_MASK, POWER9, PPCVLE, {RT, DXD}},
5577{"subpcis", DX(19,2), DX_MASK, POWER9, PPCVLE, {RT, NDXD}},
5578
14b57c7c 5579{"bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
14b57c7c 5580{"bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
66e85460
AM
5581{"bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
5582{"bdnzlrl-", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
14b57c7c 5583{"bdnzlrl+", XLO(19,BODNZP,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
66e85460 5584{"bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
14b57c7c 5585{"bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
14b57c7c 5586{"bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
66e85460
AM
5587{"bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
5588{"bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
14b57c7c 5589{"bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
66e85460 5590{"bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
14b57c7c
AM
5591{"blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
5592{"br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, PPCVLE, {0}},
5593{"blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
5594{"brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, PPCVLE, {0}},
5595{"bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5596{"bdnzlrl-", XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5597{"bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5598{"bdnzlrl+", XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5599{"bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5600{"bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5601{"bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5602{"bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
5603
14b57c7c 5604{"bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5605{"bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5606{"bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5607{"bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5608{"bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5609{"bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5610{"bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5611{"bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5612{"bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5613{"bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5614{"bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5615{"bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5616{"bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5617{"bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5618{"bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5619{"bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5620{"blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5621{"blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5622{"blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5623{"bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5624{"bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5625{"bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5626{"bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5627{"bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5628{"blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5629{"blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5630{"blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5631{"blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5632{"bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5633{"bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5634{"bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5635{"bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5636{"bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5637{"bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5638{"bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5639{"bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5640{"bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5641{"bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5642{"bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5643{"bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5644{"bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5645{"bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5646{"bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5647{"bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5648{"bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5649{"bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5650{"bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5651{"bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5652{"bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5653{"bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5654{"bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5655{"bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5656{"bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460 5657{"bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c
AM
5658{"bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5659{"bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5660{"bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5661{"bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5662{"blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5663{"bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5664{"blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5665{"bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5666{"bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5667{"bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5668{"bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5669{"bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5670{"bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5671{"bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5672{"bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5673{"bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5674{"bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5675{"bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5676{"blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5677{"bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5678{"blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5679{"bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5680{"bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5681{"bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5682{"bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5683{"bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5684{"bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5685{"bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
14b57c7c 5686{"bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5687{"bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5688{"bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5689{"bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5690{"bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5691{"bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5692{"bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5693{"bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5694{"bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5695{"bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5696{"bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5697{"bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5698{"bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5699{"bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5700{"bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5701{"bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5702{"beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5703{"beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5704{"beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5705{"beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5706{"beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5707{"beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5708{"beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5709{"beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5710{"bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5711{"bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5712{"bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5713{"bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5714{"bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5715{"bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5716{"bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5717{"bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5718{"bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
5719{"bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c 5720{"bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
14b57c7c 5721{"bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5722{"bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460 5723{"bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c
AM
5724{"bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5725{"bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5726{"bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5727{"bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5728{"beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5729{"beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5730{"bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5731{"bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5732{"bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5733{"bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5734{"bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5735{"bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5736{"bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5737{"bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5738{"beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5739{"beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5740{"bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5741{"bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5742{"bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5743{"bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5744
14b57c7c 5745{"bdnzflr-", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5746{"bdnzflr+", XLO(19,BODNZFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5747{"bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5748{"bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5749{"bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460 5750{"bdnzflrl", XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c 5751{"bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5752{"bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5753{"bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5754{"bdzflrl-", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5755{"bdzflrl+", XLO(19,BODZFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460 5756{"bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c 5757{"bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5758{"bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
5759{"bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c 5760{"bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
14b57c7c 5761{"bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5762{"bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5763{"bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5764{"bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
14b57c7c
AM
5765{"bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5766{"bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5767{"bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5768{"bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
14b57c7c 5769{"bdnztlr-", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5770{"bdnztlr+", XLO(19,BODNZTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5771{"bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5772{"bdnztlrl-", XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5773{"bdnztlrl+", XLO(19,BODNZTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460 5774{"bdnztlrl", XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c 5775{"bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5776{"bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5777{"bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5778{"bdztlrl-", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5779{"bdztlrl+", XLO(19,BODZTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460 5780{"bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c 5781{"btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5782{"btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
5783{"btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c 5784{"bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
14b57c7c 5785{"btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5786{"btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5787{"btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5788{"bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
14b57c7c
AM
5789{"btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5790{"btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5791{"btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5792{"btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5793
66e85460
AM
5794{"bclr-", XLLK(19,16,0), XLBH_MASK, PPCCOM, PPCVLE, {BOM, BI, BH}},
5795{"bclr+", XLLK(19,16,0), XLBH_MASK, PPCCOM, PPCVLE, {BOP, BI, BH}},
14b57c7c 5796{"bclr", XLLK(19,16,0), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
66e85460
AM
5797{"bcr", XLLK(19,16,0), XLBH_MASK, PWRCOM, PPCVLE, {BO, BI, BH}},
5798{"bclrl-", XLLK(19,16,1), XLBH_MASK, PPCCOM, PPCVLE, {BOM, BI, BH}},
5799{"bclrl+", XLLK(19,16,1), XLBH_MASK, PPCCOM, PPCVLE, {BOP, BI, BH}},
14b57c7c 5800{"bclrl", XLLK(19,16,1), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
66e85460 5801{"bcrl", XLLK(19,16,1), XLBH_MASK, PWRCOM, PPCVLE, {BO, BI, BH}},
14b57c7c
AM
5802
5803{"rfid", XL(19,18), 0xffffffff, PPC64, PPCVLE, {0}},
5804
98553ad3 5805{"crnot", XL(19,33), XL_MASK, PPCCOM, PPCVLE, {BT, BAB}},
14b57c7c
AM
5806{"crnor", XL(19,33), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5807{"rfmci", X(19,38), 0xffffffff, PPCRFMCI|PPCA2|PPC476, PPCVLE, {0}},
5808
5809{"rfdi", XL(19,39), 0xffffffff, E500MC, PPCVLE, {0}},
5810{"rfi", XL(19,50), 0xffffffff, COM, PPCVLE, {0}},
5811{"rfci", XL(19,51), 0xffffffff, PPC403|BOOKE|PPCE300|PPCA2|PPC476, PPCVLE, {0}},
5812
dce75bf9 5813{"rfscv", XL(19,82), 0xffffffff, POWER9, PPCVLE, {0}},
14b57c7c
AM
5814{"rfsvc", XL(19,82), 0xffffffff, POWER, PPCVLE, {0}},
5815
5816{"rfgi", XL(19,102), 0xffffffff, E500MC|PPCA2, PPCVLE, {0}},
5817
5818{"crandc", XL(19,129), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5819
5820{"rfebb", XL(19,146), XLS_MASK, POWER8, PPCVLE, {SXL}},
5821
5822{"isync", XL(19,150), 0xffffffff, PPCCOM, PPCVLE, {0}},
5823{"ics", XL(19,150), 0xffffffff, PWRCOM, PPCVLE, {0}},
5824
98553ad3 5825{"crclr", XL(19,193), XL_MASK, PPCCOM, PPCVLE, {BTAB}},
14b57c7c
AM
5826{"crxor", XL(19,193), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5827
5828{"dnh", X(19,198), X_MASK, E500MC, PPCVLE, {DUI, DUIS}},
5829
5830{"crnand", XL(19,225), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5831
5832{"crand", XL(19,257), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5833
5834{"hrfid", XL(19,274), 0xffffffff, POWER5|CELL, PPC476|PPCVLE, {0}},
5835
98553ad3 5836{"crset", XL(19,289), XL_MASK, PPCCOM, PPCVLE, {BTAB}},
14b57c7c
AM
5837{"creqv", XL(19,289), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5838
5839{"urfid", XL(19,306), 0xffffffff, POWER9, PPCVLE, {0}},
5840{"stop", XL(19,370), 0xffffffff, POWER9, PPCVLE, {0}},
5841
5842{"doze", XL(19,402), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
5843
5844{"crorc", XL(19,417), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5845
5846{"nap", XL(19,434), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
5847
98553ad3 5848{"crmove", XL(19,449), XL_MASK, PPCCOM, PPCVLE, {BT, BAB}},
14b57c7c
AM
5849{"cror", XL(19,449), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
5850
5851{"sleep", XL(19,466), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
5852{"rvwinkle", XL(19,498), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
5853
5854{"bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, PPCVLE, {0}},
5855{"bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, PPCVLE, {0}},
5856
14b57c7c 5857{"bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5858{"bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5859{"bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5860{"bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5861{"bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5862{"bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5863{"bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5864{"bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5865{"bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5866{"bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5867{"bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5868{"bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5869{"blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5870{"blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5871{"blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5872{"bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5873{"bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5874{"bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5875{"blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5876{"blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5877{"blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5878{"bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5879{"bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5880{"bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5881{"bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5882{"bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5883{"bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5884{"bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5885{"bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5886{"bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5887{"bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5888{"bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5889{"bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5890{"bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5891{"bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5892{"bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5893{"bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5894{"bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5895{"bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5896{"bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5897{"bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460 5898{"bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c
AM
5899{"bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5900{"bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5901{"bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5902{"bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5903{"blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5904{"bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5905{"blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5906{"bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5907{"bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5908{"bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5909{"bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5910{"bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5911{"bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5912{"bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5913{"bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5914{"bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5915{"bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5916{"bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5917{"blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5918{"bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5919{"blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5920{"bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5921{"bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5922{"bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5923{"bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5924{"bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5925{"bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5926{"bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
14b57c7c 5927{"bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5928{"bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5929{"bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5930{"bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5931{"bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5932{"bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5933{"bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5934{"bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5935{"bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5936{"bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5937{"bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5938{"bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5939{"beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5940{"beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5941{"beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5942{"beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5943{"beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5944{"beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5945{"bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5946{"bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5947{"bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5948{"bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5949{"bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5950{"bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5951{"bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5952{"bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460
AM
5953{"bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
5954{"bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
14b57c7c 5955{"bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
66e85460 5956{"bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
14b57c7c
AM
5957{"bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5958{"bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5959{"bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5960{"bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5961{"beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5962{"beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5963{"bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5964{"bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5965{"bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5966{"bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5967{"bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5968{"bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5969{"bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5970{"bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5971{"beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5972{"beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5973{"bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5974{"bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5975{"bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5976{"bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
5977
14b57c7c 5978{"bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5979{"bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5980{"bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5981{"bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5982{"bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460 5983{"bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c
AM
5984{"bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5985{"bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5986{"bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5987{"bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
14b57c7c 5988{"btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5989{"btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460
AM
5990{"btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
5991{"btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
14b57c7c 5992{"btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
66e85460 5993{"btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
14b57c7c
AM
5994{"btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5995{"btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5996{"btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5997{"btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
5998
66e85460
AM
5999{"bcctr-", XLLK(19,528,0), XLBH_MASK, PPCCOM, PPCVLE, {BOM, BI, BH}},
6000{"bcctr+", XLLK(19,528,0), XLBH_MASK, PPCCOM, PPCVLE, {BOP, BI, BH}},
14b57c7c 6001{"bcctr", XLLK(19,528,0), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
66e85460
AM
6002{"bcc", XLLK(19,528,0), XLBH_MASK, PWRCOM, PPCVLE, {BO, BI, BH}},
6003{"bcctrl-", XLLK(19,528,1), XLBH_MASK, PPCCOM, PPCVLE, {BOM, BI, BH}},
6004{"bcctrl+", XLLK(19,528,1), XLBH_MASK, PPCCOM, PPCVLE, {BOP, BI, BH}},
14b57c7c 6005{"bcctrl", XLLK(19,528,1), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
66e85460 6006{"bccl", XLLK(19,528,1), XLBH_MASK, PWRCOM, PPCVLE, {BO, BI, BH}},
14b57c7c 6007
aae9718e
PB
6008{"bdnztar", XLO(19,BODNZ,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6009{"bdnztarl", XLO(19,BODNZ,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6010{"bdztar", XLO(19,BODZ,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6011{"bdztarl", XLO(19,BODZ,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6012{"btar", XLO(19,BOU,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6013{"btarl", XLO(19,BOU,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6014{"bdnztar-", XLO(19,BODNZM4,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6015{"bdnztarl-", XLO(19,BODNZM4,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6016{"bdnztar+", XLO(19,BODNZP4,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6017{"bdnztarl+", XLO(19,BODNZP4,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6018{"bdztar-", XLO(19,BODZM4,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6019{"bdztarl-", XLO(19,BODZM4,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6020{"bdztar+", XLO(19,BODZP4,560,0), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6021{"bdztarl+", XLO(19,BODZP4,560,1), XLBOBIBB_MASK, POWER8, PPCVLE, {0}},
6022
6023{"bgetar", XLOCB(19,BOF,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6024{"bnltar", XLOCB(19,BOF,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6025{"bgetarl", XLOCB(19,BOF,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6026{"bnltarl", XLOCB(19,BOF,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6027{"bletar", XLOCB(19,BOF,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6028{"bngtar", XLOCB(19,BOF,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6029{"bletarl", XLOCB(19,BOF,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6030{"bngtarl", XLOCB(19,BOF,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6031{"bnetar", XLOCB(19,BOF,CBEQ,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6032{"bnetarl", XLOCB(19,BOF,CBEQ,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6033{"bnstar", XLOCB(19,BOF,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6034{"bnutar", XLOCB(19,BOF,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6035{"bnstarl", XLOCB(19,BOF,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6036{"bnutarl", XLOCB(19,BOF,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6037{"bgetar-", XLOCB(19,BOFM4,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6038{"bnltar-", XLOCB(19,BOFM4,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6039{"bgetarl-",XLOCB(19,BOFM4,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6040{"bnltarl-",XLOCB(19,BOFM4,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6041{"bletar-", XLOCB(19,BOFM4,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6042{"bngtar-", XLOCB(19,BOFM4,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6043{"bletarl-",XLOCB(19,BOFM4,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6044{"bngtarl-",XLOCB(19,BOFM4,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6045{"bnetar-", XLOCB(19,BOFM4,CBEQ,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6046{"bnetarl-",XLOCB(19,BOFM4,CBEQ,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6047{"bnstar-", XLOCB(19,BOFM4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6048{"bnutar-", XLOCB(19,BOFM4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6049{"bnstarl-",XLOCB(19,BOFM4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6050{"bnutarl-",XLOCB(19,BOFM4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6051{"bgetar+", XLOCB(19,BOFP4,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6052{"bnltar+", XLOCB(19,BOFP4,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6053{"bgetarl+",XLOCB(19,BOFP4,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6054{"bnltarl+",XLOCB(19,BOFP4,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6055{"bletar+", XLOCB(19,BOFP4,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6056{"bngtar+", XLOCB(19,BOFP4,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6057{"bletarl+",XLOCB(19,BOFP4,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6058{"bngtarl+",XLOCB(19,BOFP4,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6059{"bnetar+", XLOCB(19,BOFP4,CBEQ,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6060{"bnetarl+",XLOCB(19,BOFP4,CBEQ,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6061{"bnstar+", XLOCB(19,BOFP4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6062{"bnutar+", XLOCB(19,BOFP4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6063{"bnstarl+",XLOCB(19,BOFP4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6064{"bnutarl+",XLOCB(19,BOFP4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6065{"blttar", XLOCB(19,BOT,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6066{"blttarl", XLOCB(19,BOT,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6067{"bgttar", XLOCB(19,BOT,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6068{"bgttarl", XLOCB(19,BOT,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6069{"beqtar", XLOCB(19,BOT,CBEQ,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6070{"beqtarl", XLOCB(19,BOT,CBEQ,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6071{"bsotar", XLOCB(19,BOT,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6072{"buntar", XLOCB(19,BOT,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6073{"bsotarl", XLOCB(19,BOT,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6074{"buntarl", XLOCB(19,BOT,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6075{"blttar-", XLOCB(19,BOTM4,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6076{"blttarl-",XLOCB(19,BOTM4,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6077{"bgttar-", XLOCB(19,BOTM4,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6078{"bgttarl-",XLOCB(19,BOTM4,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6079{"beqtar-", XLOCB(19,BOTM4,CBEQ,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6080{"beqtarl-",XLOCB(19,BOTM4,CBEQ,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6081{"bsotar-", XLOCB(19,BOTM4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6082{"buntar-", XLOCB(19,BOTM4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6083{"bsotarl-",XLOCB(19,BOTM4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6084{"buntarl-",XLOCB(19,BOTM4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6085{"blttar+", XLOCB(19,BOTP4,CBLT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6086{"blttarl+",XLOCB(19,BOTP4,CBLT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6087{"bgttar+", XLOCB(19,BOTP4,CBGT,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6088{"bgttarl+",XLOCB(19,BOTP4,CBGT,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6089{"beqtar+", XLOCB(19,BOTP4,CBEQ,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6090{"beqtarl+",XLOCB(19,BOTP4,CBEQ,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6091{"bsotar+", XLOCB(19,BOTP4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6092{"buntar+", XLOCB(19,BOTP4,CBSO,560,0), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6093{"bsotarl+",XLOCB(19,BOTP4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6094{"buntarl+",XLOCB(19,BOTP4,CBSO,560,1), XLBOCBBB_MASK, POWER8, PPCVLE, {CR}},
6095
6096{"bdnzftar", XLO(19,BODNZF,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6097{"bdnzftarl", XLO(19,BODNZF,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6098{"bdzftar", XLO(19,BODZF,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6099{"bdzftarl", XLO(19,BODZF,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6100
6101{"bftar", XLO(19,BOF,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6102{"bftarl", XLO(19,BOF,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6103{"bftar-", XLO(19,BOFM4,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6104{"bftarl-", XLO(19,BOFM4,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6105{"bftar+", XLO(19,BOFP4,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6106{"bftarl+", XLO(19,BOFP4,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6107
6108{"bdnzttar", XLO(19,BODNZT,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6109{"bdnzttarl", XLO(19,BODNZT,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6110{"bdzttar", XLO(19,BODZT,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6111{"bdzttarl", XLO(19,BODZT,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6112
6113{"bttar", XLO(19,BOT,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6114{"bttarl", XLO(19,BOT,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6115{"bttar-", XLO(19,BOTM4,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6116{"bttarl-", XLO(19,BOTM4,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6117{"bttar+", XLO(19,BOTP4,560,0), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6118{"bttarl+", XLO(19,BOTP4,560,1), XLBOBB_MASK, POWER8, PPCVLE, {BI}},
6119
66e85460
AM
6120{"bctar-", XLLK(19,560,0), XLBH_MASK, POWER8, PPCVLE, {BOM, BI, BH}},
6121{"bctar+", XLLK(19,560,0), XLBH_MASK, POWER8, PPCVLE, {BOP, BI, BH}},
14b57c7c 6122{"bctar", XLLK(19,560,0), XLBH_MASK, POWER8, PPCVLE, {BO, BI, BH}},
66e85460
AM
6123{"bctarl-", XLLK(19,560,1), XLBH_MASK, POWER8, PPCVLE, {BOM, BI, BH}},
6124{"bctarl+", XLLK(19,560,1), XLBH_MASK, POWER8, PPCVLE, {BOP, BI, BH}},
14b57c7c
AM
6125{"bctarl", XLLK(19,560,1), XLBH_MASK, POWER8, PPCVLE, {BO, BI, BH}},
6126
6127{"rlwimi", M(20,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6128{"rlimi", M(20,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6129
6130{"rlwimi.", M(20,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6131{"rlimi.", M(20,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6132
6133{"rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, SH}},
6134{"clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, PPCVLE, {RA, RS, MB}},
6135{"rlwinm", M(21,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6136{"rlinm", M(21,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6137{"rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, SH}},
6138{"clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, PPCVLE, {RA, RS, MB}},
6139{"rlwinm.", M(21,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6140{"rlinm.", M(21,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
6141
6142{"rlmi", M(22,0), M_MASK, M601, PPCVLE, {RA, RS, RB, MBE, ME}},
6143{"rlmi.", M(22,1), M_MASK, M601, PPCVLE, {RA, RS, RB, MBE, ME}},
6144
6145{"rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, RB}},
6146{"rlwnm", M(23,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
6147{"rlnm", M(23,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
6148{"rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, RB}},
6149{"rlwnm.", M(23,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
6150{"rlnm.", M(23,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
6151
6152{"nop", OP(24), 0xffffffff, PPCCOM, PPCVLE, {0}},
8b2742a1 6153{"exser", 0x63ff0000, 0xffffffff, POWER9, PPCVLE, {0}},
14b57c7c
AM
6154{"ori", OP(24), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
6155{"oril", OP(24), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
6156
6157{"oris", OP(25), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
6158{"oriu", OP(25), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
6159
6160{"xnop", OP(26), 0xffffffff, PPCCOM, PPCVLE, {0}},
6161{"xori", OP(26), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
6162{"xoril", OP(26), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
6163
6164{"xoris", OP(27), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
6165{"xoriu", OP(27), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
6166
6167{"andi.", OP(28), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
6168{"andil.", OP(28), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
6169
6170{"andis.", OP(29), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
6171{"andiu.", OP(29), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
6172
6173{"rotldi", MD(30,0,0), MDMB_MASK, PPC64, PPCVLE, {RA, RS, SH6}},
6174{"clrldi", MD(30,0,0), MDSH_MASK, PPC64, PPCVLE, {RA, RS, MB6}},
6175{"rldicl", MD(30,0,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
6176{"rotldi.", MD(30,0,1), MDMB_MASK, PPC64, PPCVLE, {RA, RS, SH6}},
6177{"clrldi.", MD(30,0,1), MDSH_MASK, PPC64, PPCVLE, {RA, RS, MB6}},
6178{"rldicl.", MD(30,0,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
6179
6180{"rldicr", MD(30,1,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, ME6}},
6181{"rldicr.", MD(30,1,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, ME6}},
6182
6183{"rldic", MD(30,2,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
6184{"rldic.", MD(30,2,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
6185
6186{"rldimi", MD(30,3,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
6187{"rldimi.", MD(30,3,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
6188
6189{"rotld", MDS(30,8,0), MDSMB_MASK, PPC64, PPCVLE, {RA, RS, RB}},
6190{"rldcl", MDS(30,8,0), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, MB6}},
6191{"rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, PPCVLE, {RA, RS, RB}},
6192{"rldcl.", MDS(30,8,1), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, MB6}},
6193
6194{"rldcr", MDS(30,9,0), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, ME6}},
6195{"rldcr.", MDS(30,9,1), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, ME6}},
6196
6197{"cmpw", XOPL(31,0,0), XCMPL_MASK, PPCCOM, 0, {OBF, RA, RB}},
6198{"cmpd", XOPL(31,0,1), XCMPL_MASK, PPC64, 0, {OBF, RA, RB}},
a5721ba2 6199{"cmp", X(31,0), XCMP_MASK, PPC, 0, {BF, L32OPT, RA, RB}},
bdc70b4a 6200{"cmp", X(31,0), XCMPL_MASK, PWRCOM, PPC, {BF, RA, RB}},
1cb0a767 6201
14b57c7c
AM
6202{"twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, 0, {RA, RB}},
6203{"tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, 0, {RA, RB}},
6204{"twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, 0, {RA, RB}},
6205{"tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, 0, {RA, RB}},
6206{"tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, 0, {RA, RB}},
6207{"teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, 0, {RA, RB}},
6208{"twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, 0, {RA, RB}},
6209{"tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, 0, {RA, RB}},
6210{"twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, 0, {RA, RB}},
6211{"tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, 0, {RA, RB}},
6212{"twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, 0, {RA, RB}},
6213{"tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, 0, {RA, RB}},
6214{"twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, 0, {RA, RB}},
6215{"tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, 0, {RA, RB}},
6216{"twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, 0, {RA, RB}},
6217{"tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, 0, {RA, RB}},
6218{"twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, 0, {RA, RB}},
6219{"tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, 0, {RA, RB}},
6220{"twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, 0, {RA, RB}},
6221{"tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, 0, {RA, RB}},
6222{"twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, 0, {RA, RB}},
6223{"tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, 0, {RA, RB}},
6224{"twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, 0, {RA, RB}},
6225{"tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, 0, {RA, RB}},
6226{"twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, 0, {RA, RB}},
6227{"tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, 0, {RA, RB}},
6228{"twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, 0, {RA, RB}},
6229{"tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, 0, {RA, RB}},
6230{"trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, 0, {0}},
6231{"twu", XTO(31,4,TOU), XTO_MASK, PPCCOM, 0, {RA, RB}},
6232{"tu", XTO(31,4,TOU), XTO_MASK, PWRCOM, 0, {RA, RB}},
6233{"tw", X(31,4), X_MASK, PPCCOM, 0, {TO, RA, RB}},
6234{"t", X(31,4), X_MASK, PWRCOM, 0, {TO, RA, RB}},
6235
6236{"lvsl", X(31,6), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
6237{"lvebx", X(31,7), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
6238{"lbfcmx", APU(31,7,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
6239
6240{"subfc", XO(31,8,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6241{"sf", XO(31,8,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6242{"subc", XO(31,8,0,0), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
6243{"subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6244{"sf.", XO(31,8,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6245{"subc.", XO(31,8,0,1), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
6246
6247{"mulhdu", XO(31,9,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
6248{"mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
6249
6250{"addc", XO(31,10,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6251{"a", XO(31,10,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6252{"addc.", XO(31,10,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6253{"a.", XO(31,10,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6254
6255{"mulhwu", XO(31,11,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
6256{"mulhwu.", XO(31,11,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
6257
6258{"lxsiwzx", X(31,12), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
6259
9cc4ce88
AM
6260{"lxvrbx", X(31,13), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6261
14b57c7c
AM
6262{"isellt", X(31,15), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
6263
6264{"tlbilxlpid", XTO(31,18,0), XTO_MASK, E500MC|PPCA2, 0, {0}},
6265{"tlbilxpid", XTO(31,18,1), XTO_MASK, E500MC|PPCA2, 0, {0}},
6266{"tlbilxva", XTO(31,18,3), XTO_MASK, E500MC|PPCA2, 0, {RA0, RB}},
6267{"tlbilx", X(31,18), X_MASK, E500MC|PPCA2, 0, {T, RA0, RB}},
6268
6269{"mfcr", XFXM(31,19,0,0), XFXFXM_MASK, COM, 0, {RT, FXM4}},
6270{"mfocrf", XFXM(31,19,0,1), XFXFXM_MASK, COM, 0, {RT, FXM}},
6271
6272{"lwarx", X(31,20), XEH_MASK, PPC, 0, {RT, RA0, RB, EH}},
6273
6274{"ldx", X(31,21), X_MASK, PPC64, 0, {RT, RA0, RB}},
6275
8b2742a1 6276{"icbt", X(31,22), X_MASK, POWER5|BOOKE|PPCE300, 0, {CT, RA0, RB}},
14b57c7c
AM
6277
6278{"lwzx", X(31,23), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
6279{"lx", X(31,23), X_MASK, PWRCOM, 0, {RT, RA, RB}},
6280
6281{"slw", XRC(31,24,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
6282{"sl", XRC(31,24,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
6283{"slw.", XRC(31,24,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
6284{"sl.", XRC(31,24,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
6285
6286{"cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, 0, {RA, RS}},
6287{"cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, 0, {RA, RS}},
6288{"cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, 0, {RA, RS}},
6289{"cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, 0, {RA, RS}},
6290
6291{"sld", XRC(31,27,0), X_MASK, PPC64, 0, {RA, RS, RB}},
6292{"sld.", XRC(31,27,1), X_MASK, PPC64, 0, {RA, RS, RB}},
6293
6294{"and", XRC(31,28,0), X_MASK, COM, 0, {RA, RS, RB}},
6295{"and.", XRC(31,28,1), X_MASK, COM, 0, {RA, RS, RB}},
6296
6297{"maskg", XRC(31,29,0), X_MASK, M601, PPCA2, {RA, RS, RB}},
6298{"maskg.", XRC(31,29,1), X_MASK, M601, PPCA2, {RA, RS, RB}},
6299
6300{"ldepx", X(31,29), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
6301
6302{"waitasec", X(31,30), XRTRARB_MASK, POWER8, POWER9, {0}},
3d205eb4
PB
6303{"waitrsv", XWCPL(31,30,1,0),0xffffffff, POWER10, 0, {0}},
6304{"pause_short", XWCPL(31,30,2,0),0xffffffff, POWER10, 0, {0}},
6305{"wait", X(31,30), XWCPL_MASK, POWER10, 0, {WC, PL}},
6306{"wait", X(31,30), XWC_MASK, POWER9, POWER10, {WC}},
14b57c7c
AM
6307
6308{"lwepx", X(31,31), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
6309
6310{"cmplw", XOPL(31,32,0), XCMPL_MASK, PPCCOM, 0, {OBF, RA, RB}},
6311{"cmpld", XOPL(31,32,1), XCMPL_MASK, PPC64, 0, {OBF, RA, RB}},
a5721ba2 6312{"cmpl", X(31,32), XCMP_MASK, PPC, 0, {BF, L32OPT, RA, RB}},
bdc70b4a 6313{"cmpl", X(31,32), XCMPL_MASK, PWRCOM, PPC, {BF, RA, RB}},
de866fcc 6314
14b57c7c
AM
6315{"lvsr", X(31,38), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
6316{"lvehx", X(31,39), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
6317{"lhfcmx", APU(31,39,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
de866fcc 6318
9cc4ce88
AM
6319{"lxvrhx", X(31,45), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6320
ac8f0f72 6321{"mviwsplt", X(31,46), X_MASK, E6500, 0, {VD, RA, RB}},
e67ed0e8 6322
14b57c7c 6323{"iselgt", X(31,47), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
de866fcc 6324
14b57c7c 6325{"lvewx", X(31,71), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
de866fcc 6326
14b57c7c 6327{"addg6s", XO(31,74,0,0), XO_MASK, POWER6, 0, {RT, RA, RB}},
066be9f7 6328
14b57c7c 6329{"lxsiwax", X(31,76), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
c0637f3a 6330
9cc4ce88
AM
6331{"lxvrwx", X(31,77), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6332
14b57c7c 6333{"iseleq", X(31,79), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
de866fcc 6334
14b57c7c 6335{"isel", XISEL(31,15), XISEL_MASK, PPCISEL|TITAN, 0, {RT, RA0, RB, CRB}},
de866fcc 6336
14b57c7c
AM
6337{"subf", XO(31,40,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
6338{"sub", XO(31,40,0,0), XO_MASK, PPC, 0, {RT, RB, RA}},
6339{"subf.", XO(31,40,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
6340{"sub.", XO(31,40,0,1), XO_MASK, PPC, 0, {RT, RB, RA}},
de866fcc 6341
14b57c7c
AM
6342{"mffprd", X(31,51), XX1RB_MASK|1, PPCVSX2, 0, {RA, FRS}},
6343{"mfvrd", X(31,51)|1, XX1RB_MASK|1, PPCVSX2, 0, {RA, VS}},
5fbec329 6344{"mfvsrd", X(31,51), XX1RB_MASK, PPCVSX2, 0, {RA, XS6}},
14b57c7c 6345{"eratilx", X(31,51), X_MASK, PPCA2, 0, {ERAT_T, RA, RB}},
e0d602ec 6346
14b57c7c 6347{"lbarx", X(31,52), XEH_MASK, POWER8|E6500, 0, {RT, RA0, RB, EH}},
066be9f7 6348
14b57c7c 6349{"ldux", X(31,53), X_MASK, PPC64, 0, {RT, RAL, RB}},
43e65147 6350
14b57c7c 6351{"dcbst", X(31,54), XRT_MASK, PPC, 0, {RA0, RB}},
43e65147 6352
14b57c7c
AM
6353{"lwzux", X(31,55), X_MASK, PPCCOM, 0, {RT, RAL, RB}},
6354{"lux", X(31,55), X_MASK, PWRCOM, 0, {RT, RA, RB}},
de866fcc 6355
14b57c7c
AM
6356{"cntlzd", XRC(31,58,0), XRB_MASK, PPC64, 0, {RA, RS}},
6357{"cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, 0, {RA, RS}},
de866fcc 6358
ec40e91c
AM
6359{"cntlzdm", X(31,59), X_MASK, POWER10, 0, {RA, RS, RB}},
6360
14b57c7c
AM
6361{"andc", XRC(31,60,0), X_MASK, COM, 0, {RA, RS, RB}},
6362{"andc.", XRC(31,60,1), X_MASK, COM, 0, {RA, RS, RB}},
de866fcc 6363
14b57c7c
AM
6364{"waitrsv", X(31,62)|(1<<21), 0xffffffff, E500MC|PPCA2, 0, {0}},
6365{"waitimpl", X(31,62)|(2<<21), 0xffffffff, E500MC|PPCA2, 0, {0}},
6366{"wait", X(31,62), XWC_MASK, E500MC|PPCA2, 0, {WC}},
43e65147 6367
14b57c7c 6368{"dcbstep", XRT(31,63,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
19a6653c 6369
14b57c7c
AM
6370{"tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, 0, {RA, RB}},
6371{"tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, 0, {RA, RB}},
6372{"tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, 0, {RA, RB}},
6373{"tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, 0, {RA, RB}},
6374{"tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, 0, {RA, RB}},
6375{"tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, 0, {RA, RB}},
6376{"tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, 0, {RA, RB}},
6377{"tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, 0, {RA, RB}},
6378{"tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, 0, {RA, RB}},
6379{"tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, 0, {RA, RB}},
6380{"tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, 0, {RA, RB}},
6381{"tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, 0, {RA, RB}},
6382{"tdng", XTO(31,68,TONG), XTO_MASK, PPC64, 0, {RA, RB}},
6383{"tdne", XTO(31,68,TONE), XTO_MASK, PPC64, 0, {RA, RB}},
6384{"tdu", XTO(31,68,TOU), XTO_MASK, PPC64, 0, {RA, RB}},
6385{"td", X(31,68), X_MASK, PPC64, 0, {TO, RA, RB}},
de866fcc 6386
14b57c7c
AM
6387{"lwfcmx", APU(31,71,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
6388{"mulhd", XO(31,73,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
6389{"mulhd.", XO(31,73,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
43e65147 6390
14b57c7c
AM
6391{"mulhw", XO(31,75,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
6392{"mulhw.", XO(31,75,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
de866fcc 6393
8b2742a1 6394{"msgsndu", XRTRA(31,78,0,0), XRTRA_MASK, POWER9, 0, {RB}},
62adc510
AM
6395{"dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA, RS, RB}},
6396{"dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA, RS, RB}},
de866fcc 6397
14b57c7c 6398{"mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, 0, {SR, RS}},
de866fcc 6399
14b57c7c 6400{"mfmsr", X(31,83), XRARB_MASK, COM, 0, {RT}},
43e65147 6401
14b57c7c 6402{"ldarx", X(31,84), XEH_MASK, PPC64, 0, {RT, RA0, RB, EH}},
de866fcc 6403
c7a8dbf9 6404{"dcbfl", XOPL(31,86,1), XRT_MASK, POWER5, PPC476, {RA0, RB}},
3d205eb4
PB
6405{"dcbflp", XOPL2(31,86,3), XRT_MASK, POWER9, PPC476, {RA0, RB}},
6406{"dcbfps", XOPL3(31,86,4), XRT_MASK, POWER10, PPC476, {RA0, RB}},
6407{"dcbstps", XOPL3(31,86,6), XRT_MASK, POWER10, PPC476, {RA0, RB}},
6408{"dcbf", X(31,86), XL3RT_MASK, POWER10, PPC476, {RA0, RB, L3OPT}},
6409{"dcbf", X(31,86), XLRT_MASK, PPC, POWER10, {RA0, RB, L2OPT}},
de866fcc 6410
14b57c7c 6411{"lbzx", X(31,87), X_MASK, COM, 0, {RT, RA0, RB}},
43e65147 6412
14b57c7c 6413{"lbepx", X(31,95), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
de866fcc 6414
14b57c7c 6415{"dni", XRC(31,97,1), XRB_MASK, E6500, 0, {DUI, DCTL}},
aea77599 6416
14b57c7c
AM
6417{"lvx", X(31,103), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
6418{"lqfcmx", APU(31,103,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
de866fcc 6419
14b57c7c
AM
6420{"neg", XO(31,104,0,0), XORB_MASK, COM, 0, {RT, RA}},
6421{"neg.", XO(31,104,0,1), XORB_MASK, COM, 0, {RT, RA}},
de866fcc 6422
14b57c7c
AM
6423{"mul", XO(31,107,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
6424{"mul.", XO(31,107,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
de866fcc 6425
9cc4ce88
AM
6426{"lxvrdx", X(31,109), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6427
8b2742a1 6428{"msgclru", XRTRA(31,110,0,0), XRTRA_MASK, POWER9, 0, {RB}},
ac8f0f72 6429{"mvidsplt", X(31,110), X_MASK, E6500, 0, {VD, RA, RB}},
aea77599 6430
14b57c7c 6431{"mtsrdin", X(31,114), XRA_MASK, PPC64, 0, {RS, RB}},
de866fcc 6432
14b57c7c
AM
6433{"mffprwz", X(31,115), XX1RB_MASK|1, PPCVSX2, 0, {RA, FRS}},
6434{"mfvrwz", X(31,115)|1, XX1RB_MASK|1, PPCVSX2, 0, {RA, VS}},
6435{"mfvsrwz", X(31,115), XX1RB_MASK, PPCVSX2, 0, {RA, XS6}},
c0637f3a 6436
14b57c7c 6437{"lharx", X(31,116), XEH_MASK, POWER8|E6500, 0, {RT, RA0, RB, EH}},
066be9f7 6438
14b57c7c 6439{"clf", X(31,118), XTO_MASK, POWER, 0, {RA, RB}},
de866fcc 6440
14b57c7c 6441{"lbzux", X(31,119), X_MASK, COM, 0, {RT, RAL, RB}},
43e65147 6442
14b57c7c 6443{"popcntb", X(31,122), XRB_MASK, POWER5, 0, {RA, RS}},
de866fcc 6444
98553ad3 6445{"not", XRC(31,124,0), X_MASK, COM, 0, {RA, RSB}},
14b57c7c 6446{"nor", XRC(31,124,0), X_MASK, COM, 0, {RA, RS, RB}},
98553ad3 6447{"not.", XRC(31,124,1), X_MASK, COM, 0, {RA, RSB}},
14b57c7c 6448{"nor.", XRC(31,124,1), X_MASK, COM, 0, {RA, RS, RB}},
19a6653c 6449
14b57c7c 6450{"dcbfep", XRT(31,127,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
43e65147 6451
fd486b63 6452{"setb", X(31,128), XRB_MASK|(3<<16), POWER9, 0, {RT, BFA}},
a680de9a 6453
14b57c7c 6454{"wrtee", X(31,131), XRARB_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RS}},
43e65147 6455
14b57c7c 6456{"dcbtstls", X(31,134), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
de866fcc 6457
14b57c7c
AM
6458{"stvebx", X(31,135), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
6459{"stbfcmx", APU(31,135,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
de866fcc 6460
14b57c7c
AM
6461{"subfe", XO(31,136,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6462{"sfe", XO(31,136,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6463{"subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6464{"sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
de866fcc 6465
14b57c7c
AM
6466{"adde", XO(31,138,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6467{"ae", XO(31,138,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6468{"adde.", XO(31,138,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6469{"ae.", XO(31,138,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
de866fcc 6470
14b57c7c 6471{"stxsiwx", X(31,140), XX1_MASK, PPCVSX2, 0, {XS6, RA0, RB}},
c0637f3a 6472
9cc4ce88
AM
6473{"stxvrbx", X(31,141), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6474
14b57c7c
AM
6475{"msgsndp", XRTRA(31,142,0,0), XRTRA_MASK, POWER8, 0, {RB}},
6476{"dcbtstlse", X(31,142), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
de866fcc 6477
14b57c7c
AM
6478{"mtcr", XFXM(31,144,0xff,0), XRARB_MASK, COM, 0, {RS}},
6479{"mtcrf", XFXM(31,144,0,0), XFXFXM_MASK, COM, 0, {FXM, RS}},
6480{"mtocrf", XFXM(31,144,0,1), XFXFXM_MASK, COM, 0, {FXM, RS}},
de866fcc 6481
14b57c7c 6482{"mtmsr", X(31,146), XRLARB_MASK, COM, 0, {RS, A_L}},
de866fcc 6483
14b57c7c 6484{"mtsle", X(31,147), XRTLRARB_MASK, POWER8, 0, {L}},
c0637f3a 6485
14b57c7c
AM
6486{"eratsx", XRC(31,147,0), X_MASK, PPCA2, 0, {RT, RA0, RB}},
6487{"eratsx.", XRC(31,147,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
e0d602ec 6488
14b57c7c 6489{"stdx", X(31,149), X_MASK, PPC64, 0, {RS, RA0, RB}},
43e65147 6490
14b57c7c 6491{"stwcx.", XRC(31,150,1), X_MASK, PPC, 0, {RS, RA0, RB}},
43e65147 6492
14b57c7c
AM
6493{"stwx", X(31,151), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
6494{"stx", X(31,151), X_MASK, PWRCOM, 0, {RS, RA, RB}},
de866fcc 6495
14b57c7c
AM
6496{"slq", XRC(31,152,0), X_MASK, M601, 0, {RA, RS, RB}},
6497{"slq.", XRC(31,152,1), X_MASK, M601, 0, {RA, RS, RB}},
de866fcc 6498
14b57c7c
AM
6499{"sle", XRC(31,153,0), X_MASK, M601, 0, {RA, RS, RB}},
6500{"sle.", XRC(31,153,1), X_MASK, M601, 0, {RA, RS, RB}},
de866fcc 6501
14b57c7c 6502{"prtyw", X(31,154), XRB_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS}},
de866fcc 6503
3ff0a5ba 6504{"brw", X(31,155), XRB_MASK, POWER10, 0, {RA, RS}},
ec40e91c 6505{"pdepd", X(31,156), X_MASK, POWER10, 0, {RA, RS, RB}},
3ff0a5ba 6506
14b57c7c 6507{"stdepx", X(31,157), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
43e65147 6508
14b57c7c 6509{"stwepx", X(31,159), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
43e65147 6510
14b57c7c 6511{"wrteei", X(31,163), XE_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {E}},
43e65147 6512
14b57c7c 6513{"dcbtls", X(31,166), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
de866fcc 6514
14b57c7c
AM
6515{"stvehx", X(31,167), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
6516{"sthfcmx", APU(31,167,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
de866fcc 6517
14b57c7c 6518{"addex", ZRC(31,170,0), Z2_MASK, POWER9, 0, {RT, RA, RB, CY}},
19dfcc89 6519
9cc4ce88
AM
6520{"stxvrhx", X(31,173), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6521
14b57c7c
AM
6522{"msgclrp", XRTRA(31,174,0,0), XRTRA_MASK, POWER8, 0, {RB}},
6523{"dcbtlse", X(31,174), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
de866fcc 6524
aa3c112f
AM
6525{"xxmfacc", XVA(31,177,0), XRARB_MASK|3<<21, POWER10, 0, {ACC}},
6526{"xxmtacc", XVA(31,177,1), XRARB_MASK|3<<21, POWER10, 0, {ACC}},
6527{"xxsetaccz", XVA(31,177,3), XRARB_MASK|3<<21, POWER10, 0, {ACC}},
6528
14b57c7c 6529{"mtmsrd", X(31,178), XRLARB_MASK, PPC64, 0, {RS, A_L}},
de866fcc 6530
14b57c7c
AM
6531{"mtfprd", X(31,179), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
6532{"mtvrd", X(31,179)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
5fbec329 6533{"mtvsrd", X(31,179), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
14b57c7c 6534{"eratre", X(31,179), X_MASK, PPCA2, 0, {RT, RA, WS}},
e0d602ec 6535
14b57c7c 6536{"stdux", X(31,181), X_MASK, PPC64, 0, {RS, RAS, RB}},
de866fcc 6537
73f07bff 6538{"stqcx.", XRC(31,182,1), X_MASK|Q_MASK, POWER8, 0, {RSQ, RA0, RB}},
14b57c7c 6539{"wchkall", X(31,182), X_MASK, PPCA2, 0, {OBF}},
e0d602ec 6540
14b57c7c
AM
6541{"stwux", X(31,183), X_MASK, PPCCOM, 0, {RS, RAS, RB}},
6542{"stux", X(31,183), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
de866fcc 6543
14b57c7c
AM
6544{"sliq", XRC(31,184,0), X_MASK, M601, 0, {RA, RS, SH}},
6545{"sliq.", XRC(31,184,1), X_MASK, M601, 0, {RA, RS, SH}},
de866fcc 6546
14b57c7c 6547{"prtyd", X(31,186), XRB_MASK, POWER6|PPCA2, 0, {RA, RS}},
252b5132 6548
3ff0a5ba 6549{"brd", X(31,187), XRB_MASK, POWER10, 0, {RA, RS}},
ec40e91c 6550{"pextd", X(31,188), X_MASK, POWER10, 0, {RA, RS, RB}},
3ff0a5ba 6551
14b57c7c 6552{"cmprb", X(31,192), XCMP_MASK, POWER9, 0, {BF, L, RA, RB}},
a680de9a 6553
14b57c7c 6554{"icblq.", XRC(31,198,1), X_MASK, E6500, 0, {CT, RA0, RB}},
aea77599 6555
14b57c7c
AM
6556{"stvewx", X(31,199), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
6557{"stwfcmx", APU(31,199,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
252b5132 6558
14b57c7c
AM
6559{"subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
6560{"sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
6561{"subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
6562{"sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
252b5132 6563
14b57c7c
AM
6564{"addze", XO(31,202,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
6565{"aze", XO(31,202,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
6566{"addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
6567{"aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
418c1742 6568
9cc4ce88
AM
6569{"stxvrwx", X(31,205), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6570
14b57c7c 6571{"msgsnd", XRTRA(31,206,0,0), XRTRA_MASK, E500MC|PPCA2|POWER8, 0, {RB}},
19a6653c 6572
14b57c7c 6573{"mtsr", X(31,210), XRB_MASK|(1<<20), COM, NON32, {SR, RS}},
418c1742 6574
14b57c7c
AM
6575{"mtfprwa", X(31,211), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
6576{"mtvrwa", X(31,211)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
6577{"mtvsrwa", X(31,211), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
6578{"eratwe", X(31,211), X_MASK, PPCA2, 0, {RS, RA, WS}},
e0d602ec 6579
14b57c7c 6580{"ldawx.", XRC(31,212,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
e0d602ec 6581
14b57c7c 6582{"stdcx.", XRC(31,214,1), X_MASK, PPC64, 0, {RS, RA0, RB}},
43e65147 6583
14b57c7c 6584{"stbx", X(31,215), X_MASK, COM, 0, {RS, RA0, RB}},
252b5132 6585
14b57c7c
AM
6586{"sllq", XRC(31,216,0), X_MASK, M601, 0, {RA, RS, RB}},
6587{"sllq.", XRC(31,216,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 6588
14b57c7c
AM
6589{"sleq", XRC(31,217,0), X_MASK, M601, 0, {RA, RS, RB}},
6590{"sleq.", XRC(31,217,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 6591
3ff0a5ba 6592{"brh", X(31,219), XRB_MASK, POWER10, 0, {RA, RS}},
ec40e91c 6593{"cfuged", X(31,220), X_MASK, POWER10, 0, {RA, RS, RB}},
3ff0a5ba 6594
14b57c7c 6595{"stbepx", X(31,223), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
43e65147 6596
14b57c7c 6597{"cmpeqb", X(31,224), XCMPL_MASK, POWER9, 0, {BF, RA, RB}},
a680de9a 6598
14b57c7c 6599{"icblc", X(31,230), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
7d5b217e 6600
14b57c7c
AM
6601{"stvx", X(31,231), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
6602{"stqfcmx", APU(31,231,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
f509565f 6603
14b57c7c
AM
6604{"subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
6605{"sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
6606{"subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
6607{"sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
252b5132 6608
14b57c7c
AM
6609{"mulld", XO(31,233,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
6610{"mulld.", XO(31,233,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
43e65147 6611
14b57c7c
AM
6612{"addme", XO(31,234,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
6613{"ame", XO(31,234,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
6614{"addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
6615{"ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
252b5132 6616
14b57c7c
AM
6617{"mullw", XO(31,235,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6618{"muls", XO(31,235,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6619{"mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6620{"muls.", XO(31,235,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 6621
9cc4ce88
AM
6622{"stxvrdx", X(31,237), XX1_MASK, POWER10, 0, {XT6, RA0, RB}},
6623
14b57c7c
AM
6624{"icblce", X(31,238), X_MASK, PPCCHLK, E500MC|PPCA2, {CT, RA, RB}},
6625{"msgclr", XRTRA(31,238,0,0), XRTRA_MASK, E500MC|PPCA2|POWER8, 0, {RB}},
6626{"mtsrin", X(31,242), XRA_MASK, PPC, NON32, {RS, RB}},
bdc70b4a 6627{"mtsri", X(31,242), XRA_MASK, POWER, NON32, {RS, RB}},
418c1742 6628
14b57c7c
AM
6629{"mtfprwz", X(31,243), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
6630{"mtvrwz", X(31,243)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
6631{"mtvsrwz", X(31,243), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
c0637f3a 6632
14b57c7c
AM
6633{"dcbtstt", XRT(31,246,0x10), XRT_MASK, POWER7, 0, {RA0, RB}},
6634{"dcbtst", X(31,246), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
6635{"dcbtst", X(31,246), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
6636{"dcbtst", X(31,246), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
4fff86c5 6637
14b57c7c 6638{"stbux", X(31,247), X_MASK, COM, 0, {RS, RAS, RB}},
252b5132 6639
14b57c7c
AM
6640{"slliq", XRC(31,248,0), X_MASK, M601, 0, {RA, RS, SH}},
6641{"slliq.", XRC(31,248,1), X_MASK, M601, 0, {RA, RS, SH}},
252b5132 6642
14b57c7c 6643{"bpermd", X(31,252), X_MASK, POWER7|PPCA2, 0, {RA, RS, RB}},
066be9f7 6644
14b57c7c 6645{"dcbtstep", XRT(31,255,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
19a6653c 6646
14b57c7c
AM
6647{"mfdcrx", X(31,259), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RS, RA}},
6648{"mfdcrx.", XRC(31,259,1), X_MASK, PPCA2, 0, {RS, RA}},
252b5132 6649
ac8f0f72 6650{"lvexbx", X(31,261), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 6651
14b57c7c 6652{"icbt", X(31,262), XRT_MASK, PPC403, 0, {RA, RB}},
1ed8e1e4 6653
ac8f0f72 6654{"lvepxl", X(31,263), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 6655
14b57c7c
AM
6656{"ldfcmx", APU(31,263,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
6657{"doz", XO(31,264,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
6658{"doz.", XO(31,264,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
252b5132 6659
14b57c7c 6660{"modud", X(31,265), X_MASK, POWER9, 0, {RT, RA, RB}},
a680de9a 6661
14b57c7c
AM
6662{"add", XO(31,266,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6663{"cax", XO(31,266,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
6664{"add.", XO(31,266,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
6665{"cax.", XO(31,266,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
418c1742 6666
14b57c7c 6667{"moduw", X(31,267), X_MASK, POWER9, 0, {RT, RA, RB}},
a680de9a 6668
14b57c7c
AM
6669{"lxvx", X(31,268), XX1_MASK|1<<6, PPCVSX3, 0, {XT6, RA0, RB}},
6670{"lxvl", X(31,269), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
a680de9a 6671
14b57c7c 6672{"ehpriv", X(31,270), 0xffffffff, E500MC|PPCA2, 0, {0}},
19a6653c 6673
62adc510 6674{"tlbiel", X(31,274), X_MASK|1<<20,POWER9, 0, {RB, RSO, RIC, PRS, X_R}},
a5721ba2 6675{"tlbiel", X(31,274), XRTLRA_MASK, POWER4, POWER9|PPC476, {RB, LOPT}},
418c1742 6676
14b57c7c 6677{"mfapidi", X(31,275), X_MASK, BOOKE, E500|TITAN, {RT, RA}},
1cb0a767 6678
73f07bff 6679{"lqarx", X(31,276), XEH_MASK|Q_MASK, POWER8, 0, {RTQ, RAX, RBX, EH}},
c0637f3a 6680
14b57c7c
AM
6681{"lscbx", XRC(31,277,0), X_MASK, M601, 0, {RT, RA, RB}},
6682{"lscbx.", XRC(31,277,1), X_MASK, M601, 0, {RT, RA, RB}},
1cb0a767 6683
14b57c7c
AM
6684{"dcbtt", XRT(31,278,0x10), XRT_MASK, POWER7, 0, {RA0, RB}},
6685{"dcbt", X(31,278), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
6686{"dcbt", X(31,278), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
6687{"dcbt", X(31,278), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
4fff86c5 6688
14b57c7c 6689{"lhzx", X(31,279), X_MASK, COM, 0, {RT, RA0, RB}},
1cb0a767 6690
14b57c7c 6691{"cdtbcd", X(31,282), XRB_MASK, POWER6, 0, {RA, RS}},
066be9f7 6692
14b57c7c
AM
6693{"eqv", XRC(31,284,0), X_MASK, COM, 0, {RA, RS, RB}},
6694{"eqv.", XRC(31,284,1), X_MASK, COM, 0, {RA, RS, RB}},
1cb0a767 6695
14b57c7c 6696{"lhepx", X(31,287), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
1cb0a767 6697
62adc510 6698{"mfdcrux", X(31,291), X_MASK, PPC464|PPC476, 0, {RS, RA}},
1cb0a767 6699
ac8f0f72
AM
6700{"lvexhx", X(31,293), X_MASK, E6500, 0, {VD, RA0, RB}},
6701{"lvepx", X(31,295), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 6702
14b57c7c 6703{"lxvll", X(31,301), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
a680de9a 6704
14b57c7c 6705{"mfbhrbe", X(31,302), X_MASK, POWER8, 0, {RT, BHRBE}},
c0637f3a 6706
14b57c7c
AM
6707{"tlbie", X(31,306), X_MASK|1<<20,POWER9, TITAN, {RB, RS, RIC, PRS, X_R}},
6708{"tlbie", X(31,306), XRA_MASK, POWER7, POWER9|TITAN, {RB, RS}},
a5721ba2 6709{"tlbie", X(31,306), XRTLRA_MASK, PPC, E500|POWER7|TITAN, {RB, LOPT}},
14b57c7c 6710{"tlbi", X(31,306), XRT_MASK, POWER, 0, {RA0, RB}},
1cb0a767 6711
14b57c7c 6712{"mfvsrld", X(31,307), XX1RB_MASK, PPCVSX3, 0, {RA, XS6}},
a680de9a 6713
14b57c7c 6714{"eciwx", X(31,310), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
1cb0a767 6715
14b57c7c 6716{"lhzux", X(31,311), X_MASK, COM, 0, {RT, RAL, RB}},
1cb0a767 6717
14b57c7c 6718{"cbcdtd", X(31,314), XRB_MASK, POWER6, 0, {RA, RS}},
066be9f7 6719
14b57c7c
AM
6720{"xor", XRC(31,316,0), X_MASK, COM, 0, {RA, RS, RB}},
6721{"xor.", XRC(31,316,1), X_MASK, COM, 0, {RA, RS, RB}},
1cb0a767 6722
14b57c7c 6723{"dcbtep", XRT(31,319,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
1cb0a767 6724
14b57c7c
AM
6725{"mfexisr", XSPR(31,323, 64), XSPR_MASK, PPC403, 0, {RT}},
6726{"mfexier", XSPR(31,323, 66), XSPR_MASK, PPC403, 0, {RT}},
6727{"mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, 0, {RT}},
6728{"mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, 0, {RT}},
6729{"mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, 0, {RT}},
6730{"mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, 0, {RT}},
6731{"mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, 0, {RT}},
6732{"mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, 0, {RT}},
6733{"mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, 0, {RT}},
6734{"mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, 0, {RT}},
6735{"mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, 0, {RT}},
6736{"mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, 0, {RT}},
6737{"mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, 0, {RT}},
6738{"mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, 0, {RT}},
6739{"mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, 0, {RT}},
6740{"mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, 0, {RT}},
6741{"mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, 0, {RT}},
6742{"mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, 0, {RT}},
6743{"mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, 0, {RT}},
6744{"mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, 0, {RT}},
6745{"mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, 0, {RT}},
6746{"mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, 0, {RT}},
6747{"mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, 0, {RT}},
6748{"mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, 0, {RT}},
6749{"mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, 0, {RT}},
6750{"mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, 0, {RT}},
6751{"mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, 0, {RT}},
6752{"mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, 0, {RT}},
6753{"mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, 0, {RT}},
6754{"mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, 0, {RT}},
6755{"mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, 0, {RT}},
6756{"mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, 0, {RT}},
6757{"mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, 0, {RT}},
6758{"mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, 0, {RT}},
6759{"mfdcr", X(31,323), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {RT, SPR}},
6760{"mfdcr.", XRC(31,323,1), X_MASK, PPCA2, 0, {RT, SPR}},
1cb0a767 6761
ac8f0f72 6762{"lvexwx", X(31,325), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 6763
14b57c7c 6764{"dcread", X(31,326), X_MASK, PPC476|TITAN, 0, {RT, RA0, RB}},
9fe54b1c 6765
14b57c7c
AM
6766{"div", XO(31,331,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
6767{"div.", XO(31,331,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
1cb0a767 6768
14b57c7c 6769{"lxvdsx", X(31,332), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
066be9f7 6770
94ba9882
AM
6771{"lxvpx", X(31,333), XX1_MASK, POWER10, 0, {XTP, RA0, RB}},
6772
14b57c7c 6773{"mfpmr", X(31,334), X_MASK, PPCPMR|PPCE300, 0, {RT, PMR}},
c03dc33b 6774{"mftmr", X(31,366), X_MASK, PPCTMR, 0, {RT, TMR}},
1cb0a767 6775
14b57c7c
AM
6776{"slbsync", X(31,338), 0xffffffff, POWER9, 0, {0}},
6777
6778{"mfmq", XSPR(31,339, 0), XSPR_MASK, M601, 0, {RT}},
6779{"mfxer", XSPR(31,339, 1), XSPR_MASK, COM, 0, {RT}},
3eb65174 6780{"mfudscr", XSPR(31,339, 3), XSPR_MASK, POWER9, 0, {RS}},
14b57c7c
AM
6781{"mfrtcu", XSPR(31,339, 4), XSPR_MASK, COM, TITAN, {RT}},
6782{"mfrtcl", XSPR(31,339, 5), XSPR_MASK, COM, TITAN, {RT}},
6783{"mfdec", XSPR(31,339, 6), XSPR_MASK, MFDEC1, 0, {RT}},
6784{"mflr", XSPR(31,339, 8), XSPR_MASK, COM, 0, {RT}},
6785{"mfctr", XSPR(31,339, 9), XSPR_MASK, COM, 0, {RT}},
3eb65174 6786{"mfuamr", XSPR(31,339, 13), XSPR_MASK, POWER9, 0, {RS}},
14b57c7c
AM
6787{"mfdscr", XSPR(31,339, 17), XSPR_MASK, POWER6, 0, {RT}},
6788{"mftid", XSPR(31,339, 17), XSPR_MASK, POWER, 0, {RT}},
6789{"mfdsisr", XSPR(31,339, 18), XSPR_MASK, COM, TITAN, {RT}},
6790{"mfdar", XSPR(31,339, 19), XSPR_MASK, COM, TITAN, {RT}},
bdc70b4a 6791{"mfdec", XSPR(31,339, 22), XSPR_MASK, MFDEC2, MFDEC1, {RT}},
14b57c7c
AM
6792{"mfsdr0", XSPR(31,339, 24), XSPR_MASK, POWER, 0, {RT}},
6793{"mfsdr1", XSPR(31,339, 25), XSPR_MASK, COM, TITAN, {RT}},
6794{"mfsrr0", XSPR(31,339, 26), XSPR_MASK, COM, 0, {RT}},
6795{"mfsrr1", XSPR(31,339, 27), XSPR_MASK, COM, 0, {RT}},
6796{"mfcfar", XSPR(31,339, 28), XSPR_MASK, POWER6, 0, {RT}},
3eb65174
AM
6797{"mfamr", XSPR(31,339, 29), XSPR_MASK, POWER7, 0, {RS}},
6798{"mfpidr", XSPR(31,339, 48), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6799{"mfpid", XSPR(31,339, 48), XSPR_MASK, BOOKE, 0, {RT}},
6800{"mfcsrr0", XSPR(31,339, 58), XSPR_MASK, BOOKE, 0, {RT}},
6801{"mfcsrr1", XSPR(31,339, 59), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6802{"mfiamr", XSPR(31,339, 61), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6803{"mfdear", XSPR(31,339, 61), XSPR_MASK, BOOKE, 0, {RT}},
6804{"mfesr", XSPR(31,339, 62), XSPR_MASK, BOOKE, 0, {RT}},
6805{"mfivpr", XSPR(31,339, 63), XSPR_MASK, BOOKE, 0, {RT}},
6806{"mfctrl", XSPR(31,339,136), XSPR_MASK, POWER4, 0, {RT}},
6807{"mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, 0, {RT}},
6808{"mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, 0, {RT}},
6809{"mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, 0, {RT}},
6810{"mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, 0, {RT}},
6811{"mficr", XSPR(31,339,148), XSPR_MASK, PPC860, 0, {RT}},
6812{"mfder", XSPR(31,339,149), XSPR_MASK, PPC860, 0, {RT}},
6813{"mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, 0, {RT}},
6814{"mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, 0, {RT}},
6815{"mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, 0, {RT}},
3eb65174 6816{"mffscr", XSPR(31,339,153), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6817{"mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, 0, {RT}},
6818{"mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, 0, {RT}},
6819{"mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, 0, {RT}},
6820{"mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, 0, {RT}},
3eb65174 6821{"mfuamor", XSPR(31,339,157), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c
AM
6822{"mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, 0, {RT}},
6823{"mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, 0, {RT}},
3eb65174 6824{"mfpspb", XSPR(31,339,159), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6825{"mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, 0, {RT}},
3eb65174
AM
6826{"mfdpdes", XSPR(31,339,176), XSPR_MASK, POWER10, 0, {RS}},
6827{"mfdawr0", XSPR(31,339,180), XSPR_MASK, POWER10, 0, {RS}},
6828{"mfdawr1", XSPR(31,339,181), XSPR_MASK, POWER10, 0, {RS}},
6829{"mfrpr", XSPR(31,339,186), XSPR_MASK, POWER10, 0, {RS}},
6830{"mfciabr", XSPR(31,339,187), XSPR_MASK, POWER10, 0, {RS}},
6831{"mfdawrx0", XSPR(31,339,188), XSPR_MASK, POWER10, 0, {RS}},
6832{"mfdawrx1", XSPR(31,339,189), XSPR_MASK, POWER10, 0, {RS}},
6833{"mfhfscr", XSPR(31,339,190), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6834{"mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, 0, {RT}},
6835{"mfusprg0", XSPR(31,339,256), XSPR_MASK, BOOKE, 0, {RT}},
6836{"mfsprg", XSPR(31,339,256), XSPRG_MASK, PPC, 0, {RT, SPRG}},
3eb65174 6837{"mfusprg3", XSPR(31,339,259), XSPR_MASK, POWER10, 0, {RT}},
14b57c7c
AM
6838{"mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
6839{"mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
6840{"mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
6841{"mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
6842{"mftbu", XSPR(31,339,269), XSPR_MASK, POWER4|BOOKE, 0, {RT}},
6843{"mftb", X(31,339), X_MASK, POWER4|BOOKE, 0, {RT, TBR}},
6844{"mftbl", XSPR(31,339,268), XSPR_MASK, POWER4|BOOKE, 0, {RT}},
6845{"mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, 0, {RT}},
6846{"mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, 0, {RT}},
6847{"mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, 0, {RT}},
6848{"mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, 0, {RT}},
6849{"mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, 0, {RT}},
6850{"mfear", XSPR(31,339,282), XSPR_MASK, PPC, TITAN, {RT}},
6851{"mfpir", XSPR(31,339,286), XSPR_MASK, BOOKE, 0, {RT}},
6852{"mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, 0, {RT}},
3eb65174 6853{"mfhsprg0", XSPR(31,339,304), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6854{"mfdbsr", XSPR(31,339,304), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174
AM
6855{"mfhsprg1", XSPR(31,339,305), XSPR_MASK, POWER10, 0, {RS}},
6856{"mfhdisr", XSPR(31,339,306), XSPR_MASK, POWER10, 0, {RS}},
6857{"mfhdar", XSPR(31,339,307), XSPR_MASK, POWER10, 0, {RS}},
6858{"mfspurr", XSPR(31,339,308), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6859{"mfdbcr0", XSPR(31,339,308), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6860{"mfpurr", XSPR(31,339,309), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6861{"mfdbcr1", XSPR(31,339,309), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6862{"mfhdec", XSPR(31,339,310), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6863{"mfdbcr2", XSPR(31,339,310), XSPR_MASK, BOOKE, 0, {RT}},
6864{"mfiac1", XSPR(31,339,312), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6865{"mfhrmor", XSPR(31,339,313), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6866{"mfiac2", XSPR(31,339,313), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6867{"mfhsrr0", XSPR(31,339,314), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6868{"mfiac3", XSPR(31,339,314), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6869{"mfhsrr1", XSPR(31,339,315), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6870{"mfiac4", XSPR(31,339,315), XSPR_MASK, BOOKE, 0, {RT}},
6871{"mfdac1", XSPR(31,339,316), XSPR_MASK, BOOKE, 0, {RT}},
6872{"mfdac2", XSPR(31,339,317), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6873{"mflpcr", XSPR(31,339,318), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6874{"mfdvc1", XSPR(31,339,318), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6875{"mflpidr", XSPR(31,339,319), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6876{"mfdvc2", XSPR(31,339,319), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6877{"mfhmer", XSPR(31,339,336), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c 6878{"mftsr", XSPR(31,339,336), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174
AM
6879{"mfhmeer", XSPR(31,339,337), XSPR_MASK, POWER7, 0, {RS}},
6880{"mfpcr", XSPR(31,339,338), XSPR_MASK, POWER10, 0, {RS}},
6881{"mfheir", XSPR(31,339,339), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 6882{"mftcr", XSPR(31,339,340), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174 6883{"mfamor", XSPR(31,339,349), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c
AM
6884{"mfivor0", XSPR(31,339,400), XSPR_MASK, BOOKE, 0, {RT}},
6885{"mfivor1", XSPR(31,339,401), XSPR_MASK, BOOKE, 0, {RT}},
6886{"mfivor2", XSPR(31,339,402), XSPR_MASK, BOOKE, 0, {RT}},
6887{"mfivor3", XSPR(31,339,403), XSPR_MASK, BOOKE, 0, {RT}},
6888{"mfivor4", XSPR(31,339,404), XSPR_MASK, BOOKE, 0, {RT}},
6889{"mfivor5", XSPR(31,339,405), XSPR_MASK, BOOKE, 0, {RT}},
6890{"mfivor6", XSPR(31,339,406), XSPR_MASK, BOOKE, 0, {RT}},
6891{"mfivor7", XSPR(31,339,407), XSPR_MASK, BOOKE, 0, {RT}},
6892{"mfivor8", XSPR(31,339,408), XSPR_MASK, BOOKE, 0, {RT}},
6893{"mfivor9", XSPR(31,339,409), XSPR_MASK, BOOKE, 0, {RT}},
6894{"mfivor10", XSPR(31,339,410), XSPR_MASK, BOOKE, 0, {RT}},
6895{"mfivor11", XSPR(31,339,411), XSPR_MASK, BOOKE, 0, {RT}},
6896{"mfivor12", XSPR(31,339,412), XSPR_MASK, BOOKE, 0, {RT}},
6897{"mfivor13", XSPR(31,339,413), XSPR_MASK, BOOKE, 0, {RT}},
6898{"mfivor14", XSPR(31,339,414), XSPR_MASK, BOOKE, 0, {RT}},
6899{"mfivor15", XSPR(31,339,415), XSPR_MASK, BOOKE, 0, {RT}},
3eb65174
AM
6900{"mftir", XSPR(31,339,446), XSPR_MASK, POWER10, 0, {RS}},
6901{"mfptcr", XSPR(31,339,464), XSPR_MASK, POWER10, 0, {RS}},
6902{"mfuspgr0", XSPR(31,339,496), XSPR_MASK, POWER10, 0, {RS}},
6903{"mfuspgr1", XSPR(31,339,497), XSPR_MASK, POWER10, 0, {RS}},
6904{"mfurmor", XSPR(31,339,505), XSPR_MASK, POWER10, 0, {RS}},
6905{"mfusrr0", XSPR(31,339,506), XSPR_MASK, POWER10, 0, {RS}},
6906{"mfusrr1", XSPR(31,339,507), XSPR_MASK, POWER10, 0, {RS}},
6907{"mfsmfctrl", XSPR(31,339,511), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6908{"mfspefscr", XSPR(31,339,512), XSPR_MASK, PPCSPE, 0, {RT}},
6909{"mfbbear", XSPR(31,339,513), XSPR_MASK, PPCBRLK, 0, {RT}},
6910{"mfbbtar", XSPR(31,339,514), XSPR_MASK, PPCBRLK, 0, {RT}},
4b94dd2d
AM
6911{"mfivor32", XSPR(31,339,528), XSPR_MASK, PPCSPE|E6500, 0, {RT}},
6912{"mfivor33", XSPR(31,339,529), XSPR_MASK, PPCSPE|E6500, 0, {RT}},
14b57c7c
AM
6913{"mfivor34", XSPR(31,339,530), XSPR_MASK, PPCSPE, 0, {RT}},
6914{"mfivor35", XSPR(31,339,531), XSPR_MASK, PPCPMR, 0, {RT}},
4b94dd2d
AM
6915{"mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
6916{"mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
14b57c7c
AM
6917{"mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
6918{"mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
6919{"mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, 0, {RT}},
6920{"mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, 0, {RT}},
6921{"mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, 0, {RT}},
6922{"mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, 0, {RT}},
6923{"mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, 0, {RT}},
6924{"mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, 0, {RT}},
6925{"mfmcsrr0", XSPR(31,339,570), XSPR_MASK, PPCRFMCI, 0, {RT}},
6926{"mfmcsrr1", XSPR(31,339,571), XSPR_MASK, PPCRFMCI, 0, {RT}},
6927{"mfmcsr", XSPR(31,339,572), XSPR_MASK, PPCRFMCI, 0, {RT}},
6928{"mfmcar", XSPR(31,339,573), XSPR_MASK, PPCRFMCI, TITAN, {RT}},
6929{"mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, 0, {RT}},
6930{"mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, 0, {RT}},
6931{"mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, 0, {RT}},
3eb65174
AM
6932{"mfusier2", XSPR(31,339,736), XSPR_MASK, POWER10, 0, {RT}},
6933{"mfsier2", XSPR(31,339,736), XSPR_MASK, POWER10, 0, {RT}},
6934{"mfusier3", XSPR(31,339,737), XSPR_MASK, POWER10, 0, {RT}},
6935{"mfsier3", XSPR(31,339,737), XSPR_MASK, POWER10, 0, {RT}},
6936{"mfummcr3", XSPR(31,339,738), XSPR_MASK, POWER10, 0, {RT}},
6937{"mfmmcr3", XSPR(31,339,738), XSPR_MASK, POWER10, 0, {RT}},
6938{"mfusier", XSPR(31,339,768), XSPR_MASK, POWER10, 0, {RT}},
6939{"mfsier", XSPR(31,339,768), XSPR_MASK, POWER10, 0, {RT}},
6940{"mfummcra", XSPR(31,339,770), XSPR_MASK, POWER9, 0, {RS}},
6941{"mfmmcra", XSPR(31,339,770), XSPR_MASK, POWER7, 0, {RS}},
bb71536f 6942{"mfupmc1", XSPR(31,339,771), XSPR_MASK, POWER9, 0, {RT}},
3eb65174 6943{"mfpmc1", XSPR(31,339,771), XSPR_MASK, POWER7, 0, {RT}},
bb71536f 6944{"mfupmc2", XSPR(31,339,772), XSPR_MASK, POWER9, 0, {RT}},
3eb65174 6945{"mfpmc2", XSPR(31,339,772), XSPR_MASK, POWER7, 0, {RT}},
bb71536f 6946{"mfupmc3", XSPR(31,339,773), XSPR_MASK, POWER9, 0, {RT}},
3eb65174 6947{"mfpmc3", XSPR(31,339,773), XSPR_MASK, POWER7, 0, {RT}},
bb71536f 6948{"mfupmc4", XSPR(31,339,774), XSPR_MASK, POWER9, 0, {RT}},
3eb65174 6949{"mfpmc4", XSPR(31,339,774), XSPR_MASK, POWER7, 0, {RT}},
bb71536f 6950{"mfupmc5", XSPR(31,339,775), XSPR_MASK, POWER9, 0, {RT}},
3eb65174 6951{"mfpmc5", XSPR(31,339,775), XSPR_MASK, POWER7, 0, {RT}},
bb71536f 6952{"mfupmc6", XSPR(31,339,776), XSPR_MASK, POWER9, 0, {RT}},
3eb65174
AM
6953{"mfpmc6", XSPR(31,339,776), XSPR_MASK, POWER7, 0, {RT}},
6954{"mfummcr0", XSPR(31,339,779), XSPR_MASK, POWER9, 0, {RS}},
6955{"mfmmcr0", XSPR(31,339,779), XSPR_MASK, POWER7, 0, {RS}},
6956{"mfusiar", XSPR(31,339,780), XSPR_MASK, POWER9, 0, {RS}},
6957{"mfsiar", XSPR(31,339,780), XSPR_MASK, POWER9, 0, {RS}},
6958{"mfusdar", XSPR(31,339,781), XSPR_MASK, POWER9, 0, {RS}},
6959{"mfsdar", XSPR(31,339,781), XSPR_MASK, POWER9, 0, {RS}},
6960{"mfummcr1", XSPR(31,339,782), XSPR_MASK, POWER9, 0, {RS}},
6961{"mfmmcr1", XSPR(31,339,782), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c
AM
6962{"mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, 0, {RT}},
6963{"mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, 0, {RT}},
6964{"mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, 0, {RT}},
6965{"mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, 0, {RT}},
6966{"mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, 0, {RT}},
6967{"mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, 0, {RT}},
6968{"mfm_casid", XSPR(31,339,793), XSPR_MASK, PPC860, 0, {RT}},
6969{"mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, 0, {RT}},
6970{"mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, 0, {RT}},
6971{"mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, 0, {RT}},
6972{"mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, 0, {RT}},
6973{"mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, 0, {RT}},
6974{"mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, 0, {RT}},
3eb65174
AM
6975{"mfbescrs", XSPR(31,339,800), XSPR_MASK, POWER9, 0, {RS}},
6976{"mfbescrsu", XSPR(31,339,801), XSPR_MASK, POWER9, 0, {RS}},
6977{"mfbescrr", XSPR(31,339,802), XSPR_MASK, POWER9, 0, {RS}},
6978{"mfbescrru", XSPR(31,339,803), XSPR_MASK, POWER9, 0, {RS}},
6979{"mfebbhr", XSPR(31,339,804), XSPR_MASK, POWER9, 0, {RS}},
6980{"mfebbrr", XSPR(31,339,805), XSPR_MASK, POWER9, 0, {RS}},
6981{"mfbescr", XSPR(31,339,806), XSPR_MASK, POWER9, 0, {RS}},
6982{"mftar", XSPR(31,339,815), XSPR_MASK, POWER9, 0, {RS}},
6983{"mfasdr", XSPR(31,339,816), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6984{"mfmi_dbcam", XSPR(31,339,816), XSPR_MASK, PPC860, 0, {RT}},
6985{"mfmi_dbram0", XSPR(31,339,817), XSPR_MASK, PPC860, 0, {RT}},
6986{"mfmi_dbram1", XSPR(31,339,818), XSPR_MASK, PPC860, 0, {RT}},
3eb65174 6987{"mfpsscr", XSPR(31,339,823), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6988{"mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, 0, {RT}},
6989{"mfmd_dbram0", XSPR(31,339,825), XSPR_MASK, PPC860, 0, {RT}},
6990{"mfmd_dbram1", XSPR(31,339,826), XSPR_MASK, PPC860, 0, {RT}},
3eb65174
AM
6991{"mfic", XSPR(31,339,848), XSPR_MASK, POWER8, 0, {RS}},
6992{"mfvtb", XSPR(31,339,849), XSPR_MASK, POWER8, 0, {RS}},
6993{"mfhpsscr", XSPR(31,339,855), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
6994{"mfivndx", XSPR(31,339,880), XSPR_MASK, TITAN, 0, {RT}},
6995{"mfdvndx", XSPR(31,339,881), XSPR_MASK, TITAN, 0, {RT}},
6996{"mfivlim", XSPR(31,339,882), XSPR_MASK, TITAN, 0, {RT}},
6997{"mfdvlim", XSPR(31,339,883), XSPR_MASK, TITAN, 0, {RT}},
6998{"mfclcsr", XSPR(31,339,884), XSPR_MASK, TITAN, 0, {RT}},
6999{"mfccr1", XSPR(31,339,888), XSPR_MASK, TITAN, 0, {RT}},
7000{"mfppr", XSPR(31,339,896), XSPR_MASK, POWER7, 0, {RT}},
7001{"mfppr32", XSPR(31,339,898), XSPR_MASK, POWER7, 0, {RT}},
fa758a70
AC
7002{"mfgqr", XSPR(31,339,912), XSPRGQR_MASK, PPCPS, 0, {RT, SPRGQR}},
7003{"mfhid2", XSPR(31,339,920), XSPR_MASK, GEKKO, 0, {RT}},
7004{"mfwpar", XSPR(31,339,921), XSPR_MASK, GEKKO, 0, {RT}},
7005{"mfdmau", XSPR(31,339,922), XSPR_MASK, GEKKO, 0, {RT}},
7006{"mfdmal", XSPR(31,339,923), XSPR_MASK, GEKKO, 0, {RT}},
14b57c7c
AM
7007{"mfrstcfg", XSPR(31,339,923), XSPR_MASK, TITAN, 0, {RT}},
7008{"mfdcdbtrl", XSPR(31,339,924), XSPR_MASK, TITAN, 0, {RT}},
7009{"mfdcdbtrh", XSPR(31,339,925), XSPR_MASK, TITAN, 0, {RT}},
7010{"mficdbtr", XSPR(31,339,927), XSPR_MASK, TITAN, 0, {RT}},
7011{"mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, 0, {RT}},
7012{"mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, 0, {RT}},
7013{"mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, 0, {RT}},
7014{"mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, 0, {RT}},
7015{"mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, 0, {RT}},
7016{"mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, 0, {RT}},
7017{"mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, 0, {RT}},
7018{"mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, 0, {RT}},
7019{"mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, 0, {RT}},
7020{"mfmmucr", XSPR(31,339,946), XSPR_MASK, TITAN, 0, {RT}},
7021{"mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405|TITAN, 0, {RT}},
7022{"mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, 0, {RT}},
7023{"mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, 0, {RT}},
7024{"mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, 0, {RT}},
7025{"mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, 0, {RT}},
7026{"mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, 0, {RT}},
7027{"mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, 0, {RT}},
7028{"mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, 0, {RT}},
7029{"mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, 0, {RT}},
7030{"mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, 0, {RT}},
7031{"mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, 0, {RT}},
7032{"mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, 0, {RT}},
7033{"mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, 0, {RT}},
7034{"mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, 0, {RT}},
7035{"mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, 0, {RT}},
7036{"mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, 0, {RT}},
7037{"mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, 0, {RT}},
7038{"mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403|TITAN, 0, {RT}},
7039{"mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, 0, {RT}},
7040{"mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, 0, {RT}},
7041{"mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, 0, {RT}},
7042{"mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, 0, {RT}},
7043{"mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, 0, {RT}},
7044{"mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, 0, {RT}},
7045{"mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, 0, {RT}},
7046{"mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, 0, {RT}},
7047{"mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, 0, {RT}},
7048{"mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, 0, {RT}},
7049{"mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, 0, {RT}},
7050{"mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, 0, {RT}},
fa758a70
AC
7051{"mfhid0", XSPR(31,339,1008), XSPR_MASK, GEKKO, 0, {RT}},
7052{"mfhid1", XSPR(31,339,1009), XSPR_MASK, GEKKO, 0, {RT}},
14b57c7c 7053{"mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, 0, {RT}},
fa758a70
AC
7054{"mfiabr", XSPR(31,339,1010), XSPR_MASK, GEKKO, 0, {RT}},
7055{"mfhid4", XSPR(31,339,1011), XSPR_MASK, BROADWAY, 0, {RT}},
14b57c7c
AM
7056{"mfdbdr", XSPR(31,339,1011), XSPR_MASK, TITAN, 0, {RS}},
7057{"mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, 0, {RT}},
7058{"mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, 0, {RT}},
fa758a70 7059{"mfdabr", XSPR(31,339,1013), XSPR_MASK, PPC750, 0, {RT}},
14b57c7c
AM
7060{"mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, 0, {RT}},
7061{"mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, 0, {RT}},
7062{"mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, 0, {RT}},
7063{"mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, 0, {RT}},
7064{"mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, 0, {RT}},
7065{"mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, 0, {RT}},
7066{"mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, 0, {RT}},
7067{"mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, 0, {RT}},
7068{"mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, 0, {RT}},
7069{"mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, 0, {RT}},
7070{"mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, 0, {RT}},
7071{"mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, 0, {RT}},
7072{"mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, 0, {RT}},
7073{"mfspr", X(31,339), X_MASK, COM, 0, {RT, SPR}},
7074
7075{"lwax", X(31,341), X_MASK, PPC64, 0, {RT, RA0, RB}},
7076
7077{"dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
7078
7079{"lhax", X(31,343), X_MASK, COM, 0, {RT, RA0, RB}},
7080
7081{"lvxl", X(31,359), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7082
7083{"abs", XO(31,360,0,0), XORB_MASK, M601, 0, {RT, RA}},
7084{"abs.", XO(31,360,0,1), XORB_MASK, M601, 0, {RT, RA}},
7085
7086{"divs", XO(31,363,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
7087{"divs.", XO(31,363,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
7088
7089{"lxvwsx", X(31,364), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
7090
7091{"tlbia", X(31,370), 0xffffffff, PPC, E500|TITAN, {0}},
1cb0a767 7092
db76a700 7093{"mftbu", XSPR(31,371,269), XSPR_MASK, PPC, NO371|POWER4, {RT}},
14b57c7c 7094{"mftb", X(31,371), X_MASK, PPC, NO371|POWER4, {RT, TBR}},
db76a700 7095{"mftbl", XSPR(31,371,268), XSPR_MASK, PPC, NO371|POWER4, {RT}},
1cb0a767 7096
14b57c7c 7097{"lwaux", X(31,373), X_MASK, PPC64, 0, {RT, RAL, RB}},
1cb0a767 7098
14b57c7c 7099{"dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
1cb0a767 7100
14b57c7c 7101{"lhaux", X(31,375), X_MASK, COM, 0, {RT, RAL, RB}},
1cb0a767 7102
14b57c7c 7103{"popcntw", X(31,378), XRB_MASK, POWER7|PPCA2, 0, {RA, RS}},
066be9f7 7104
4f3e9537
PB
7105{"setbc", X(31,384), XRB_MASK, POWER10, 0, {RT, BI}},
7106
14b57c7c
AM
7107{"mtdcrx", X(31,387), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RA, RS}},
7108{"mtdcrx.", XRC(31,387,1), X_MASK, PPCA2, 0, {RA, RS}},
1cb0a767 7109
ac8f0f72 7110{"stvexbx", X(31,389), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 7111
14b57c7c
AM
7112{"dcblc", X(31,390), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
7113{"stdfcmx", APU(31,391,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
1cb0a767 7114
14b57c7c
AM
7115{"divdeu", XO(31,393,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7116{"divdeu.", XO(31,393,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7117{"divweu", XO(31,395,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7118{"divweu.", XO(31,395,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
066be9f7 7119
14b57c7c
AM
7120{"stxvx", X(31,396), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
7121{"stxvl", X(31,397), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
a680de9a 7122
14b57c7c 7123{"dcblce", X(31,398), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
1cb0a767 7124
14b57c7c 7125{"slbmte", X(31,402), XRA_MASK, PPC64, 0, {RS, RB}},
1cb0a767 7126
14b57c7c 7127{"mtvsrws", X(31,403), XX1RB_MASK, PPCVSX3, 0, {XT6, RA}},
a680de9a 7128
14b57c7c 7129{"pbt.", XRC(31,404,1), X_MASK, POWER8, 0, {RS, RA0, RB}},
c0637f3a 7130
14b57c7c
AM
7131{"icswx", XRC(31,406,0), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
7132{"icswx.", XRC(31,406,1), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
e0d602ec 7133
14b57c7c 7134{"sthx", X(31,407), X_MASK, COM, 0, {RS, RA0, RB}},
1cb0a767 7135
14b57c7c
AM
7136{"orc", XRC(31,412,0), X_MASK, COM, 0, {RA, RS, RB}},
7137{"orc.", XRC(31,412,1), X_MASK, COM, 0, {RA, RS, RB}},
1cb0a767 7138
14b57c7c 7139{"sthepx", X(31,415), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
1cb0a767 7140
4f3e9537
PB
7141{"setbcr", X(31,416), XRB_MASK, POWER10, 0, {RT, BI}},
7142
62adc510 7143{"mtdcrux", X(31,419), X_MASK, PPC464|PPC476, 0, {RA, RS}},
1cb0a767 7144
ac8f0f72 7145{"stvexhx", X(31,421), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 7146
14b57c7c 7147{"dcblq.", XRC(31,422,1), X_MASK, E6500, 0, {CT, RA0, RB}},
aea77599 7148
14b57c7c
AM
7149{"divde", XO(31,425,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7150{"divde.", XO(31,425,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7151{"divwe", XO(31,427,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7152{"divwe.", XO(31,427,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
066be9f7 7153
14b57c7c 7154{"stxvll", X(31,429), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
a680de9a 7155
14b57c7c 7156{"clrbhrb", X(31,430), 0xffffffff, POWER8, 0, {0}},
c0637f3a 7157
14b57c7c 7158{"slbie", X(31,434), XRTRA_MASK, PPC64, 0, {RB}},
1cb0a767 7159
14b57c7c 7160{"mtvsrdd", X(31,435), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
a680de9a 7161
14b57c7c 7162{"ecowx", X(31,438), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
1cb0a767 7163
14b57c7c 7164{"sthux", X(31,439), X_MASK, COM, 0, {RS, RAS, RB}},
1cb0a767 7165
08770ec2
AM
7166/* or 1,1,1 */
7167{"cctpl", 0x7c210b78, 0xffffffff, CELL, 0, {0}},
7168/* or 2,2,2 */
7169{"cctpm", 0x7c421378, 0xffffffff, CELL, 0, {0}},
7170/* or 3,3,3 */
7171{"cctph", 0x7c631b78, 0xffffffff, CELL, 0, {0}},
8b2742a1
AM
7172/* or 26,26,26 */
7173{"miso", 0x7f5ad378, 0xffffffff, POWER8|E6500, 0, {0}},
7174/* or 27,27,27 */
14b57c7c 7175{"yield", 0x7f7bdb78, 0xffffffff, POWER7, 0, {0}},
8b2742a1
AM
7176/* or 28,28,28 */
7177{"mdors", 0x7f9ce378, 0xffffffff, E500MC, 0, {0}},
7178/* or 29,29,29 */
14b57c7c 7179{"mdoio", 0x7fbdeb78, 0xffffffff, POWER7, 0, {0}},
8b2742a1 7180/* or 30,30,30 */
14b57c7c 7181{"mdoom", 0x7fdef378, 0xffffffff, POWER7, 0, {0}},
08770ec2 7182
98553ad3 7183{"mr", XRC(31,444,0), X_MASK, COM, 0, {RA, RSB}},
14b57c7c 7184{"or", XRC(31,444,0), X_MASK, COM, 0, {RA, RS, RB}},
98553ad3 7185{"mr.", XRC(31,444,1), X_MASK, COM, 0, {RA, RSB}},
14b57c7c
AM
7186{"or.", XRC(31,444,1), X_MASK, COM, 0, {RA, RS, RB}},
7187
4f3e9537
PB
7188{"setnbc", X(31,448), XRB_MASK, POWER10, 0, {RT, BI}},
7189
14b57c7c
AM
7190{"mtexisr", XSPR(31,451, 64), XSPR_MASK, PPC403, 0, {RS}},
7191{"mtexier", XSPR(31,451, 66), XSPR_MASK, PPC403, 0, {RS}},
7192{"mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, 0, {RS}},
7193{"mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, 0, {RS}},
7194{"mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, 0, {RS}},
7195{"mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, 0, {RS}},
7196{"mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, 0, {RS}},
7197{"mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, 0, {RS}},
7198{"mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, 0, {RS}},
7199{"mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, 0, {RS}},
7200{"mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, 0, {RS}},
7201{"mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, 0, {RS}},
7202{"mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, 0, {RS}},
7203{"mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, 0, {RS}},
7204{"mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, 0, {RS}},
7205{"mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, 0, {RS}},
7206{"mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, 0, {RS}},
7207{"mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, 0, {RS}},
7208{"mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, 0, {RS}},
7209{"mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, 0, {RS}},
7210{"mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, 0, {RS}},
7211{"mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, 0, {RS}},
7212{"mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, 0, {RS}},
7213{"mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, 0, {RS}},
7214{"mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, 0, {RS}},
7215{"mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, 0, {RS}},
7216{"mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, 0, {RS}},
7217{"mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, 0, {RS}},
7218{"mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, 0, {RS}},
7219{"mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, 0, {RS}},
7220{"mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, 0, {RS}},
7221{"mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, 0, {RS}},
7222{"mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, 0, {RS}},
7223{"mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, 0, {RS}},
7224{"mtdcr", X(31,451), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {SPR, RS}},
7225{"mtdcr.", XRC(31,451,1), X_MASK, PPCA2, 0, {SPR, RS}},
7226
ac8f0f72 7227{"stvexwx", X(31,453), X_MASK, E6500, 0, {VS, RA0, RB}},
14b57c7c 7228
62adc510 7229{"dccci", X(31,454), XRT_MASK, PPC403|PPC440|PPC476|TITAN|PPCA2, 0, {RAOPT, RBOPT}},
14b57c7c
AM
7230{"dci", X(31,454), XRARB_MASK, PPCA2|PPC476, 0, {CT}},
7231
7232{"divdu", XO(31,457,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
7233{"divdu.", XO(31,457,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
7234
7235{"divwu", XO(31,459,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
7236{"divwu.", XO(31,459,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
7237
94ba9882
AM
7238{"stxvpx", X(31,461), XX1_MASK, POWER10, 0, {XTP, RA0, RB}},
7239
14b57c7c 7240{"mtpmr", X(31,462), X_MASK, PPCPMR|PPCE300, 0, {PMR, RS}},
c03dc33b 7241{"mttmr", X(31,494), X_MASK, PPCTMR, 0, {TMR, RS}},
14b57c7c
AM
7242
7243{"slbieg", X(31,466), XRA_MASK, POWER9, 0, {RS, RB}},
7244
7245{"mtmq", XSPR(31,467, 0), XSPR_MASK, M601, 0, {RS}},
7246{"mtxer", XSPR(31,467, 1), XSPR_MASK, COM, 0, {RS}},
3eb65174 7247{"mtudscr", XSPR(31,467, 3), XSPR_MASK, POWER9, 0, {RS}},
14b57c7c
AM
7248{"mtlr", XSPR(31,467, 8), XSPR_MASK, COM, 0, {RS}},
7249{"mtctr", XSPR(31,467, 9), XSPR_MASK, COM, 0, {RS}},
3eb65174 7250{"mtuamr", XSPR(31,467, 13), XSPR_MASK, POWER9, 0, {RS}},
14b57c7c
AM
7251{"mtdscr", XSPR(31,467, 17), XSPR_MASK, POWER6, 0, {RS}},
7252{"mttid", XSPR(31,467, 17), XSPR_MASK, POWER, 0, {RS}},
7253{"mtdsisr", XSPR(31,467, 18), XSPR_MASK, COM, TITAN, {RS}},
7254{"mtdar", XSPR(31,467, 19), XSPR_MASK, COM, TITAN, {RS}},
7255{"mtrtcu", XSPR(31,467, 20), XSPR_MASK, COM, TITAN, {RS}},
7256{"mtrtcl", XSPR(31,467, 21), XSPR_MASK, COM, TITAN, {RS}},
7257{"mtdec", XSPR(31,467, 22), XSPR_MASK, COM, 0, {RS}},
7258{"mtsdr0", XSPR(31,467, 24), XSPR_MASK, POWER, 0, {RS}},
7259{"mtsdr1", XSPR(31,467, 25), XSPR_MASK, COM, TITAN, {RS}},
7260{"mtsrr0", XSPR(31,467, 26), XSPR_MASK, COM, 0, {RS}},
7261{"mtsrr1", XSPR(31,467, 27), XSPR_MASK, COM, 0, {RS}},
7262{"mtcfar", XSPR(31,467, 28), XSPR_MASK, POWER6, 0, {RS}},
3eb65174
AM
7263{"mtamr", XSPR(31,467, 29), XSPR_MASK, POWER7, 0, {RS}},
7264{"mtpidr", XSPR(31,467, 48), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7265{"mtpid", XSPR(31,467, 48), XSPR_MASK, BOOKE, 0, {RS}},
7266{"mtdecar", XSPR(31,467, 54), XSPR_MASK, BOOKE, 0, {RS}},
7267{"mtcsrr0", XSPR(31,467, 58), XSPR_MASK, BOOKE, 0, {RS}},
7268{"mtcsrr1", XSPR(31,467, 59), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7269{"mtiamr", XSPR(31,467, 61), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7270{"mtdear", XSPR(31,467, 61), XSPR_MASK, BOOKE, 0, {RS}},
7271{"mtesr", XSPR(31,467, 62), XSPR_MASK, BOOKE, 0, {RS}},
7272{"mtivpr", XSPR(31,467, 63), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174
AM
7273{"mttfhar", XSPR(31,467,128), XSPR_MASK, POWER9, 0, {RS}},
7274{"mttfiar", XSPR(31,467,129), XSPR_MASK, POWER9, 0, {RS}},
7275{"mttexasr", XSPR(31,467,130), XSPR_MASK, POWER9, 0, {RS}},
7276{"mttexasru", XSPR(31,467,131), XSPR_MASK, POWER9, 0, {RS}},
14b57c7c
AM
7277{"mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, 0, {RS}},
7278{"mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, 0, {RS}},
7279{"mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, 0, {RS}},
7280{"mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, 0, {RS}},
7281{"mticr", XSPR(31,467,148), XSPR_MASK, PPC860, 0, {RS}},
7282{"mtder", XSPR(31,467,149), XSPR_MASK, PPC860, 0, {RS}},
7283{"mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, 0, {RS}},
7284{"mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, 0, {RS}},
7285{"mtctrl", XSPR(31,467,152), XSPR_MASK, POWER4, 0, {RS}},
7286{"mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, 0, {RS}},
3eb65174 7287{"mtfscr", XSPR(31,467,153), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7288{"mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, 0, {RS}},
7289{"mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, 0, {RS}},
7290{"mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, 0, {RS}},
7291{"mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, 0, {RS}},
3eb65174 7292{"mtuamor", XSPR(31,467,157), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c
AM
7293{"mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, 0, {RS}},
7294{"mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, 0, {RS}},
3eb65174 7295{"mtpspb", XSPR(31,467,159), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7296{"mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, 0, {RS}},
3eb65174
AM
7297{"mtdpdes", XSPR(31,467,176), XSPR_MASK, POWER10, 0, {RS}},
7298{"mtdawr0", XSPR(31,467,180), XSPR_MASK, POWER10, 0, {RS}},
7299{"mtdawr1", XSPR(31,467,181), XSPR_MASK, POWER10, 0, {RS}},
7300{"mtrpr", XSPR(31,467,186), XSPR_MASK, POWER10, 0, {RS}},
7301{"mtciabr", XSPR(31,467,187), XSPR_MASK, POWER10, 0, {RS}},
7302{"mtdawrx0", XSPR(31,467,188), XSPR_MASK, POWER10, 0, {RS}},
7303{"mtdawrx1", XSPR(31,467,189), XSPR_MASK, POWER10, 0, {RS}},
7304{"mthfscr", XSPR(31,467,190), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7305{"mtvrsave", XSPR(31,467,256), XSPR_MASK, PPCVEC, 0, {RS}},
7306{"mtusprg0", XSPR(31,467,256), XSPR_MASK, BOOKE, 0, {RS}},
7307{"mtsprg", XSPR(31,467,256), XSPRG_MASK, PPC, 0, {SPRG, RS}},
7308{"mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, 0, {RS}},
7309{"mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, 0, {RS}},
7310{"mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, 0, {RS}},
7311{"mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, 0, {RS}},
7312{"mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
7313{"mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
7314{"mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
7315{"mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
7316{"mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, 0, {RS}},
7317{"mtear", XSPR(31,467,282), XSPR_MASK, PPC, TITAN, {RS}},
7318{"mttbl", XSPR(31,467,284), XSPR_MASK, PPC, 0, {RS}},
7319{"mttbu", XSPR(31,467,285), XSPR_MASK, PPC, 0, {RS}},
3eb65174
AM
7320{"mttbu40", XSPR(31,467,286), XSPR_MASK, POWER10, 0, {RS}},
7321{"mthsprg0", XSPR(31,467,304), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7322{"mtdbsr", XSPR(31,467,304), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174
AM
7323{"mthsprg1", XSPR(31,467,305), XSPR_MASK, POWER10, 0, {RS}},
7324{"mthdisr", XSPR(31,467,306), XSPR_MASK, POWER10, 0, {RS}},
7325{"mthdar", XSPR(31,467,307), XSPR_MASK, POWER10, 0, {RS}},
7326{"mtspurr", XSPR(31,467,308), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7327{"mtdbcr0", XSPR(31,467,308), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7328{"mtpurr", XSPR(31,467,309), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7329{"mtdbcr1", XSPR(31,467,309), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7330{"mthdec", XSPR(31,467,310), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7331{"mtdbcr2", XSPR(31,467,310), XSPR_MASK, BOOKE, 0, {RS}},
7332{"mtiac1", XSPR(31,467,312), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7333{"mthrmor", XSPR(31,467,313), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7334{"mtiac2", XSPR(31,467,313), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7335{"mthsrr0", XSPR(31,467,314), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7336{"mtiac3", XSPR(31,467,314), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7337{"mthsrr1", XSPR(31,467,315), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7338{"mtiac4", XSPR(31,467,315), XSPR_MASK, BOOKE, 0, {RS}},
7339{"mtdac1", XSPR(31,467,316), XSPR_MASK, BOOKE, 0, {RS}},
7340{"mtdac2", XSPR(31,467,317), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7341{"mtlpcr", XSPR(31,467,318), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7342{"mtdvc1", XSPR(31,467,318), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7343{"mtlpidr", XSPR(31,467,319), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7344{"mtdvc2", XSPR(31,467,319), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7345{"mthmer", XSPR(31,467,336), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c 7346{"mttsr", XSPR(31,467,336), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174
AM
7347{"mthmeer", XSPR(31,467,337), XSPR_MASK, POWER7, 0, {RS}},
7348{"mtpcr", XSPR(31,467,338), XSPR_MASK, POWER10, 0, {RS}},
7349{"mtheir", XSPR(31,467,339), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c 7350{"mttcr", XSPR(31,467,340), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174 7351{"mtamor", XSPR(31,467,349), XSPR_MASK, POWER7, 0, {RS}},
14b57c7c
AM
7352{"mtivor0", XSPR(31,467,400), XSPR_MASK, BOOKE, 0, {RS}},
7353{"mtivor1", XSPR(31,467,401), XSPR_MASK, BOOKE, 0, {RS}},
7354{"mtivor2", XSPR(31,467,402), XSPR_MASK, BOOKE, 0, {RS}},
7355{"mtivor3", XSPR(31,467,403), XSPR_MASK, BOOKE, 0, {RS}},
7356{"mtivor4", XSPR(31,467,404), XSPR_MASK, BOOKE, 0, {RS}},
7357{"mtivor5", XSPR(31,467,405), XSPR_MASK, BOOKE, 0, {RS}},
7358{"mtivor6", XSPR(31,467,406), XSPR_MASK, BOOKE, 0, {RS}},
7359{"mtivor7", XSPR(31,467,407), XSPR_MASK, BOOKE, 0, {RS}},
7360{"mtivor8", XSPR(31,467,408), XSPR_MASK, BOOKE, 0, {RS}},
7361{"mtivor9", XSPR(31,467,409), XSPR_MASK, BOOKE, 0, {RS}},
7362{"mtivor10", XSPR(31,467,410), XSPR_MASK, BOOKE, 0, {RS}},
7363{"mtivor11", XSPR(31,467,411), XSPR_MASK, BOOKE, 0, {RS}},
7364{"mtivor12", XSPR(31,467,412), XSPR_MASK, BOOKE, 0, {RS}},
7365{"mtivor13", XSPR(31,467,413), XSPR_MASK, BOOKE, 0, {RS}},
7366{"mtivor14", XSPR(31,467,414), XSPR_MASK, BOOKE, 0, {RS}},
7367{"mtivor15", XSPR(31,467,415), XSPR_MASK, BOOKE, 0, {RS}},
3eb65174
AM
7368{"mtptcr", XSPR(31,467,464), XSPR_MASK, POWER10, 0, {RS}},
7369{"mtuspgr0", XSPR(31,467,496), XSPR_MASK, POWER10, 0, {RS}},
7370{"mtuspgr1", XSPR(31,467,497), XSPR_MASK, POWER10, 0, {RS}},
7371{"mturmor", XSPR(31,467,505), XSPR_MASK, POWER10, 0, {RS}},
7372{"mtusrr0", XSPR(31,467,506), XSPR_MASK, POWER10, 0, {RS}},
7373{"mtusrr1", XSPR(31,467,507), XSPR_MASK, POWER10, 0, {RS}},
7374{"mtsmfctrl", XSPR(31,467,511), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7375{"mtspefscr", XSPR(31,467,512), XSPR_MASK, PPCSPE, 0, {RS}},
7376{"mtbbear", XSPR(31,467,513), XSPR_MASK, PPCBRLK, 0, {RS}},
7377{"mtbbtar", XSPR(31,467,514), XSPR_MASK, PPCBRLK, 0, {RS}},
4b94dd2d
AM
7378{"mtivor32", XSPR(31,467,528), XSPR_MASK, PPCSPE|E6500, 0, {RS}},
7379{"mtivor33", XSPR(31,467,529), XSPR_MASK, PPCSPE|E6500, 0, {RS}},
14b57c7c
AM
7380{"mtivor34", XSPR(31,467,530), XSPR_MASK, PPCSPE, 0, {RS}},
7381{"mtivor35", XSPR(31,467,531), XSPR_MASK, PPCPMR, 0, {RS}},
4b94dd2d
AM
7382{"mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
7383{"mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
14b57c7c
AM
7384{"mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
7385{"mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
7386{"mtmcsrr0", XSPR(31,467,570), XSPR_MASK, PPCRFMCI, 0, {RS}},
7387{"mtmcsrr1", XSPR(31,467,571), XSPR_MASK, PPCRFMCI, 0, {RS}},
7388{"mtmcsr", XSPR(31,467,572), XSPR_MASK, PPCRFMCI, 0, {RS}},
3eb65174
AM
7389{"mtsier2", XSPR(31,467,752), XSPR_MASK, POWER10, 0, {RS}},
7390{"mtsier3", XSPR(31,467,753), XSPR_MASK, POWER10, 0, {RS}},
7391{"mtmmcr3", XSPR(31,467,754), XSPR_MASK, POWER10, 0, {RS}},
7392{"mtummcr2", XSPR(31,467,769), XSPR_MASK, POWER9, 0, {RS}},
7393{"mtmmcr2", XSPR(31,467,769), XSPR_MASK, POWER9, 0, {RS}},
7394{"mtummcra", XSPR(31,467,770), XSPR_MASK, POWER9, 0, {RS}},
bb71536f
AM
7395{"mtupmc1", XSPR(31,467,771), XSPR_MASK, POWER9, 0, {RS}},
7396{"mtupmc2", XSPR(31,467,772), XSPR_MASK, POWER9, 0, {RS}},
7397{"mtupmc3", XSPR(31,467,773), XSPR_MASK, POWER9, 0, {RS}},
7398{"mtupmc4", XSPR(31,467,774), XSPR_MASK, POWER9, 0, {RS}},
7399{"mtupmc5", XSPR(31,467,775), XSPR_MASK, POWER9, 0, {RS}},
7400{"mtupmc6", XSPR(31,467,776), XSPR_MASK, POWER9, 0, {RS}},
3eb65174
AM
7401{"mtummcr0", XSPR(31,467,779), XSPR_MASK, POWER9, 0, {RS}},
7402{"mtsier", XSPR(31,467,784), XSPR_MASK, POWER10, 0, {RS}},
7403{"mtmmcra", XSPR(31,467,786), XSPR_MASK, POWER7, 0, {RS}},
7404{"mtpmc1", XSPR(31,467,787), XSPR_MASK, POWER7, 0, {RS}},
7405{"mtpmc2", XSPR(31,467,788), XSPR_MASK, POWER7, 0, {RS}},
7406{"mtpmc3", XSPR(31,467,789), XSPR_MASK, POWER7, 0, {RS}},
7407{"mtpmc4", XSPR(31,467,790), XSPR_MASK, POWER7, 0, {RS}},
7408{"mtpmc5", XSPR(31,467,791), XSPR_MASK, POWER7, 0, {RS}},
7409{"mtpmc6", XSPR(31,467,792), XSPR_MASK, POWER7, 0, {RS}},
7410{"mtmmcr0", XSPR(31,467,795), XSPR_MASK, POWER7, 0, {RS}},
7411{"mtsiar", XSPR(31,467,796), XSPR_MASK, POWER10, 0, {RS}},
7412{"mtsdar", XSPR(31,467,797), XSPR_MASK, POWER10, 0, {RS}},
7413{"mtmmcr1", XSPR(31,467,798), XSPR_MASK, POWER7, 0, {RS}},
7414{"mtbescrs", XSPR(31,467,800), XSPR_MASK, POWER9, 0, {RS}},
7415{"mtbescrsu", XSPR(31,467,801), XSPR_MASK, POWER9, 0, {RS}},
7416{"mtbescrr", XSPR(31,467,802), XSPR_MASK, POWER9, 0, {RS}},
7417{"mtbescrru", XSPR(31,467,803), XSPR_MASK, POWER9, 0, {RS}},
7418{"mtebbhr", XSPR(31,467,804), XSPR_MASK, POWER9, 0, {RS}},
7419{"mtebbrr", XSPR(31,467,805), XSPR_MASK, POWER9, 0, {RS}},
7420{"mtbescr", XSPR(31,467,806), XSPR_MASK, POWER9, 0, {RS}},
7421{"mttar", XSPR(31,467,815), XSPR_MASK, POWER9, 0, {RS}},
7422{"mtasdr", XSPR(31,467,816), XSPR_MASK, POWER10, 0, {RS}},
7423{"mtpsscr", XSPR(31,467,823), XSPR_MASK, POWER10, 0, {RS}},
7424{"mtic", XSPR(31,467,848), XSPR_MASK, POWER8, 0, {RS}},
7425{"mtvtb", XSPR(31,467,849), XSPR_MASK, POWER8, 0, {RS}},
7426{"mthpsscr", XSPR(31,467,855), XSPR_MASK, POWER10, 0, {RS}},
14b57c7c
AM
7427{"mtivndx", XSPR(31,467,880), XSPR_MASK, TITAN, 0, {RS}},
7428{"mtdvndx", XSPR(31,467,881), XSPR_MASK, TITAN, 0, {RS}},
7429{"mtivlim", XSPR(31,467,882), XSPR_MASK, TITAN, 0, {RS}},
7430{"mtdvlim", XSPR(31,467,883), XSPR_MASK, TITAN, 0, {RS}},
7431{"mtclcsr", XSPR(31,467,884), XSPR_MASK, TITAN, 0, {RS}},
7432{"mtccr1", XSPR(31,467,888), XSPR_MASK, TITAN, 0, {RS}},
7433{"mtppr", XSPR(31,467,896), XSPR_MASK, POWER7, 0, {RS}},
7434{"mtppr32", XSPR(31,467,898), XSPR_MASK, POWER7, 0, {RS}},
fa758a70
AC
7435{"mtgqr", XSPR(31,467,912), XSPRGQR_MASK, PPCPS, 0, {SPRGQR, RS}},
7436{"mthid2", XSPR(31,467,920), XSPR_MASK, GEKKO, 0, {RS}},
7437{"mtwpar", XSPR(31,467,921), XSPR_MASK, GEKKO, 0, {RS}},
7438{"mtdmau", XSPR(31,467,922), XSPR_MASK, GEKKO, 0, {RS}},
7439{"mtdmal", XSPR(31,467,923), XSPR_MASK, GEKKO, 0, {RS}},
14b57c7c
AM
7440{"mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, 0, {RS}},
7441{"mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, 0, {RS}},
7442{"mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, 0, {RS}},
7443{"mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, 0, {RS}},
7444{"mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, 0, {RS}},
7445{"mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, 0, {RS}},
7446{"mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, 0, {RS}},
7447{"mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, 0, {RS}},
7448{"mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, 0, {RS}},
7449{"mtrmmucr", XSPR(31,467,946), XSPR_MASK, TITAN, 0, {RS}},
7450{"mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405|TITAN, 0, {RS}},
7451{"mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, 0, {RS}},
7452{"mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, 0, {RS}},
7453{"mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, 0, {RS}},
7454{"mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, 0, {RS}},
7455{"mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, 0, {RS}},
7456{"mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, 0, {RS}},
7457{"mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, 0, {RS}},
7458{"mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, 0, {RS}},
7459{"mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, 0, {RS}},
7460{"mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, 0, {RS}},
7461{"mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, 0, {RS}},
7462{"mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, 0, {RS}},
7463{"mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, 0, {RS}},
7464{"mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, 0, {RS}},
7465{"mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, 0, {RS}},
7466{"mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, 0, {RS}},
7467{"mticdbdr", XSPR(31,467,979), XSPR_MASK, PPC403, 0, {RS}},
7468{"mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, 0, {RS}},
7469{"mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, 0, {RS}},
7470{"mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, 0, {RS}},
7471{"mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, 0, {RS}},
7472{"mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, 0, {RS}},
7473{"mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, 0, {RS}},
7474{"mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, 0, {RS}},
7475{"mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, 0, {RS}},
7476{"mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, 0, {RS}},
7477{"mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, 0, {RS}},
7478{"mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, 0, {RS}},
7479{"mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, 0, {RS}},
fa758a70
AC
7480{"mthid0", XSPR(31,467,1008), XSPR_MASK, GEKKO, 0, {RS}},
7481{"mthid1", XSPR(31,467,1009), XSPR_MASK, GEKKO, 0, {RS}},
14b57c7c 7482{"mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, 0, {RS}},
fa758a70
AC
7483{"mtiabr", XSPR(31,467,1010), XSPR_MASK, GEKKO, 0, {RS}},
7484{"mthid4", XSPR(31,467,1011), XSPR_MASK, BROADWAY, 0, {RS}},
7485{"mtdbdr", XSPR(31,467,1011), XSPR_MASK, TITAN, 0, {RS}},
14b57c7c
AM
7486{"mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, 0, {RS}},
7487{"mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, 0, {RS}},
fa758a70 7488{"mtdabr", XSPR(31,467,1013), XSPR_MASK, PPC750, 0, {RS}},
14b57c7c
AM
7489{"mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, 0, {RS}},
7490{"mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, 0, {RS}},
7491{"mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, 0, {RS}},
7492{"mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, 0, {RS}},
7493{"mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, 0, {RS}},
7494{"mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, 0, {RS}},
7495{"mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, 0, {RS}},
7496{"mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, 0, {RS}},
7497{"mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, 0, {RS}},
7498{"mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, 0, {RS}},
7499{"mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, 0, {RS}},
7500{"mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, 0, {RS}},
7501{"mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, 0, {RS}},
7502{"mtspr", X(31,467), X_MASK, COM, 0, {SPR, RS}},
7503
7504{"dcbi", X(31,470), XRT_MASK, PPC, 0, {RA0, RB}},
7505
7506{"nand", XRC(31,476,0), X_MASK, COM, 0, {RA, RS, RB}},
7507{"nand.", XRC(31,476,1), X_MASK, COM, 0, {RA, RS, RB}},
7508
4f3e9537
PB
7509{"setnbcr", X(31,480), XRB_MASK, POWER10, 0, {RT, BI}},
7510
14b57c7c
AM
7511{"dsn", X(31,483), XRT_MASK, E500MC, 0, {RA, RB}},
7512
62adc510 7513{"dcread", X(31,486), X_MASK, PPC403|PPC440, PPCA2, {RT, RA0, RB}},
14b57c7c
AM
7514
7515{"icbtls", X(31,486), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
7516
7517{"stvxl", X(31,487), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
7518
7519{"nabs", XO(31,488,0,0), XORB_MASK, M601, 0, {RT, RA}},
7520{"nabs.", XO(31,488,0,1), XORB_MASK, M601, 0, {RT, RA}},
7521
7522{"divd", XO(31,489,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
7523{"divd.", XO(31,489,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
7524
7525{"divw", XO(31,491,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
7526{"divw.", XO(31,491,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
7527
7528{"icbtlse", X(31,494), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
7529
7530{"slbia", X(31,498), 0xff1fffff, POWER6, 0, {IH}},
4bc0608a 7531{"slbia", X(31,498), 0xffffffff, PPC64, POWER6, {0}},
1cb0a767 7532
14b57c7c 7533{"cli", X(31,502), XRB_MASK, POWER, 0, {RT, RA}},
1cb0a767 7534
14b57c7c 7535{"popcntd", X(31,506), XRB_MASK, POWER7|PPCA2, 0, {RA, RS}},
066be9f7 7536
14b57c7c 7537{"cmpb", X(31,508), X_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS, RB}},
1cb0a767 7538
14b57c7c 7539{"mcrxr", X(31,512), XBFRARB_MASK, COM, POWER7, {BF}},
252b5132 7540
dfdaec14 7541{"lbdcbx", X(31,514), X_MASK, E200Z4, 0, {RT, RA, RB}},
a8cc8a54 7542{"lbdx", X(31,515), X_MASK, E500MC|E200Z4, 0, {RT, RA, RB}},
19a6653c 7543
14b57c7c 7544{"bblels", X(31,518), X_MASK, PPCBRLK, 0, {0}},
252b5132 7545
14b57c7c
AM
7546{"lvlx", X(31,519), X_MASK, CELL, 0, {VD, RA0, RB}},
7547{"lbfcmux", APU(31,519,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
252b5132 7548
14b57c7c
AM
7549{"subfco", XO(31,8,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7550{"sfo", XO(31,8,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7551{"subco", XO(31,8,1,0), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
7552{"subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7553{"sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7554{"subco.", XO(31,8,1,1), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
43e65147 7555
14b57c7c
AM
7556{"addco", XO(31,10,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7557{"ao", XO(31,10,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7558{"addco.", XO(31,10,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7559{"ao.", XO(31,10,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 7560
14b57c7c 7561{"lxsspx", X(31,524), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
c0637f3a 7562
14b57c7c 7563{"clcs", X(31,531), XRB_MASK, M601, 0, {RT, RA}},
418c1742 7564
14b57c7c 7565{"ldbrx", X(31,532), X_MASK, CELL|POWER7|PPCA2, 0, {RT, RA0, RB}},
418c1742 7566
14b57c7c
AM
7567{"lswx", X(31,533), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, RBX}},
7568{"lsx", X(31,533), X_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 7569
14b57c7c
AM
7570{"lwbrx", X(31,534), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
7571{"lbrx", X(31,534), X_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 7572
14b57c7c 7573{"lfsx", X(31,535), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
702f0fb4 7574
14b57c7c
AM
7575{"srw", XRC(31,536,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
7576{"sr", XRC(31,536,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
7577{"srw.", XRC(31,536,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
7578{"sr.", XRC(31,536,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
252b5132 7579
14b57c7c
AM
7580{"rrib", XRC(31,537,0), X_MASK, M601, 0, {RA, RS, RB}},
7581{"rrib.", XRC(31,537,1), X_MASK, M601, 0, {RA, RS, RB}},
23976049 7582
14b57c7c
AM
7583{"cnttzw", XRC(31,538,0), XRB_MASK, POWER9, 0, {RA, RS}},
7584{"cnttzw.", XRC(31,538,1), XRB_MASK, POWER9, 0, {RA, RS}},
a680de9a 7585
14b57c7c
AM
7586{"srd", XRC(31,539,0), X_MASK, PPC64, 0, {RA, RS, RB}},
7587{"srd.", XRC(31,539,1), X_MASK, PPC64, 0, {RA, RS, RB}},
f509565f 7588
14b57c7c
AM
7589{"maskir", XRC(31,541,0), X_MASK, M601, 0, {RA, RS, RB}},
7590{"maskir.", XRC(31,541,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 7591
dfdaec14 7592{"lhdcbx", X(31,546), X_MASK, E200Z4, 0, {RT, RA, RB}},
a8cc8a54 7593{"lhdx", X(31,547), X_MASK, E500MC|E200Z4, 0, {RT, RA, RB}},
19a6653c 7594
ac8f0f72 7595{"lvtrx", X(31,549), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 7596
14b57c7c 7597{"bbelr", X(31,550), X_MASK, PPCBRLK, 0, {0}},
418c1742 7598
14b57c7c
AM
7599{"lvrx", X(31,551), X_MASK, CELL, 0, {VD, RA0, RB}},
7600{"lhfcmux", APU(31,551,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
252b5132 7601
14b57c7c
AM
7602{"subfo", XO(31,40,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
7603{"subo", XO(31,40,1,0), XO_MASK, PPC, 0, {RT, RB, RA}},
7604{"subfo.", XO(31,40,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
7605{"subo.", XO(31,40,1,1), XO_MASK, PPC, 0, {RT, RB, RA}},
252b5132 7606
14b57c7c 7607{"tlbsync", X(31,566), 0xffffffff, PPC, 0, {0}},
252b5132 7608
14b57c7c 7609{"lfsux", X(31,567), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
252b5132 7610
14b57c7c
AM
7611{"cnttzd", XRC(31,570,0), XRB_MASK, POWER9, 0, {RA, RS}},
7612{"cnttzd.", XRC(31,570,1), XRB_MASK, POWER9, 0, {RA, RS}},
a680de9a 7613
ec40e91c
AM
7614{"cnttzdm", X(31,571), X_MASK, POWER10, 0, {RA, RS, RB}},
7615
14b57c7c 7616{"mcrxrx", X(31,576), XBFRARB_MASK, POWER9, 0, {BF}},
a680de9a 7617
dfdaec14 7618{"lwdcbx", X(31,578), X_MASK, E200Z4, 0, {RT, RA, RB}},
a8cc8a54 7619{"lwdx", X(31,579), X_MASK, E500MC|E200Z4, 0, {RT, RA, RB}},
19a6653c 7620
ac8f0f72 7621{"lvtlx", X(31,581), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 7622
14b57c7c 7623{"lwat", X(31,582), X_MASK, POWER9, 0, {RT, RA0, FC}},
a680de9a 7624
14b57c7c 7625{"lwfcmux", APU(31,583,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
081ba1b3 7626
14b57c7c 7627{"lxsdx", X(31,588), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
066be9f7 7628
14b57c7c 7629{"mfsr", X(31,595), XRB_MASK|(1<<20), COM, NON32, {RT, SR}},
252b5132 7630
14b57c7c
AM
7631{"lswi", X(31,597), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, NBI}},
7632{"lsi", X(31,597), X_MASK, PWRCOM, 0, {RT, RA0, NB}},
252b5132 7633
dc302c00 7634{"hwsync", XSYNC(31,598,0), 0xffffffff, POWER4, BOOKE|PPC476, {0}},
e01d869a 7635{"lwsync", XSYNC(31,598,1), 0xffffffff, PPC, E500, {0}},
14b57c7c 7636{"ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, 0, {0}},
3d205eb4
PB
7637{"phwsync", XSYNCLS(31,598,4,0), 0xffffffff, POWER10, 0, {0}},
7638{"plwsync", XSYNCLS(31,598,5,0), 0xffffffff, POWER10, 0, {0}},
7639{"stncisync", XSYNCLS(31,598,1,1), 0xffffffff, POWER10, 0, {0}},
7640{"stcisync", XSYNCLS(31,598,0,2), 0xffffffff, POWER10, 0, {0}},
7641{"stsync", XSYNCLS(31,598,0,3), 0xffffffff, POWER10, 0, {0}},
7642{"sync", X(31,598), XSYNCLS_MASK, POWER10, BOOKE|PPC476, {LS3, SC2}},
fd486b63 7643{"sync", X(31,598), XSYNCLE_MASK, E6500, 0, {LS, ESYNC}},
3d205eb4 7644{"sync", X(31,598), XSYNC_MASK, PPCCOM, POWER10|BOOKE|PPC476, {LS}},
14b57c7c
AM
7645{"msync", X(31,598), 0xffffffff, BOOKE|PPCA2|PPC476, 0, {0}},
7646{"sync", X(31,598), 0xffffffff, BOOKE|PPC476, E6500, {0}},
7647{"lwsync", X(31,598), 0xffffffff, E500, 0, {0}},
7648{"dcs", X(31,598), 0xffffffff, PWRCOM, 0, {0}},
418c1742 7649
14b57c7c 7650{"lfdx", X(31,599), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
23976049 7651
066be9f7 7652{"mffgpr", XRC(31,607,0), XRA_MASK, POWER6, POWER7, {FRT, RB}},
14b57c7c 7653{"lfdepx", X(31,607), X_MASK, E500MC|PPCA2, 0, {FRT, RA0, RB}},
252b5132 7654
14b57c7c 7655{"lddx", X(31,611), X_MASK, E500MC, 0, {RT, RA, RB}},
19a6653c 7656
ac8f0f72 7657{"lvswx", X(31,613), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 7658
14b57c7c 7659{"ldat", X(31,614), X_MASK, POWER9, 0, {RT, RA0, FC}},
a680de9a 7660
14b57c7c 7661{"lqfcmux", APU(31,615,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
081ba1b3 7662
14b57c7c
AM
7663{"nego", XO(31,104,1,0), XORB_MASK, COM, 0, {RT, RA}},
7664{"nego.", XO(31,104,1,1), XORB_MASK, COM, 0, {RT, RA}},
252b5132 7665
14b57c7c
AM
7666{"mulo", XO(31,107,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
7667{"mulo.", XO(31,107,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
252b5132 7668
14b57c7c 7669{"mfsri", X(31,627), X_MASK, M601, 0, {RT, RA, RB}},
252b5132 7670
14b57c7c 7671{"dclst", X(31,630), XRB_MASK, M601, 0, {RS, RA}},
252b5132 7672
14b57c7c 7673{"lfdux", X(31,631), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
252b5132 7674
dfdaec14 7675{"stbdcbx", X(31,642), X_MASK, E200Z4, 0, {RS, RA, RB}},
a8cc8a54 7676{"stbdx", X(31,643), X_MASK, E500MC|E200Z4, 0, {RS, RA, RB}},
19a6653c 7677
14b57c7c
AM
7678{"stvlx", X(31,647), X_MASK, CELL, 0, {VS, RA0, RB}},
7679{"stbfcmux", APU(31,647,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
23976049 7680
14b57c7c 7681{"stxsspx", X(31,652), XX1_MASK, PPCVSX2, 0, {XS6, RA0, RB}},
c0637f3a 7682
14b57c7c 7683{"tbegin.", XRC(31,654,1), XRTLRARB_MASK, PPCHTM, 0, {HTM_R}},
5817ffd1 7684
14b57c7c
AM
7685{"subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7686{"sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7687{"subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7688{"sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 7689
14b57c7c
AM
7690{"addeo", XO(31,138,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7691{"aeo", XO(31,138,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7692{"addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7693{"aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 7694
aae7fcb8
PB
7695{"hashstp", X(31,658), XRC_MASK, POWER8, 0, {RB, DW, RA0}},
7696
14b57c7c 7697{"mfsrin", X(31,659), XRA_MASK, PPC, NON32, {RT, RB}},
418c1742 7698
14b57c7c 7699{"stdbrx", X(31,660), X_MASK, CELL|POWER7|PPCA2, 0, {RS, RA0, RB}},
252b5132 7700
14b57c7c
AM
7701{"stswx", X(31,661), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, RB}},
7702{"stsx", X(31,661), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
418c1742 7703
14b57c7c
AM
7704{"stwbrx", X(31,662), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
7705{"stbrx", X(31,662), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
252b5132 7706
14b57c7c 7707{"stfsx", X(31,663), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
ede602d7 7708
14b57c7c
AM
7709{"srq", XRC(31,664,0), X_MASK, M601, 0, {RA, RS, RB}},
7710{"srq.", XRC(31,664,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 7711
14b57c7c
AM
7712{"sre", XRC(31,665,0), X_MASK, M601, 0, {RA, RS, RB}},
7713{"sre.", XRC(31,665,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 7714
dfdaec14 7715{"sthdcbx", X(31,674), X_MASK, E200Z4, 0, {RS, RA, RB}},
a8cc8a54 7716{"sthdx", X(31,675), X_MASK, E500MC|E200Z4, 0, {RS, RA, RB}},
19a6653c 7717
ac8f0f72 7718{"stvfrx", X(31,677), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 7719
14b57c7c
AM
7720{"stvrx", X(31,679), X_MASK, CELL, 0, {VS, RA0, RB}},
7721{"sthfcmux", APU(31,679,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
252b5132 7722
14b57c7c
AM
7723{"tendall.", XRC(31,686,1)|(1<<25), XRTRARB_MASK, PPCHTM, 0, {0}},
7724{"tend.", XRC(31,686,1), XRTARARB_MASK, PPCHTM, 0, {HTM_A}},
5817ffd1 7725
aae7fcb8
PB
7726{"hashchkp", X(31,690), XRC_MASK, POWER8, 0, {RB, DW, RA0}},
7727
14b57c7c 7728{"stbcx.", XRC(31,694,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
066be9f7 7729
14b57c7c 7730{"stfsux", X(31,695), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
252b5132 7731
14b57c7c
AM
7732{"sriq", XRC(31,696,0), X_MASK, M601, 0, {RA, RS, SH}},
7733{"sriq.", XRC(31,696,1), X_MASK, M601, 0, {RA, RS, SH}},
252b5132 7734
dfdaec14 7735{"stwdcbx", X(31,706), X_MASK, E200Z4, 0, {RS, RA, RB}},
a8cc8a54 7736{"stwdx", X(31,707), X_MASK, E500MC|E200Z4, 0, {RS, RA, RB}},
19a6653c 7737
ac8f0f72 7738{"stvflx", X(31,709), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 7739
14b57c7c 7740{"stwat", X(31,710), X_MASK, POWER9, 0, {RS, RA0, FC}},
a680de9a 7741
14b57c7c 7742{"stwfcmux", APU(31,711,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
081ba1b3 7743
14b57c7c 7744{"stxsdx", X(31,716), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
066be9f7 7745
14b57c7c 7746{"tcheck", X(31,718), XRTBFRARB_MASK, PPCHTM, 0, {BF}},
5817ffd1 7747
14b57c7c
AM
7748{"subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
7749{"sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
7750{"subfzeo.", XO(31,200,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
7751{"sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
418c1742 7752
14b57c7c
AM
7753{"addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
7754{"azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
7755{"addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
7756{"azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
fdd12ef3 7757
aae7fcb8
PB
7758{"hashst", X(31,722), XRC_MASK, POWER8, 0, {RB, DW, RA0}},
7759
14b57c7c
AM
7760{"stswi", X(31,725), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, NB}},
7761{"stsi", X(31,725), X_MASK, PWRCOM, 0, {RS, RA0, NB}},
252b5132 7762
14b57c7c 7763{"sthcx.", XRC(31,726,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
066be9f7 7764
14b57c7c 7765{"stfdx", X(31,727), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
252b5132 7766
14b57c7c
AM
7767{"srlq", XRC(31,728,0), X_MASK, M601, 0, {RA, RS, RB}},
7768{"srlq.", XRC(31,728,1), X_MASK, M601, 0, {RA, RS, RB}},
418c1742 7769
14b57c7c
AM
7770{"sreq", XRC(31,729,0), X_MASK, M601, 0, {RA, RS, RB}},
7771{"sreq.", XRC(31,729,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 7772
066be9f7 7773{"mftgpr", XRC(31,735,0), XRA_MASK, POWER6, POWER7, {RT, FRB}},
14b57c7c 7774{"stfdepx", X(31,735), X_MASK, E500MC|PPCA2, 0, {FRS, RA0, RB}},
252b5132 7775
14b57c7c 7776{"stddx", X(31,739), X_MASK, E500MC, 0, {RS, RA, RB}},
19a6653c 7777
ac8f0f72 7778{"stvswx", X(31,741), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 7779
14b57c7c 7780{"stdat", X(31,742), X_MASK, POWER9, 0, {RS, RA0, FC}},
a680de9a 7781
14b57c7c 7782{"stqfcmux", APU(31,743,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
081ba1b3 7783
14b57c7c
AM
7784{"subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
7785{"sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
7786{"subfmeo.", XO(31,232,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
7787{"sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
252b5132 7788
14b57c7c
AM
7789{"mulldo", XO(31,233,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
7790{"mulldo.", XO(31,233,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
252b5132 7791
14b57c7c
AM
7792{"addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
7793{"ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
7794{"addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
7795{"ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
418c1742 7796
14b57c7c
AM
7797{"mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7798{"mulso", XO(31,235,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7799{"mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7800{"mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
702f0fb4 7801
14b57c7c
AM
7802{"tsuspend.", XRCL(31,750,0,1), XRTRARB_MASK,PPCHTM, 0, {0}},
7803{"tresume.", XRCL(31,750,1,1), XRTRARB_MASK,PPCHTM, 0, {0}},
7804{"tsr.", XRC(31,750,1), XRTLRARB_MASK,PPCHTM, 0, {L}},
5817ffd1 7805
aae7fcb8
PB
7806{"hashchk", X(31,754), XRC_MASK, POWER8, 0, {RB, DW, RA0}},
7807
14b57c7c 7808{"darn", X(31,755), XLRAND_MASK, POWER9, 0, {RT, LRAND}},
a680de9a 7809
14b57c7c
AM
7810{"dcba", X(31,758), XRT_MASK, PPC405|PPC7450|BOOKE|PPCA2|PPC476, 0, {RA0, RB}},
7811{"dcbal", XOPL(31,758,1), XRT_MASK, E500MC, 0, {RA0, RB}},
252b5132 7812
14b57c7c 7813{"stfdux", X(31,759), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
252b5132 7814
14b57c7c
AM
7815{"srliq", XRC(31,760,0), X_MASK, M601, 0, {RA, RS, SH}},
7816{"srliq.", XRC(31,760,1), X_MASK, M601, 0, {RA, RS, SH}},
252b5132 7817
ac8f0f72 7818{"lvsm", X(31,773), X_MASK, E6500, 0, {VD, RA0, RB}},
a680de9a 7819
fd486b63 7820{"copy", XOPL(31,774,1), XRT_MASK, POWER9, 0, {RA0, RB}},
a680de9a 7821
ac8f0f72 7822{"stvepxl", X(31,775), X_MASK, E6500, 0, {VS, RA0, RB}},
14b57c7c
AM
7823{"lvlxl", X(31,775), X_MASK, CELL, 0, {VD, RA0, RB}},
7824{"ldfcmux", APU(31,775,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
ede602d7 7825
14b57c7c
AM
7826{"dozo", XO(31,264,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
7827{"dozo.", XO(31,264,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
252b5132 7828
14b57c7c
AM
7829{"addo", XO(31,266,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7830{"caxo", XO(31,266,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
7831{"addo.", XO(31,266,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
7832{"caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
252b5132 7833
14b57c7c
AM
7834{"modsd", X(31,777), X_MASK, POWER9, 0, {RT, RA, RB}},
7835{"modsw", X(31,779), X_MASK, POWER9, 0, {RT, RA, RB}},
a680de9a 7836
14b57c7c
AM
7837{"lxvw4x", X(31,780), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
7838{"lxsibzx", X(31,781), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
066be9f7 7839
14b57c7c 7840{"tabortwc.", XRC(31,782,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
5817ffd1 7841
14b57c7c 7842{"tlbivax", X(31,786), XRT_MASK, BOOKE|PPCA2|PPC476, 0, {RA0, RB}},
252b5132 7843
14b57c7c 7844{"lwzcix", X(31,789), X_MASK, POWER6, 0, {RT, RA0, RB}},
252b5132 7845
14b57c7c 7846{"lhbrx", X(31,790), X_MASK, COM, 0, {RT, RA0, RB}},
252b5132 7847
73f07bff 7848{"lfdpx", X(31,791), X_MASK|Q_MASK, POWER6, POWER7, {FRTp, RA0, RB}},
14b57c7c 7849{"lfqx", X(31,791), X_MASK, POWER2, 0, {FRT, RA, RB}},
418c1742 7850
14b57c7c
AM
7851{"sraw", XRC(31,792,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
7852{"sra", XRC(31,792,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
7853{"sraw.", XRC(31,792,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
7854{"sra.", XRC(31,792,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
fdd12ef3 7855
14b57c7c
AM
7856{"srad", XRC(31,794,0), X_MASK, PPC64, 0, {RA, RS, RB}},
7857{"srad.", XRC(31,794,1), X_MASK, PPC64, 0, {RA, RS, RB}},
252b5132 7858
74081948 7859{"evlddepx", VX (31, 1598), VX_MASK, PPCSPE, 0, {RT, RA, RB}},
14b57c7c 7860{"lfddx", X(31,803), X_MASK, E500MC, 0, {FRT, RA, RB}},
19a6653c 7861
ac8f0f72
AM
7862{"lvtrxl", X(31,805), X_MASK, E6500, 0, {VD, RA0, RB}},
7863{"stvepx", X(31,807), X_MASK, E6500, 0, {VS, RA0, RB}},
14b57c7c 7864{"lvrxl", X(31,807), X_MASK, CELL, 0, {VD, RA0, RB}},
252b5132 7865
14b57c7c
AM
7866{"lxvh8x", X(31,812), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
7867{"lxsihzx", X(31,813), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
a680de9a 7868
14b57c7c 7869{"tabortdc.", XRC(31,814,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
5817ffd1 7870
14b57c7c 7871{"rac", X(31,818), X_MASK, M601, 0, {RT, RA, RB}},
252b5132 7872
14b57c7c 7873{"erativax", X(31,819), X_MASK, PPCA2, 0, {RS, RA0, RB}},
e0d602ec 7874
14b57c7c 7875{"lhzcix", X(31,821), X_MASK, POWER6, 0, {RT, RA0, RB}},
252b5132 7876
14b57c7c 7877{"dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, 0, {STRM}},
252b5132 7878
14b57c7c 7879{"lfqux", X(31,823), X_MASK, POWER2, 0, {FRT, RA, RB}},
fdd12ef3 7880
14b57c7c
AM
7881{"srawi", XRC(31,824,0), X_MASK, PPCCOM, 0, {RA, RS, SH}},
7882{"srai", XRC(31,824,0), X_MASK, PWRCOM, 0, {RA, RS, SH}},
7883{"srawi.", XRC(31,824,1), X_MASK, PPCCOM, 0, {RA, RS, SH}},
7884{"srai.", XRC(31,824,1), X_MASK, PWRCOM, 0, {RA, RS, SH}},
702f0fb4 7885
14b57c7c
AM
7886{"sradi", XS(31,413,0), XS_MASK, PPC64, 0, {RA, RS, SH6}},
7887{"sradi.", XS(31,413,1), XS_MASK, PPC64, 0, {RA, RS, SH6}},
e0c21649 7888
ac8f0f72 7889{"lvtlxl", X(31,837), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 7890
fd486b63 7891{"cpabort", X(31,838), XRTRARB_MASK,POWER9, 0, {0}},
a680de9a 7892
14b57c7c
AM
7893{"divo", XO(31,331,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
7894{"divo.", XO(31,331,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
252b5132 7895
14b57c7c 7896{"lxvd2x", X(31,844), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
a680de9a 7897{"lxvx", X(31,844), XX1_MASK, POWER8, POWER9|PPCVSX3, {XT6, RA0, RB}},
9b4e5766 7898
14b57c7c 7899{"tabortwci.", XRC(31,846,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
5817ffd1 7900
14b57c7c 7901{"tlbsrx.", XRC(31,850,1), XRT_MASK, PPCA2, 0, {RA0, RB}},
e0d602ec 7902
1224c05d
PB
7903{"slbiag", X(31,850), XRLARB_MASK, POWER10, 0, {RS, A_L}},
7904{"slbiag", X(31,850), XRARB_MASK, POWER9, POWER10, {RS}},
7905
14b57c7c 7906{"slbmfev", X(31,851), XRLA_MASK, POWER9, 0, {RT, RB, A_L}},
a680de9a 7907{"slbmfev", X(31,851), XRA_MASK, PPC64, POWER9, {RT, RB}},
252b5132 7908
14b57c7c 7909{"lbzcix", X(31,853), X_MASK, POWER6, 0, {RT, RA0, RB}},
418c1742 7910
9fe54b1c 7911{"eieio", X(31,854), 0xffffffff, PPC, BOOKE|PPCA2|PPC476, {0}},
14b57c7c
AM
7912{"mbar", X(31,854), X_MASK, BOOKE|PPCA2|PPC476, 0, {MO}},
7913{"eieio", XMBAR(31,854,1),0xffffffff, E500, 0, {0}},
7914{"eieio", X(31,854), 0xffffffff, PPCA2|PPC476, 0, {0}},
418c1742 7915
14b57c7c 7916{"lfiwax", X(31,855), X_MASK, POWER6|PPCA2|PPC476, 0, {FRT, RA0, RB}},
418c1742 7917
ac8f0f72 7918{"lvswxl", X(31,869), X_MASK, E6500, 0, {VD, RA0, RB}},
aea77599 7919
14b57c7c
AM
7920{"abso", XO(31,360,1,0), XORB_MASK, M601, 0, {RT, RA}},
7921{"abso.", XO(31,360,1,1), XORB_MASK, M601, 0, {RT, RA}},
702f0fb4 7922
14b57c7c
AM
7923{"divso", XO(31,363,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
7924{"divso.", XO(31,363,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
252b5132 7925
14b57c7c 7926{"lxvb16x", X(31,876), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
a680de9a 7927
14b57c7c 7928{"tabortdci.", XRC(31,878,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
5817ffd1 7929
14b57c7c 7930{"rmieg", X(31,882), XRTRA_MASK, POWER9, 0, {RB}},
a680de9a 7931
14b57c7c 7932{"ldcix", X(31,885), X_MASK, POWER6, 0, {RT, RA0, RB}},
252b5132 7933
14b57c7c 7934{"msgsync", X(31,886), 0xffffffff, POWER9, 0, {0}},
a680de9a 7935
14b57c7c 7936{"lfiwzx", X(31,887), X_MASK, POWER7|PPCA2, 0, {FRT, RA0, RB}},
066be9f7 7937
14b57c7c
AM
7938{"extswsli", XS(31,445,0), XS_MASK, POWER9, 0, {RA, RS, SH6}},
7939{"extswsli.", XS(31,445,1), XS_MASK, POWER9, 0, {RA, RS, SH6}},
a680de9a 7940
afef4fe9
PB
7941{"paste.", XRC(31,902,1), XLRT_MASK, POWER10, 0, {RA0, RB, L1OPT}},
7942{"paste.", XRCL(31,902,1,1),XRT_MASK, POWER9, POWER10, {RA0, RB}},
a680de9a 7943
14b57c7c
AM
7944{"stvlxl", X(31,903), X_MASK, CELL, 0, {VS, RA0, RB}},
7945{"stdfcmux", APU(31,903,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
252b5132 7946
14b57c7c
AM
7947{"divdeuo", XO(31,393,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7948{"divdeuo.", XO(31,393,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7949{"divweuo", XO(31,395,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7950{"divweuo.", XO(31,395,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
066be9f7 7951
14b57c7c
AM
7952{"stxvw4x", X(31,908), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
7953{"stxsibx", X(31,909), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
066be9f7 7954
14b57c7c 7955{"tabort.", XRC(31,910,1), XRTRB_MASK, PPCHTM, 0, {RA}},
5817ffd1 7956
14b57c7c
AM
7957{"tlbsx", XRC(31,914,0), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
7958{"tlbsx.", XRC(31,914,1), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
252b5132 7959
14b57c7c 7960{"slbmfee", X(31,915), XRLA_MASK, POWER9, 0, {RT, RB, A_L}},
a680de9a 7961{"slbmfee", X(31,915), XRA_MASK, PPC64, POWER9, {RT, RB}},
702f0fb4 7962
14b57c7c 7963{"stwcix", X(31,917), X_MASK, POWER6, 0, {RS, RA0, RB}},
f5c120c5 7964
14b57c7c 7965{"sthbrx", X(31,918), X_MASK, COM, 0, {RS, RA0, RB}},
252b5132 7966
73f07bff 7967{"stfdpx", X(31,919), X_MASK|Q_MASK, POWER6, POWER7, {FRSp, RA0, RB}},
14b57c7c 7968{"stfqx", X(31,919), X_MASK, POWER2, 0, {FRS, RA0, RB}},
6ba045b1 7969
14b57c7c
AM
7970{"sraq", XRC(31,920,0), X_MASK, M601, 0, {RA, RS, RB}},
7971{"sraq.", XRC(31,920,1), X_MASK, M601, 0, {RA, RS, RB}},
702f0fb4 7972
14b57c7c
AM
7973{"srea", XRC(31,921,0), X_MASK, M601, 0, {RA, RS, RB}},
7974{"srea.", XRC(31,921,1), X_MASK, M601, 0, {RA, RS, RB}},
252b5132 7975
14b57c7c
AM
7976{"extsh", XRC(31,922,0), XRB_MASK, PPCCOM, 0, {RA, RS}},
7977{"exts", XRC(31,922,0), XRB_MASK, PWRCOM, 0, {RA, RS}},
7978{"extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, 0, {RA, RS}},
7979{"exts.", XRC(31,922,1), XRB_MASK, PWRCOM, 0, {RA, RS}},
702f0fb4 7980
74081948 7981{"evstddepx", VX (31, 1854), VX_MASK, PPCSPE, 0, {RT, RA, RB}},
14b57c7c 7982{"stfddx", X(31,931), X_MASK, E500MC, 0, {FRS, RA, RB}},
19a6653c 7983
ac8f0f72 7984{"stvfrxl", X(31,933), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 7985
14b57c7c 7986{"wclrone", XOPL2(31,934,2),XRT_MASK, PPCA2, 0, {RA0, RB}},
a5721ba2
AM
7987{"wclrall", X(31,934), XRARB_MASK, PPCA2, 0, {L2}},
7988{"wclr", X(31,934), X_MASK, PPCA2, 0, {L2, RA0, RB}},
85d4ac0b 7989
14b57c7c 7990{"stvrxl", X(31,935), X_MASK, CELL, 0, {VS, RA0, RB}},
6ba045b1 7991
14b57c7c
AM
7992{"divdeo", XO(31,425,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7993{"divdeo.", XO(31,425,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7994{"divweo", XO(31,427,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
7995{"divweo.", XO(31,427,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
066be9f7 7996
14b57c7c
AM
7997{"stxvh8x", X(31,940), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
7998{"stxsihx", X(31,941), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
a680de9a 7999
14b57c7c 8000{"treclaim.", XRC(31,942,1), XRTRB_MASK, PPCHTM, 0, {RA}},
5817ffd1 8001
e0d602ec
BE
8002{"tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, PPCA2, {RT, RA}},
8003{"tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, PPCA2, {RT, RA}},
14b57c7c 8004{"tlbre", X(31,946), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
702f0fb4 8005
14b57c7c 8006{"sthcix", X(31,949), X_MASK, POWER6, 0, {RS, RA0, RB}},
252b5132 8007
14b57c7c
AM
8008{"icswepx", XRC(31,950,0), X_MASK, PPCA2, 0, {RS, RA, RB}},
8009{"icswepx.", XRC(31,950,1), X_MASK, PPCA2, 0, {RS, RA, RB}},
51b5d4a8 8010
14b57c7c 8011{"stfqux", X(31,951), X_MASK, POWER2, 0, {FRS, RA, RB}},
252b5132 8012
14b57c7c
AM
8013{"sraiq", XRC(31,952,0), X_MASK, M601, 0, {RA, RS, SH}},
8014{"sraiq.", XRC(31,952,1), X_MASK, M601, 0, {RA, RS, SH}},
252b5132 8015
14b57c7c
AM
8016{"extsb", XRC(31,954,0), XRB_MASK, PPC, 0, {RA, RS}},
8017{"extsb.", XRC(31,954,1), XRB_MASK, PPC, 0, {RA, RS}},
252b5132 8018
ac8f0f72 8019{"stvflxl", X(31,965), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 8020
62adc510 8021{"iccci", X(31,966), XRT_MASK, PPC403|PPC440|PPC476|TITAN|PPCA2, 0, {RAOPT, RBOPT}},
14b57c7c 8022{"ici", X(31,966), XRARB_MASK, PPCA2|PPC476, 0, {CT}},
43e65147 8023
14b57c7c
AM
8024{"divduo", XO(31,457,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
8025{"divduo.", XO(31,457,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
43e65147 8026
14b57c7c
AM
8027{"divwuo", XO(31,459,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
8028{"divwuo.", XO(31,459,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
252b5132 8029
14b57c7c 8030{"stxvd2x", X(31,972), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
a680de9a 8031{"stxvx", X(31,972), XX1_MASK, POWER8, POWER9|PPCVSX3, {XS6, RA0, RB}},
9b4e5766 8032
9fe54b1c 8033{"tlbld", X(31,978), XRTRA_MASK, PPC, PPC403|BOOKE|PPCA2|PPC476, {RB}},
14b57c7c
AM
8034{"tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, 0, {RT, RA}},
8035{"tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, 0, {RT, RA}},
8036{"tlbwe", X(31,978), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
418c1742 8037
14b57c7c 8038{"slbfee.", XRC(31,979,1), XRA_MASK, POWER6, 0, {RT, RB}},
c4e676f1 8039
14b57c7c 8040{"stbcix", X(31,981), X_MASK, POWER6, 0, {RS, RA0, RB}},
252b5132 8041
14b57c7c 8042{"icbi", X(31,982), XRT_MASK, PPC, 0, {RA0, RB}},
252b5132 8043
14b57c7c 8044{"stfiwx", X(31,983), X_MASK, PPC, PPCEFS, {FRS, RA0, RB}},
702f0fb4 8045
14b57c7c
AM
8046{"extsw", XRC(31,986,0), XRB_MASK, PPC64, 0, {RA, RS}},
8047{"extsw.", XRC(31,986,1), XRB_MASK, PPC64, 0, {RA, RS}},
252b5132 8048
14b57c7c 8049{"icbiep", XRT(31,991,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
19a6653c 8050
ac8f0f72 8051{"stvswxl", X(31,997), X_MASK, E6500, 0, {VS, RA0, RB}},
aea77599 8052
14b57c7c 8053{"icread", X(31,998), XRT_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA0, RB}},
252b5132 8054
14b57c7c
AM
8055{"nabso", XO(31,488,1,0), XORB_MASK, M601, 0, {RT, RA}},
8056{"nabso.", XO(31,488,1,1), XORB_MASK, M601, 0, {RT, RA}},
252b5132 8057
14b57c7c
AM
8058{"divdo", XO(31,489,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
8059{"divdo.", XO(31,489,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
43e65147 8060
14b57c7c
AM
8061{"divwo", XO(31,491,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
8062{"divwo.", XO(31,491,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
418c1742 8063
14b57c7c 8064{"stxvb16x", X(31,1004), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
a680de9a 8065
14b57c7c 8066{"trechkpt.", XRC(31,1006,1), XRTRARB_MASK,PPCHTM, 0, {0}},
702f0fb4 8067
14b57c7c 8068{"tlbli", X(31,1010), XRTRA_MASK, PPC, TITAN, {RB}},
252b5132 8069
14b57c7c 8070{"stdcix", X(31,1013), X_MASK, POWER6, 0, {RS, RA0, RB}},
418c1742 8071
14b57c7c
AM
8072{"dcbz", X(31,1014), XRT_MASK, PPC, 0, {RA0, RB}},
8073{"dclz", X(31,1014), XRT_MASK, PPC, 0, {RA0, RB}},
786e2c0f 8074
14b57c7c 8075{"dcbzep", XRT(31,1023,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
ede602d7 8076
14b57c7c 8077{"dcbzl", XOPL(31,1014,1), XRT_MASK, POWER4|E500MC, PPC476, {RA0, RB}},
252b5132 8078
14b57c7c
AM
8079{"dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
8080{"dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
8081{"dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, 0, {0}},
252b5132 8082
14b57c7c
AM
8083{"db8cyc", 0x7f9ce378, 0xffffffff, CELL, 0, {0}},
8084{"db10cyc", 0x7fbdeb78, 0xffffffff, CELL, 0, {0}},
8085{"db12cyc", 0x7fdef378, 0xffffffff, CELL, 0, {0}},
8086{"db16cyc", 0x7ffffb78, 0xffffffff, CELL, 0, {0}},
252b5132 8087
14b57c7c
AM
8088{"lwz", OP(32), OP_MASK, PPCCOM, PPCVLE, {RT, D, RA0}},
8089{"l", OP(32), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
252b5132 8090
14b57c7c
AM
8091{"lwzu", OP(33), OP_MASK, PPCCOM, PPCVLE, {RT, D, RAL}},
8092{"lu", OP(33), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
252b5132 8093
14b57c7c 8094{"lbz", OP(34), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
252b5132 8095
14b57c7c 8096{"lbzu", OP(35), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
252b5132 8097
14b57c7c
AM
8098{"stw", OP(36), OP_MASK, PPCCOM, PPCVLE, {RS, D, RA0}},
8099{"st", OP(36), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
252b5132 8100
14b57c7c
AM
8101{"stwu", OP(37), OP_MASK, PPCCOM, PPCVLE, {RS, D, RAS}},
8102{"stu", OP(37), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
252b5132 8103
14b57c7c 8104{"stb", OP(38), OP_MASK, COM, PPCVLE, {RS, D, RA0}},
252b5132 8105
14b57c7c 8106{"stbu", OP(39), OP_MASK, COM, PPCVLE, {RS, D, RAS}},
252b5132 8107
14b57c7c 8108{"lhz", OP(40), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
252b5132 8109
14b57c7c 8110{"lhzu", OP(41), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
252b5132 8111
14b57c7c 8112{"lha", OP(42), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
252b5132 8113
14b57c7c 8114{"lhau", OP(43), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
252b5132 8115
14b57c7c 8116{"sth", OP(44), OP_MASK, COM, PPCVLE, {RS, D, RA0}},
252b5132 8117
14b57c7c 8118{"sthu", OP(45), OP_MASK, COM, PPCVLE, {RS, D, RAS}},
252b5132 8119
14b57c7c
AM
8120{"lmw", OP(46), OP_MASK, PPCCOM, PPCVLE, {RT, D, RAM}},
8121{"lm", OP(46), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
252b5132 8122
14b57c7c
AM
8123{"stmw", OP(47), OP_MASK, PPCCOM, PPCVLE, {RS, D, RA0}},
8124{"stm", OP(47), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
252b5132 8125
14b57c7c 8126{"lfs", OP(48), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RA0}},
252b5132 8127
14b57c7c 8128{"lfsu", OP(49), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RAS}},
252b5132 8129
14b57c7c 8130{"lfd", OP(50), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RA0}},
252b5132 8131
14b57c7c 8132{"lfdu", OP(51), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RAS}},
252b5132 8133
14b57c7c 8134{"stfs", OP(52), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RA0}},
adadcc0c 8135
14b57c7c 8136{"stfsu", OP(53), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RAS}},
252b5132 8137
14b57c7c 8138{"stfd", OP(54), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RA0}},
c3d65c1c 8139
14b57c7c 8140{"stfdu", OP(55), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RAS}},
252b5132 8141
73f07bff 8142{"lq", OP(56), OP_MASK|Q_MASK, POWER4, PPC476|PPCVLE, {RTQ, DQ, RAQ}},
14b57c7c
AM
8143{"psq_l", OP(56), OP_MASK, PPCPS, PPCVLE, {FRT,PSD,RA,PSW,PSQ}},
8144{"lfq", OP(56), OP_MASK, POWER2, PPCVLE, {FRT, D, RA0}},
418c1742 8145
14b57c7c
AM
8146{"lxsd", DSO(57,2), DS_MASK, PPCVSX3, PPCVLE, {VD, DS, RA0}},
8147{"lxssp", DSO(57,3), DS_MASK, PPCVSX3, PPCVLE, {VD, DS, RA0}},
73f07bff 8148{"lfdp", OP(57), OP_MASK|Q_MASK, POWER6, POWER7|PPCVLE, {FRTp, DS, RA0}},
14b57c7c
AM
8149{"psq_lu", OP(57), OP_MASK, PPCPS, PPCVLE, {FRT,PSD,RA,PSW,PSQ}},
8150{"lfqu", OP(57), OP_MASK, POWER2, PPCVLE, {FRT, D, RA0}},
802a735e 8151
14b57c7c
AM
8152{"ld", DSO(58,0), DS_MASK, PPC64, PPCVLE, {RT, DS, RA0}},
8153{"ldu", DSO(58,1), DS_MASK, PPC64, PPCVLE, {RT, DS, RAL}},
8154{"lwa", DSO(58,2), DS_MASK, PPC64, PPCVLE, {RT, DS, RA0}},
702f0fb4 8155
14b57c7c
AM
8156{"dadd", XRC(59,2,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8157{"dadd.", XRC(59,2,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
252b5132 8158
14b57c7c
AM
8159{"dqua", ZRC(59,3,0), Z2_MASK, POWER6, PPCVLE, {FRT,FRA,FRB,RMC}},
8160{"dqua.", ZRC(59,3,1), Z2_MASK, POWER6, PPCVLE, {FRT,FRA,FRB,RMC}},
252b5132 8161
aa3c112f
AM
8162{"xvi8ger4pp", XX3(59,2), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8163{"xvi8ger4", XX3(59,3), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8164
14b57c7c
AM
8165{"fdivs", A(59,18,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8166{"fdivs.", A(59,18,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
252b5132 8167
14b57c7c
AM
8168{"fsubs", A(59,20,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8169{"fsubs.", A(59,20,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
252b5132 8170
14b57c7c
AM
8171{"fadds", A(59,21,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8172{"fadds.", A(59,21,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
252b5132 8173
14b57c7c
AM
8174{"fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, TITAN|PPCVLE, {FRT, FRB}},
8175{"fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, TITAN|PPCVLE, {FRT, FRB}},
252b5132 8176
14b57c7c
AM
8177{"fres", A(59,24,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8178{"fres", A(59,24,0), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
8179{"fres.", A(59,24,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8180{"fres.", A(59,24,1), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
1ed8e1e4 8181
14b57c7c
AM
8182{"fmuls", A(59,25,0), AFRB_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
8183{"fmuls.", A(59,25,1), AFRB_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
252b5132 8184
14b57c7c
AM
8185{"frsqrtes", A(59,26,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8186{"frsqrtes", A(59,26,0), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
8187{"frsqrtes.", A(59,26,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8188{"frsqrtes.", A(59,26,1), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
252b5132 8189
14b57c7c
AM
8190{"fmsubs", A(59,28,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8191{"fmsubs.", A(59,28,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
252b5132 8192
14b57c7c
AM
8193{"fmadds", A(59,29,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8194{"fmadds.", A(59,29,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
252b5132 8195
14b57c7c
AM
8196{"fnmsubs", A(59,30,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8197{"fnmsubs.", A(59,30,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
702f0fb4 8198
14b57c7c
AM
8199{"fnmadds", A(59,31,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8200{"fnmadds.", A(59,31,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
702f0fb4 8201
14b57c7c
AM
8202{"dmul", XRC(59,34,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8203{"dmul.", XRC(59,34,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
702f0fb4 8204
14b57c7c
AM
8205{"drrnd", ZRC(59,35,0), Z2_MASK, POWER6, PPCVLE, {FRT, FRA, FRB, RMC}},
8206{"drrnd.", ZRC(59,35,1), Z2_MASK, POWER6, PPCVLE, {FRT, FRA, FRB, RMC}},
702f0fb4 8207
14b57c7c
AM
8208{"dscli", ZRC(59,66,0), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
8209{"dscli.", ZRC(59,66,1), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
702f0fb4 8210
14b57c7c
AM
8211{"dquai", ZRC(59,67,0), Z2_MASK, POWER6, PPCVLE, {TE, FRT,FRB,RMC}},
8212{"dquai.", ZRC(59,67,1), Z2_MASK, POWER6, PPCVLE, {TE, FRT,FRB,RMC}},
702f0fb4 8213
aa3c112f
AM
8214{"xvf16ger2pp", XX3(59,18), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8215{"xvf16ger2", XX3(59,19), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8216
14b57c7c
AM
8217{"dscri", ZRC(59,98,0), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
8218{"dscri.", ZRC(59,98,1), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
702f0fb4 8219
14b57c7c
AM
8220{"drintx", ZRC(59,99,0), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
8221{"drintx.", ZRC(59,99,1), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
702f0fb4 8222
aa3c112f
AM
8223{"xvf32gerpp", XX3(59,26), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8224{"xvf32ger", XX3(59,27), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8225
14b57c7c 8226{"dcmpo", X(59,130), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
702f0fb4 8227
aa3c112f
AM
8228{"xvi4ger8pp", XX3(59,34), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8229{"xvi4ger8", XX3(59,35), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8230
14b57c7c 8231{"dtstex", X(59,162), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
aa3c112f
AM
8232
8233{"xvi16ger2spp", XX3(59,42), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8234{"xvi16ger2s", XX3(59,43), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8235
14b57c7c 8236{"dtstdc", Z(59,194), Z_MASK, POWER6, PPCVLE, {BF, FRA, DCM}},
aa3c112f
AM
8237
8238{"xvbf16ger2pp",XX3(59,50), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8239{"xvbf16ger2", XX3(59,51), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8240
14b57c7c
AM
8241{"dtstdg", Z(59,226), Z_MASK, POWER6, PPCVLE, {BF, FRA, DGM}},
8242
8243{"drintn", ZRC(59,227,0), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
8244{"drintn.", ZRC(59,227,1), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
8245
aa3c112f
AM
8246{"xvf64gerpp", XX3(59,58), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6ap, XB6a}},
8247{"xvf64ger", XX3(59,59), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6ap, XB6a}},
8248
14b57c7c
AM
8249{"dctdp", XRC(59,258,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8250{"dctdp.", XRC(59,258,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8251
8252{"dctfix", XRC(59,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8253{"dctfix.", XRC(59,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8254
8255{"ddedpd", XRC(59,322,0), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
8256{"ddedpd.", XRC(59,322,1), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
8257
aa3c112f
AM
8258{"xvi16ger2", XX3(59,75), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8259
8260{"xvf16ger2np", XX3(59,82), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8261
14b57c7c
AM
8262{"dxex", XRC(59,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8263{"dxex.", XRC(59,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8264
aa3c112f
AM
8265{"xvf32gernp", XX3(59,90), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8266
8267{"xvi8ger4spp", XX3(59,99), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8268
8269{"xvi16ger2pp", XX3(59,107), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8270
8271{"xvbf16ger2np",XX3(59,114), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8272
8273{"xvf64gernp", XX3(59,122), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6ap, XB6a}},
8274
14b57c7c
AM
8275{"dsub", XRC(59,514,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8276{"dsub.", XRC(59,514,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8277
8278{"ddiv", XRC(59,546,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8279{"ddiv.", XRC(59,546,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8280
aa3c112f
AM
8281{"xvf16ger2pn", XX3(59,146), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8282
8283{"xvf32gerpn", XX3(59,154), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8284
14b57c7c
AM
8285{"dcmpu", X(59,642), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
8286
8287{"dtstsf", X(59,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
8288{"dtstsfi", X(59,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRB}},
8289
aa3c112f
AM
8290{"xvbf16ger2pn",XX3(59,178), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8291
8292{"xvf64gerpn", XX3(59,186), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6ap, XB6a}},
8293
14b57c7c
AM
8294{"drsp", XRC(59,770,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8295{"drsp.", XRC(59,770,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
8296
8297{"dcffix", XRC(59,802,0), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
8298{"dcffix.", XRC(59,802,1), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
8299
8300{"denbcd", XRC(59,834,0), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
8301{"denbcd.", XRC(59,834,1), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
8302
aa3c112f
AM
8303{"xvf16ger2nn", XX3(59,210), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8304
14b57c7c
AM
8305{"fcfids", XRC(59,846,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8306{"fcfids.", XRC(59,846,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8307
8308{"diex", XRC(59,866,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8309{"diex.", XRC(59,866,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
8310
aa3c112f
AM
8311{"xvf32gernn", XX3(59,218), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8312
8313{"xvbf16ger2nn",XX3(59,242), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6a, XB6a}},
8314
14b57c7c
AM
8315{"fcfidus", XRC(59,974,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8316{"fcfidus.", XRC(59,974,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8317
aa3c112f
AM
8318{"xvf64gernn", XX3(59,250), XX3_MASK|3<<21, POWER10, PPCVLE, {ACC, XA6ap, XB6a}},
8319
14b57c7c
AM
8320{"xsaddsp", XX3(60,0), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8321{"xsmaddasp", XX3(60,1), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8322{"xxsldwi", XX3(60,2), XX3SHW_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, SHW}},
8323{"xscmpeqdp", XX3(60,3), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8324{"xsrsqrtesp", XX2(60,10), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8325{"xssqrtsp", XX2(60,11), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8326{"xxsel", XX4(60,3), XX4_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, XC6}},
8327{"xssubsp", XX3(60,8), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8328{"xsmaddmsp", XX3(60,9), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
98553ad3 8329{"xxspltd", XX3(60,10), XX3DM_MASK, PPCVSX, PPCVLE, {XT6, XAB6, DMEX}},
14b57c7c 8330{"xxmrghd", XX3(60,10), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
98553ad3 8331{"xxswapd", XX3(60,10)|(2<<8), XX3_MASK, PPCVSX, PPCVLE, {XT6, XAB6}},
14b57c7c
AM
8332{"xxmrgld", XX3(60,10)|(3<<8), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8333{"xxpermdi", XX3(60,10), XX3DM_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, DM}},
8334{"xscmpgtdp", XX3(60,11), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8335{"xsresp", XX2(60,26), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8336{"xsmulsp", XX3(60,16), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8337{"xsmsubasp", XX3(60,17), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8338{"xxmrghw", XX3(60,18), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8339{"xscmpgedp", XX3(60,19), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8340{"xsdivsp", XX3(60,24), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8341{"xsmsubmsp", XX3(60,25), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8342{"xxperm", XX3(60,26), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8343{"xsadddp", XX3(60,32), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8344{"xsmaddadp", XX3(60,33), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8345{"xscmpudp", XX3(60,35), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
8346{"xscvdpuxws", XX2(60,72), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8347{"xsrdpi", XX2(60,73), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8348{"xsrsqrtedp", XX2(60,74), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8349{"xssqrtdp", XX2(60,75), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8350{"xssubdp", XX3(60,40), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8351{"xsmaddmdp", XX3(60,41), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8352{"xscmpodp", XX3(60,43), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
8353{"xscvdpsxws", XX2(60,88), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8354{"xsrdpiz", XX2(60,89), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8355{"xsredp", XX2(60,90), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8356{"xsmuldp", XX3(60,48), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8357{"xsmsubadp", XX3(60,49), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8358{"xxmrglw", XX3(60,50), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8359{"xsrdpip", XX2(60,105), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8360{"xstsqrtdp", XX2(60,106), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
8361{"xsrdpic", XX2(60,107), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8362{"xsdivdp", XX3(60,56), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8363{"xsmsubmdp", XX3(60,57), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8364{"xxpermr", XX3(60,58), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8365{"xscmpexpdp", XX3(60,59), XX3BF_MASK, PPCVSX3, PPCVLE, {BF, XA6, XB6}},
8366{"xsrdpim", XX2(60,121), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8367{"xstdivdp", XX3(60,61), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
8368{"xvaddsp", XX3(60,64), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8369{"xvmaddasp", XX3(60,65), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8370{"xvcmpeqsp", XX3RC(60,67,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8371{"xvcmpeqsp.", XX3RC(60,67,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8372{"xvcvspuxws", XX2(60,136), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8373{"xvrspi", XX2(60,137), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8374{"xvrsqrtesp", XX2(60,138), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8375{"xvsqrtsp", XX2(60,139), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8376{"xvsubsp", XX3(60,72), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8377{"xvmaddmsp", XX3(60,73), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8378{"xvcmpgtsp", XX3RC(60,75,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8379{"xvcmpgtsp.", XX3RC(60,75,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8380{"xvcvspsxws", XX2(60,152), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8381{"xvrspiz", XX2(60,153), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8382{"xvresp", XX2(60,154), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8383{"xvmulsp", XX3(60,80), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8384{"xvmsubasp", XX3(60,81), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8385{"xxspltw", XX2(60,164), XX2UIM_MASK, PPCVSX, PPCVLE, {XT6, XB6, UIM}},
8386{"xxextractuw", XX2(60,165), XX2UIM4_MASK, PPCVSX3, PPCVLE, {XT6, XB6, UIMM4}},
8387{"xvcmpgesp", XX3RC(60,83,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8388{"xvcmpgesp.", XX3RC(60,83,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8389{"xvcvuxwsp", XX2(60,168), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8390{"xvrspip", XX2(60,169), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8391{"xvtsqrtsp", XX2(60,170), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
8392{"xvrspic", XX2(60,171), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8393{"xvdivsp", XX3(60,88), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8394{"xvmsubmsp", XX3(60,89), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8395{"xxspltib", X(60,360), XX1_MASK|3<<19, PPCVSX3, PPCVLE, {XT6, IMM8}},
6edbfd3b 8396{"lxvkq", XVA(60,360,31), XVA_MASK&~1, POWER10, PPCVLE, {XT6, UIM5}},
14b57c7c
AM
8397{"xxinsertw", XX2(60,181), XX2UIM4_MASK, PPCVSX3, PPCVLE, {XT6, XB6, UIMM4}},
8398{"xvcvsxwsp", XX2(60,184), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8399{"xvrspim", XX2(60,185), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8400{"xvtdivsp", XX3(60,93), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
8401{"xvadddp", XX3(60,96), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8402{"xvmaddadp", XX3(60,97), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8403{"xvcmpeqdp", XX3RC(60,99,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8404{"xvcmpeqdp.", XX3RC(60,99,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8405{"xvcvdpuxws", XX2(60,200), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8406{"xvrdpi", XX2(60,201), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8407{"xvrsqrtedp", XX2(60,202), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8408{"xvsqrtdp", XX2(60,203), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8409{"xvsubdp", XX3(60,104), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8410{"xvmaddmdp", XX3(60,105), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8411{"xvcmpgtdp", XX3RC(60,107,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8412{"xvcmpgtdp.", XX3RC(60,107,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8413{"xvcvdpsxws", XX2(60,216), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8414{"xvrdpiz", XX2(60,217), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8415{"xvredp", XX2(60,218), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8416{"xvmuldp", XX3(60,112), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8417{"xvmsubadp", XX3(60,113), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8418{"xvcmpgedp", XX3RC(60,115,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8419{"xvcmpgedp.", XX3RC(60,115,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8420{"xvcvuxwdp", XX2(60,232), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8421{"xvrdpip", XX2(60,233), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8422{"xvtsqrtdp", XX2(60,234), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
8423{"xvrdpic", XX2(60,235), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8424{"xvdivdp", XX3(60,120), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8425{"xvmsubmdp", XX3(60,121), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8426{"xvcvsxwdp", XX2(60,248), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8427{"xvrdpim", XX2(60,249), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8428{"xvtdivdp", XX3(60,125), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
8429{"xsmaxcdp", XX3(60,128), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8430{"xsnmaddasp", XX3(60,129), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8431{"xxland", XX3(60,130), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8432{"xscvdpsp", XX2(60,265), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8433{"xscvdpspn", XX2(60,267), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8434{"xsmincdp", XX3(60,136), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8435{"xsnmaddmsp", XX3(60,137), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8436{"xxlandc", XX3(60,138), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8437{"xsrsp", XX2(60,281), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8438{"xsmaxjdp", XX3(60,144), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8439{"xsnmsubasp", XX3(60,145), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8440{"xxlor", XX3(60,146), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8441{"xscvuxdsp", XX2(60,296), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8442{"xststdcsp", XX2(60,298), XX2BFD_MASK, PPCVSX3, PPCVLE, {BF, XB6, DCMX}},
8443{"xsminjdp", XX3(60,152), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8444{"xsnmsubmsp", XX3(60,153), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8445{"xxlxor", XX3(60,154), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8446{"xscvsxdsp", XX2(60,312), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8447{"xsmaxdp", XX3(60,160), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8448{"xsnmaddadp", XX3(60,161), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8449{"xxlnor", XX3(60,162), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8450{"xscvdpuxds", XX2(60,328), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8451{"xscvspdp", XX2(60,329), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8452{"xscvspdpn", XX2(60,331), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
8453{"xsmindp", XX3(60,168), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8454{"xsnmaddmdp", XX3(60,169), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8455{"xxlorc", XX3(60,170), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8456{"xscvdpsxds", XX2(60,344), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8457{"xsabsdp", XX2(60,345), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8458{"xsxexpdp", XX2VA(60,347,0),XX2_MASK|1, PPCVSX3, PPCVLE, {RT, XB6}},
8459{"xsxsigdp", XX2VA(60,347,1),XX2_MASK|1, PPCVSX3, PPCVLE, {RT, XB6}},
8460{"xscvhpdp", XX2VA(60,347,16),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8461{"xscvdphp", XX2VA(60,347,17),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8462{"xscpsgndp", XX3(60,176), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8463{"xsnmsubadp", XX3(60,177), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8464{"xxlnand", XX3(60,178), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8465{"xscvuxddp", XX2(60,360), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8466{"xsnabsdp", XX2(60,361), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8467{"xststdcdp", XX2(60,362), XX2BFD_MASK, PPCVSX3, PPCVLE, {BF, XB6, DCMX}},
8468{"xsnmsubmdp", XX3(60,185), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8469{"xxleqv", XX3(60,186), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
8470{"xscvsxddp", XX2(60,376), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8471{"xsnegdp", XX2(60,377), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8472{"xvmaxsp", XX3(60,192), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8473{"xvnmaddasp", XX3(60,193), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8474{"xvcvspuxds", XX2(60,392), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8475{"xvcvdpsp", XX2(60,393), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8476{"xvminsp", XX3(60,200), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8477{"xvnmaddmsp", XX3(60,201), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8478{"xvcvspsxds", XX2(60,408), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8479{"xvabssp", XX2(60,409), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
98553ad3 8480{"xvmovsp", XX3(60,208), XX3_MASK, PPCVSX, PPCVLE, {XT6, XAB6}},
14b57c7c
AM
8481{"xvcpsgnsp", XX3(60,208), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8482{"xvnmsubasp", XX3(60,209), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8483{"xvcvuxdsp", XX2(60,424), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8484{"xvnabssp", XX2(60,425), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8485{"xvtstdcsp", XX2(60,426), XX2DCMXS_MASK, PPCVSX3, PPCVLE, {XT6, XB6, DCMXS}},
8486{"xviexpsp", XX3(60,216), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8487{"xvnmsubmsp", XX3(60,217), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8488{"xvcvsxdsp", XX2(60,440), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8489{"xvnegsp", XX2(60,441), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8490{"xvmaxdp", XX3(60,224), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8491{"xvnmaddadp", XX3(60,225), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8492{"xvcvdpuxds", XX2(60,456), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8493{"xvcvspdp", XX2(60,457), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
d7e97a76
AM
8494{"xxgenpcvbm", X(60,916), XX1_MASK, POWER10, PPCVLE, {XT6, VB, UIMM}},
8495{"xxgenpcvhm", X(60,917), XX1_MASK, POWER10, PPCVLE, {XT6, VB, UIMM}},
14b57c7c
AM
8496{"xsiexpdp", X(60,918), XX1_MASK, PPCVSX3, PPCVLE, {XT6, RA, RB}},
8497{"xvmindp", XX3(60,232), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8498{"xvnmaddmdp", XX3(60,233), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8499{"xvcvdpsxds", XX2(60,472), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8500{"xvabsdp", XX2(60,473), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
d7e97a76
AM
8501{"xxgenpcvwm", X(60,948), XX1_MASK, POWER10, PPCVLE, {XT6, VB, UIMM}},
8502{"xxgenpcvdm", X(60,949), XX1_MASK, POWER10, PPCVLE, {XT6, VB, UIMM}},
14b57c7c
AM
8503{"xvxexpdp", XX2VA(60,475,0),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8504{"xvxsigdp", XX2VA(60,475,1),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
18a8a00e 8505{"xvtlsbb", XX2VA(60,475,2),XX2BF_MASK, POWER10, PPCVLE, {BF, XB6}},
14b57c7c
AM
8506{"xxbrh", XX2VA(60,475,7),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8507{"xvxexpsp", XX2VA(60,475,8),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8508{"xvxsigsp", XX2VA(60,475,9),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8509{"xxbrw", XX2VA(60,475,15),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
f5fc30d0 8510{"xvcvbf16spn", XX2VA(60,475,16),XX2_MASK, PPCVSX4, PPCVLE, {XT6, XB6}},
aa3c112f 8511{"xvcvspbf16", XX2VA(60,475,17),XX2_MASK, PPCVSX4, PPCVLE, {XT6, XB6}},
14b57c7c
AM
8512{"xxbrd", XX2VA(60,475,23),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8513{"xvcvhpsp", XX2VA(60,475,24),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8514{"xvcvsphp", XX2VA(60,475,25),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
8515{"xxbrq", XX2VA(60,475,31),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
98553ad3 8516{"xvmovdp", XX3(60,240), XX3_MASK, PPCVSX, PPCVLE, {XT6, XAB6}},
14b57c7c
AM
8517{"xvcpsgndp", XX3(60,240), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8518{"xvnmsubadp", XX3(60,241), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8519{"xvcvuxddp", XX2(60,488), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8520{"xvnabsdp", XX2(60,489), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8521{"xvtstdcdp", XX2(60,490), XX2DCMXS_MASK, PPCVSX3, PPCVLE, {XT6, XB6, DCMXS}},
8522{"xviexpdp", XX3(60,248), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
8523{"xvnmsubmdp", XX3(60,249), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
8524{"xvcvsxddp", XX2(60,504), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8525{"xvnegdp", XX2(60,505), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
8526
8527{"psq_st", OP(60), OP_MASK, PPCPS, PPCVLE, {FRS,PSD,RA,PSW,PSQ}},
8528{"stfq", OP(60), OP_MASK, POWER2, PPCVLE, {FRS, D, RA}},
8529
8530{"lxv", DQX(61,1), DQX_MASK, PPCVSX3, PPCVLE, {XTQ6, DQ, RA0}},
8531{"stxv", DQX(61,5), DQX_MASK, PPCVSX3, PPCVLE, {XSQ6, DQ, RA0}},
8532{"stxsd", DSO(61,2), DS_MASK, PPCVSX3, PPCVLE, {VS, DS, RA0}},
8533{"stxssp", DSO(61,3), DS_MASK, PPCVSX3, PPCVLE, {VS, DS, RA0}},
73f07bff 8534{"stfdp", OP(61), OP_MASK|Q_MASK, POWER6, POWER7|PPCVLE, {FRSp, DS, RA0}},
14b57c7c
AM
8535{"psq_stu", OP(61), OP_MASK, PPCPS, PPCVLE, {FRS,PSD,RA,PSW,PSQ}},
8536{"stfqu", OP(61), OP_MASK, POWER2, PPCVLE, {FRS, D, RA}},
8537
8538{"std", DSO(62,0), DS_MASK, PPC64, PPCVLE, {RS, DS, RA0}},
8539{"stdu", DSO(62,1), DS_MASK, PPC64, PPCVLE, {RS, DS, RAS}},
73f07bff 8540{"stq", DSO(62,2), DS_MASK|Q_MASK, POWER4, PPC476|PPCVLE, {RSQ, DS, RA0}},
14b57c7c
AM
8541
8542{"fcmpu", X(63,0), XBF_MASK, COM, PPCEFS|PPCVLE, {BF, FRA, FRB}},
8543
73f07bff
AM
8544{"daddq", XRC(63,2,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
8545{"daddq.", XRC(63,2,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
14b57c7c 8546
73f07bff
AM
8547{"dquaq", ZRC(63,3,0), Z2_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp, RMC}},
8548{"dquaq.", ZRC(63,3,1), Z2_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp, RMC}},
14b57c7c
AM
8549
8550{"xsaddqp", XRC(63,4,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8551{"xsaddqpo", XRC(63,4,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8552
8553{"xsrqpi", ZRC(63,5,0), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
8554{"xsrqpix", ZRC(63,5,1), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
8555
8556{"fcpsgn", XRC(63,8,0), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
8557{"fcpsgn.", XRC(63,8,1), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
8558
8559{"frsp", XRC(63,12,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
8560{"frsp.", XRC(63,12,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
8561
8562{"fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
8563{"fcir", XRC(63,14,0), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
8564{"fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
8565{"fcir.", XRC(63,14,1), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
8566
8567{"fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
8568{"fcirz", XRC(63,15,0), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
8569{"fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
8570{"fcirz.", XRC(63,15,1), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
8571
8572{"fdiv", A(63,18,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8573{"fd", A(63,18,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
8574{"fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8575{"fd.", A(63,18,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
8576
8577{"fsub", A(63,20,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8578{"fs", A(63,20,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
8579{"fsub.", A(63,20,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8580{"fs.", A(63,20,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
8581
8582{"fadd", A(63,21,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8583{"fa", A(63,21,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
8584{"fadd.", A(63,21,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
8585{"fa.", A(63,21,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
8586
8587{"fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, TITAN|PPCVLE, {FRT, FRB}},
8588{"fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, TITAN|PPCVLE, {FRT, FRB}},
8589
8590{"fsel", A(63,23,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8591{"fsel.", A(63,23,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8592
8593{"fre", A(63,24,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8594{"fre", A(63,24,0), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
8595{"fre.", A(63,24,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8596{"fre.", A(63,24,1), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
1ed8e1e4 8597
14b57c7c
AM
8598{"fmul", A(63,25,0), AFRB_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
8599{"fm", A(63,25,0), AFRB_MASK, PWRCOM, PPCVLE|PPCVLE, {FRT, FRA, FRC}},
8600{"fmul.", A(63,25,1), AFRB_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
8601{"fm.", A(63,25,1), AFRB_MASK, PWRCOM, PPCVLE|PPCVLE, {FRT, FRA, FRC}},
252b5132 8602
14b57c7c
AM
8603{"frsqrte", A(63,26,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8604{"frsqrte", A(63,26,0), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
8605{"frsqrte.", A(63,26,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
8606{"frsqrte.", A(63,26,1), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
252b5132 8607
14b57c7c
AM
8608{"fmsub", A(63,28,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8609{"fms", A(63,28,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
8610{"fmsub.", A(63,28,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8611{"fms.", A(63,28,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
252b5132 8612
14b57c7c
AM
8613{"fmadd", A(63,29,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8614{"fma", A(63,29,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
8615{"fmadd.", A(63,29,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8616{"fma.", A(63,29,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
252b5132 8617
14b57c7c
AM
8618{"fnmsub", A(63,30,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8619{"fnms", A(63,30,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
8620{"fnmsub.", A(63,30,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8621{"fnms.", A(63,30,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
252b5132 8622
14b57c7c
AM
8623{"fnmadd", A(63,31,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8624{"fnma", A(63,31,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
8625{"fnmadd.", A(63,31,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
8626{"fnma.", A(63,31,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
252b5132 8627
14b57c7c 8628{"fcmpo", X(63,32), XBF_MASK, COM, PPCEFS|PPCVLE, {BF, FRA, FRB}},
252b5132 8629
73f07bff
AM
8630{"dmulq", XRC(63,34,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
8631{"dmulq.", XRC(63,34,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
702f0fb4 8632
73f07bff
AM
8633{"drrndq", ZRC(63,35,0), Z2_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp, RMC}},
8634{"drrndq.", ZRC(63,35,1), Z2_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp, RMC}},
702f0fb4 8635
14b57c7c
AM
8636{"xsmulqp", XRC(63,36,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8637{"xsmulqpo", XRC(63,36,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8638
14b57c7c 8639{"xsrqpxp", Z(63,37), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
a680de9a 8640
96a86c01
AM
8641{"mtfsb1", XRC(63,38,0), XRARB_MASK, COM, PPCVLE, {BTF}},
8642{"mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, PPCVLE, {BTF}},
252b5132 8643
14b57c7c
AM
8644{"fneg", XRC(63,40,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
8645{"fneg.", XRC(63,40,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
252b5132 8646
14b57c7c 8647{"mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, PPCVLE, {BF, BFA}},
252b5132 8648
73f07bff
AM
8649{"dscliq", ZRC(63,66,0), Z_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
8650{"dscliq.", ZRC(63,66,1), Z_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
702f0fb4 8651
73f07bff
AM
8652{"dquaiq", ZRC(63,67,0), Z2_MASK|Q_MASK, POWER6, PPCVLE, {TE, FRTp, FRBp, RMC}},
8653{"dquaiq.", ZRC(63,67,1), Z2_MASK|Q_MASK, POWER6, PPCVLE, {TE, FRTp, FRBp, RMC}},
702f0fb4 8654
3b646889
AM
8655{"xscmpeqqp", X(63,68), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
8656
96a86c01
AM
8657{"mtfsb0", XRC(63,70,0), XRARB_MASK, COM, PPCVLE, {BTF}},
8658{"mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, PPCVLE, {BTF}},
252b5132 8659
14b57c7c
AM
8660{"fmr", XRC(63,72,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
8661{"fmr.", XRC(63,72,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
252b5132 8662
73f07bff
AM
8663{"dscriq", ZRC(63,98,0), Z_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
8664{"dscriq.", ZRC(63,98,1), Z_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
702f0fb4 8665
73f07bff
AM
8666{"drintxq", ZRC(63,99,0), Z2_MASK|Q_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
8667{"drintxq.", ZRC(63,99,1), Z2_MASK|Q_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
702f0fb4 8668
14b57c7c 8669{"xscpsgnqp", X(63,100), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8670
14b57c7c 8671{"ftdiv", X(63,128), XBF_MASK, POWER7, PPCVLE, {BF, FRA, FRB}},
066be9f7 8672
14b57c7c 8673{"dcmpoq", X(63,130), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
702f0fb4 8674
14b57c7c 8675{"xscmpoqp", X(63,132), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
a680de9a 8676
14b57c7c
AM
8677{"mtfsfi", XRC(63,134,0), XWRA_MASK|(3<<21)|(1<<11), POWER6|PPCA2|PPC476, PPCVLE, {BFF, U, W}},
8678{"mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, POWER6|PPCA2|PPC476|PPCVLE, {BFF, U}},
8679{"mtfsfi.", XRC(63,134,1), XWRA_MASK|(3<<21)|(1<<11), POWER6|PPCA2|PPC476, PPCVLE, {BFF, U, W}},
8680{"mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, POWER6|PPCA2|PPC476|PPCVLE, {BFF, U}},
252b5132 8681
14b57c7c
AM
8682{"fnabs", XRC(63,136,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
8683{"fnabs.", XRC(63,136,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
252b5132 8684
14b57c7c
AM
8685{"fctiwu", XRC(63,142,0), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
8686{"fctiwu.", XRC(63,142,1), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
8687{"fctiwuz", XRC(63,143,0), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
8688{"fctiwuz.", XRC(63,143,1), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
066be9f7 8689
14b57c7c 8690{"ftsqrt", X(63,160), XBF_MASK|FRA_MASK, POWER7, PPCVLE, {BF, FRB}},
066be9f7 8691
14b57c7c 8692{"dtstexq", X(63,162), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
a680de9a 8693
14b57c7c 8694{"xscmpexpqp", X(63,164), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
a680de9a 8695
14b57c7c 8696{"dtstdcq", Z(63,194), Z_MASK, POWER6, PPCVLE, {BF, FRAp, DCM}},
3b646889
AM
8697
8698{"xscmpgeqp", X(63,196), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
8699
14b57c7c 8700{"dtstdgq", Z(63,226), Z_MASK, POWER6, PPCVLE, {BF, FRAp, DGM}},
702f0fb4 8701
73f07bff
AM
8702{"drintnq", ZRC(63,227,0), Z2_MASK|Q_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
8703{"drintnq.", ZRC(63,227,1), Z2_MASK|Q_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
702f0fb4 8704
3b646889
AM
8705{"xscmpgtqp", X(63,228), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
8706
73f07bff
AM
8707{"dctqpq", XRC(63,258,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
8708{"dctqpq.", XRC(63,258,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
702f0fb4 8709
14b57c7c
AM
8710{"fabs", XRC(63,264,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
8711{"fabs.", XRC(63,264,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
252b5132 8712
14b57c7c
AM
8713{"dctfixq", XRC(63,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
8714{"dctfixq.", XRC(63,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
702f0fb4 8715
73f07bff
AM
8716{"ddedpdq", XRC(63,322,0), X_MASK|Q_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
8717{"ddedpdq.", XRC(63,322,1), X_MASK|Q_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
702f0fb4 8718
14b57c7c
AM
8719{"dxexq", XRC(63,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
8720{"dxexq.", XRC(63,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
702f0fb4 8721
14b57c7c
AM
8722{"xsmaddqp", XRC(63,388,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8723{"xsmaddqpo", XRC(63,388,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8724
14b57c7c
AM
8725{"frin", XRC(63,392,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
8726{"frin.", XRC(63,392,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
a680de9a 8727
14b57c7c
AM
8728{"xsmsubqp", XRC(63,420,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8729{"xsmsubqpo", XRC(63,420,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8730
14b57c7c
AM
8731{"friz", XRC(63,424,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
8732{"friz.", XRC(63,424,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
a680de9a 8733
14b57c7c
AM
8734{"xsnmaddqp", XRC(63,452,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8735{"xsnmaddqpo", XRC(63,452,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8736
14b57c7c
AM
8737{"frip", XRC(63,456,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
8738{"frip.", XRC(63,456,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
a680de9a 8739
14b57c7c
AM
8740{"xsnmsubqp", XRC(63,484,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8741{"xsnmsubqpo", XRC(63,484,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8742
14b57c7c
AM
8743{"frim", XRC(63,488,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
8744{"frim.", XRC(63,488,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
ce7a772b 8745
73f07bff
AM
8746{"dsubq", XRC(63,514,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
8747{"dsubq.", XRC(63,514,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
702f0fb4 8748
14b57c7c
AM
8749{"xssubqp", XRC(63,516,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8750{"xssubqpo", XRC(63,516,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8751
73f07bff
AM
8752{"ddivq", XRC(63,546,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
8753{"ddivq.", XRC(63,546,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
702f0fb4 8754
14b57c7c
AM
8755{"xsdivqp", XRC(63,548,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
8756{"xsdivqpo", XRC(63,548,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8757
14b57c7c
AM
8758{"mffs", XRC(63,583,0), XRARB_MASK, COM, PPCEFS|PPCVLE, {FRT}},
8759{"mffs.", XRC(63,583,1), XRARB_MASK, COM, PPCEFS|PPCVLE, {FRT}},
252b5132 8760
6fd3a02d
PB
8761{"mffsce", XMMF(63,583,0,1), XMMF_MASK|RB_MASK, POWER9, PPCVLE, {FRT}},
8762{"mffscdrn", XMMF(63,583,2,4), XMMF_MASK, POWER9, PPCVLE, {FRT, FRB}},
8763{"mffscdrni", XMMF(63,583,2,5), XMMF_MASK|(3<<14), POWER9, PPCVLE, {FRT, DRM}},
8764{"mffscrn", XMMF(63,583,2,6), XMMF_MASK, POWER9, PPCVLE, {FRT, FRB}},
8765{"mffscrni", XMMF(63,583,2,7), XMMF_MASK|(7<<13), POWER9, PPCVLE, {FRT, RM}},
8766{"mffsl", XMMF(63,583,3,0), XMMF_MASK|RB_MASK, POWER9, PPCVLE, {FRT}},
8767
14b57c7c 8768{"dcmpuq", X(63,642), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
702f0fb4 8769
14b57c7c 8770{"xscmpuqp", X(63,644), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
a680de9a 8771
14b57c7c
AM
8772{"dtstsfq", X(63,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRBp}},
8773{"dtstsfiq", X(63,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRBp}},
a680de9a 8774
3b646889
AM
8775{"xsmaxcqp", X(63,676), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
8776
14b57c7c 8777{"xststdcqp", X(63,708), X_MASK, PPCVSX3, PPCVLE, {BF, VB, DCMX}},
702f0fb4 8778
14b57c7c
AM
8779{"mtfsf", XFL(63,711,0), XFL_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FLM, FRB, XFL_L, W}},
8780{"mtfsf", XFL(63,711,0), XFL_MASK, COM, POWER6|PPCA2|PPC476|PPCEFS|PPCVLE, {FLM, FRB}},
8781{"mtfsf.", XFL(63,711,1), XFL_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FLM, FRB, XFL_L, W}},
8782{"mtfsf.", XFL(63,711,1), XFL_MASK, COM, POWER6|PPCA2|PPC476|PPCEFS|PPCVLE, {FLM, FRB}},
252b5132 8783
3b646889
AM
8784{"xsmincqp", X(63,740), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
8785
73f07bff
AM
8786{"drdpq", XRC(63,770,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
8787{"drdpq.", XRC(63,770,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
702f0fb4 8788
73f07bff
AM
8789{"dcffixq", XRC(63,802,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
8790{"dcffixq.", XRC(63,802,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
702f0fb4 8791
14b57c7c
AM
8792{"xsabsqp", XVA(63,804,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8793{"xsxexpqp", XVA(63,804,2), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8794{"xsnabsqp", XVA(63,804,8), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8795{"xsnegqp", XVA(63,804,16), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8796{"xsxsigqp", XVA(63,804,18), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8797{"xssqrtqp", XVARC(63,804,27,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8798{"xssqrtqpo", XVARC(63,804,27,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
a680de9a 8799
14b57c7c
AM
8800{"fctid", XRC(63,814,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
8801{"fctid", XRC(63,814,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
8802{"fctid.", XRC(63,814,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
8803{"fctid.", XRC(63,814,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
252b5132 8804
14b57c7c
AM
8805{"fctidz", XRC(63,815,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
8806{"fctidz", XRC(63,815,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
8807{"fctidz.", XRC(63,815,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
8808{"fctidz.", XRC(63,815,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
252b5132 8809
73f07bff
AM
8810{"denbcdq", XRC(63,834,0), X_MASK|Q_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
8811{"denbcdq.", XRC(63,834,1), X_MASK|Q_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
702f0fb4 8812
c7d7aea2 8813{"xscvqpuqz", XVA(63,836,0), XVA_MASK, POWER10, PPCVLE, {VD, VB}},
14b57c7c
AM
8814{"xscvqpuwz", XVA(63,836,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8815{"xscvudqp", XVA(63,836,2), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
c7d7aea2
AM
8816{"xscvuqqp", XVA(63,836,3), XVA_MASK, POWER10, PPCVLE, {VD, VB}},
8817{"xscvqpsqz", XVA(63,836,8), XVA_MASK, POWER10, PPCVLE, {VD, VB}},
14b57c7c
AM
8818{"xscvqpswz", XVA(63,836,9), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8819{"xscvsdqp", XVA(63,836,10), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
c7d7aea2 8820{"xscvsqqp", XVA(63,836,11), XVA_MASK, POWER10, PPCVLE, {VD, VB}},
14b57c7c
AM
8821{"xscvqpudz", XVA(63,836,17), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8822{"xscvqpdp", XVARC(63,836,20,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8823{"xscvqpdpo", XVARC(63,836,20,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8824{"xscvdpqp", XVA(63,836,22), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
8825{"xscvqpsdz", XVA(63,836,25), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
a680de9a 8826
14b57c7c 8827{"fmrgow", X(63,838), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
c0637f3a 8828
14b57c7c
AM
8829{"fcfid", XRC(63,846,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
8830{"fcfid", XRC(63,846,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
8831{"fcfid.", XRC(63,846,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
8832{"fcfid.", XRC(63,846,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
252b5132 8833
73f07bff
AM
8834{"diexq", XRC(63,866,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
8835{"diexq.", XRC(63,866,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
702f0fb4 8836
14b57c7c 8837{"xsiexpqp", X(63,868), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
a680de9a 8838
14b57c7c
AM
8839{"fctidu", XRC(63,942,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8840{"fctidu.", XRC(63,942,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
066be9f7 8841
14b57c7c
AM
8842{"fctiduz", XRC(63,943,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8843{"fctiduz.", XRC(63,943,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
066be9f7 8844
14b57c7c 8845{"fmrgew", X(63,966), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
c0637f3a 8846
14b57c7c
AM
8847{"fcfidu", XRC(63,974,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
8848{"fcfidu.", XRC(63,974,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
c7d7aea2
AM
8849
8850{"dcffixqq", XVA(63,994,0), XVA_MASK, POWER10, PPCVLE, {FRTp, VB}},
8851{"dctfixqq", XVA(63,994,1), XVA_MASK, POWER10, PPCVLE, {VD, FRBp}},
252b5132
RH
8852};
8853
2ceb7719 8854const unsigned int powerpc_num_opcodes =
252b5132
RH
8855 sizeof (powerpc_opcodes) / sizeof (powerpc_opcodes[0]);
8856\f
dd7efa79
PB
8857/* The opcode table for 8-byte prefix instructions.
8858
8859 The format of this opcode table is the same as the main opcode table. */
8860
8861const struct powerpc_opcode prefix_opcodes[] = {
7c1f4227
AM
8862{"pnop", PMRR, PREFIX_MASK, POWER10, 0, {0}},
8863{"pli", PMLS|OP(14), P_DRAPCREL_MASK, POWER10, 0, {RT, SI34}},
8864{"paddi", PMLS|OP(14), P_D_MASK, POWER10, 0, {RT, RA0, SI34, PCREL0}},
8865{"psubi", PMLS|OP(14), P_D_MASK, POWER10, 0, {RT, RA0, NSI34, PCREL0}},
8866{"pla", PMLS|OP(14), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
6edbfd3b
AM
8867{"xxsplti32dx", P8RR|VSOP(32,0), P_VSI_MASK, POWER10, 0, {XTS, IX, IMM32}},
8868{"xxspltidp", P8RR|VSOP(32,2), P_VS_MASK, POWER10, 0, {XTS, IMM32}},
8869{"xxspltiw", P8RR|VSOP(32,3), P_VS_MASK, POWER10, 0, {XTS, IMM32}},
7c1f4227 8870{"plwz", PMLS|OP(32), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
6edbfd3b
AM
8871{"xxblendvb", P8RR|XX4(33,0), P_XX4_MASK, POWER10, 0, {XT6, XA6, XB6, XC6}},
8872{"xxblendvh", P8RR|XX4(33,1), P_XX4_MASK, POWER10, 0, {XT6, XA6, XB6, XC6}},
8873{"xxblendvw", P8RR|XX4(33,2), P_XX4_MASK, POWER10, 0, {XT6, XA6, XB6, XC6}},
8874{"xxblendvd", P8RR|XX4(33,3), P_XX4_MASK, POWER10, 0, {XT6, XA6, XB6, XC6}},
8875{"xxpermx", P8RR|XX4(34,0), P_UXX4_MASK, POWER10, 0, {XT6, XA6, XB6, XC6, UIM3}},
ec40e91c 8876{"xxeval", P8RR|XX4(34,1), P_U8XX4_MASK, POWER10, 0, {XT6, XA6, XB6, XC6, UIM8}},
7c1f4227
AM
8877{"plbz", PMLS|OP(34), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
8878{"pstw", PMLS|OP(36), P_D_MASK, POWER10, 0, {RS, D34, PRA0, PCREL}},
8879{"pstb", PMLS|OP(38), P_D_MASK, POWER10, 0, {RS, D34, PRA0, PCREL}},
8880{"plhz", PMLS|OP(40), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
8881{"plwa", P8LS|OP(41), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
8882{"plxsd", P8LS|OP(42), P_D_MASK, POWER10, 0, {VD, D34, PRA0, PCREL}},
8883{"plha", PMLS|OP(42), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
8884{"plxssp", P8LS|OP(43), P_D_MASK, POWER10, 0, {VD, D34, PRA0, PCREL}},
8885{"psth", PMLS|OP(44), P_D_MASK, POWER10, 0, {RS, D34, PRA0, PCREL}},
8886{"pstxsd", P8LS|OP(46), P_D_MASK, POWER10, 0, {VS, D34, PRA0, PCREL}},
8887{"pstxssp", P8LS|OP(47), P_D_MASK, POWER10, 0, {VS, D34, PRA0, PCREL}},
8888{"plfs", PMLS|OP(48), P_D_MASK, POWER10, 0, {FRT, D34, PRA0, PCREL}},
8889{"plxv", P8LS|OP(50), P_D_MASK&~OP(1), POWER10, 0, {XTOP, D34, PRA0, PCREL}},
8890{"plfd", PMLS|OP(50), P_D_MASK, POWER10, 0, {FRT, D34, PRA0, PCREL}},
8891{"pstfs", PMLS|OP(52), P_D_MASK, POWER10, 0, {FRS, D34, PRA0, PCREL}},
8892{"pstxv", P8LS|OP(54), P_D_MASK&~OP(1), POWER10, 0, {XTOP, D34, PRA0, PCREL}},
8893{"pstfd", PMLS|OP(54), P_D_MASK, POWER10, 0, {FRS, D34, PRA0, PCREL}},
8894{"plq", P8LS|OP(56), P_D_MASK, POWER10, 0, {RTQ, D34, PRAQ, PCREL}},
8895{"pld", P8LS|OP(57), P_D_MASK, POWER10, 0, {RT, D34, PRA0, PCREL}},
94ba9882 8896{"plxvp", P8LS|OP(58), P_D_MASK, POWER10, 0, {XTP, D34, PRA0, PCREL}},
aa3c112f
AM
8897{"pmxvi8ger4pp", PMMIRR|XX3(59,2), P_GER4_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK4}},
8898{"pmxvi8ger4", PMMIRR|XX3(59,3), P_GER4_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK4}},
8899{"pmxvf16ger2pp", PMMIRR|XX3(59,18), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8900{"pmxvf16ger2", PMMIRR|XX3(59,19), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8901{"pmxvf32gerpp", PMMIRR|XX3(59,26), P_GER_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK}},
8902{"pmxvf32ger", PMMIRR|XX3(59,27), P_GER_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK}},
8903{"pmxvi4ger8pp", PMMIRR|XX3(59,34), P_GER8_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK8}},
8904{"pmxvi4ger8", PMMIRR|XX3(59,35), P_GER8_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK8}},
8905{"pmxvi16ger2spp",PMMIRR|XX3(59,42), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8906{"pmxvi16ger2s", PMMIRR|XX3(59,43), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8907{"pmxvbf16ger2pp",PMMIRR|XX3(59,50), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8908{"pmxvbf16ger2", PMMIRR|XX3(59,51), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8909{"pmxvf64gerpp", PMMIRR|XX3(59,58), P_GER64_MASK, POWER10, 0, {ACC, XA6ap, XB6a, XMSK, YMSK2}},
8910{"pmxvf64ger", PMMIRR|XX3(59,59), P_GER64_MASK, POWER10, 0, {ACC, XA6ap, XB6a, XMSK, YMSK2}},
8911{"pmxvi16ger2", PMMIRR|XX3(59,75), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8912{"pmxvf16ger2np", PMMIRR|XX3(59,82), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8913{"pmxvf32gernp", PMMIRR|XX3(59,90), P_GER_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK}},
8914{"pmxvi8ger4spp", PMMIRR|XX3(59,99), P_GER4_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK4}},
8915{"pmxvi16ger2pp", PMMIRR|XX3(59,107), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8916{"pmxvbf16ger2np",PMMIRR|XX3(59,114), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8917{"pmxvf64gernp", PMMIRR|XX3(59,122), P_GER64_MASK, POWER10, 0, {ACC, XA6ap, XB6a, XMSK, YMSK2}},
8918{"pmxvf16ger2pn", PMMIRR|XX3(59,146), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8919{"pmxvf32gerpn", PMMIRR|XX3(59,154), P_GER_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK}},
8920{"pmxvbf16ger2pn",PMMIRR|XX3(59,178), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8921{"pmxvf64gerpn", PMMIRR|XX3(59,186), P_GER64_MASK, POWER10, 0, {ACC, XA6ap, XB6a, XMSK, YMSK2}},
8922{"pmxvf16ger2nn", PMMIRR|XX3(59,210), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8923{"pmxvf32gernn", PMMIRR|XX3(59,218), P_GER_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK}},
8924{"pmxvbf16ger2nn",PMMIRR|XX3(59,242), P_GER2_MASK, POWER10, 0, {ACC, XA6a, XB6a, XMSK, YMSK, PMSK2}},
8925{"pmxvf64gernn", PMMIRR|XX3(59,250), P_GER64_MASK, POWER10, 0, {ACC, XA6ap, XB6a, XMSK, YMSK2}},
7c1f4227
AM
8926{"pstq", P8LS|OP(60), P_D_MASK, POWER10, 0, {RSQ, D34, PRA0, PCREL}},
8927{"pstd", P8LS|OP(61), P_D_MASK, POWER10, 0, {RS, D34, PRA0, PCREL}},
94ba9882 8928{"pstxvp", P8LS|OP(62), P_D_MASK, POWER10, 0, {XTP, D34, PRA0, PCREL}},
dd7efa79
PB
8929};
8930
8931const unsigned int prefix_num_opcodes =
8932 sizeof (prefix_opcodes) / sizeof (prefix_opcodes[0]);
8933\f
b9c361e0
JL
8934/* The VLE opcode table.
8935
8936 The format of this opcode table is the same as the main opcode table. */
8937
8938const struct powerpc_opcode vle_opcodes[] = {
14b57c7c
AM
8939{"se_illegal", C(0), C_MASK, PPCVLE, 0, {}},
8940{"se_isync", C(1), C_MASK, PPCVLE, 0, {}},
8941{"se_sc", C(2), C_MASK, PPCVLE, 0, {}},
8942{"se_blr", C_LK(2,0), C_LK_MASK, PPCVLE, 0, {}},
8943{"se_blrl", C_LK(2,1), C_LK_MASK, PPCVLE, 0, {}},
8944{"se_bctr", C_LK(3,0), C_LK_MASK, PPCVLE, 0, {}},
8945{"se_bctrl", C_LK(3,1), C_LK_MASK, PPCVLE, 0, {}},
8946{"se_rfi", C(8), C_MASK, PPCVLE, 0, {}},
8947{"se_rfci", C(9), C_MASK, PPCVLE, 0, {}},
8948{"se_rfdi", C(10), C_MASK, PPCVLE, 0, {}},
8949{"se_rfmci", C(11), C_MASK, PPCRFMCI|PPCVLE, 0, {}},
a8cc8a54 8950{"se_rfgi", C(12), C_MASK, PPCVLE, 0, {}},
14b57c7c
AM
8951{"se_not", SE_R(0,2), SE_R_MASK, PPCVLE, 0, {RX}},
8952{"se_neg", SE_R(0,3), SE_R_MASK, PPCVLE, 0, {RX}},
8953{"se_mflr", SE_R(0,8), SE_R_MASK, PPCVLE, 0, {RX}},
8954{"se_mtlr", SE_R(0,9), SE_R_MASK, PPCVLE, 0, {RX}},
8955{"se_mfctr", SE_R(0,10), SE_R_MASK, PPCVLE, 0, {RX}},
8956{"se_mtctr", SE_R(0,11), SE_R_MASK, PPCVLE, 0, {RX}},
8957{"se_extzb", SE_R(0,12), SE_R_MASK, PPCVLE, 0, {RX}},
8958{"se_extsb", SE_R(0,13), SE_R_MASK, PPCVLE, 0, {RX}},
8959{"se_extzh", SE_R(0,14), SE_R_MASK, PPCVLE, 0, {RX}},
8960{"se_extsh", SE_R(0,15), SE_R_MASK, PPCVLE, 0, {RX}},
8961{"se_mr", SE_RR(0,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8962{"se_mtar", SE_RR(0,2), SE_RR_MASK, PPCVLE, 0, {ARX, RY}},
8963{"se_mfar", SE_RR(0,3), SE_RR_MASK, PPCVLE, 0, {RX, ARY}},
8964{"se_add", SE_RR(1,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8965{"se_mullw", SE_RR(1,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8966{"se_sub", SE_RR(1,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8967{"se_subf", SE_RR(1,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8968{"se_cmp", SE_RR(3,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8969{"se_cmpl", SE_RR(3,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8970{"se_cmph", SE_RR(3,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8971{"se_cmphl", SE_RR(3,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
8972
e3c2f928
AF
8973/* by major opcode */
8974{"zvaddih", VX(4, 0x200), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM}},
8975{"zvsubifh", VX(4, 0x201), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM}},
8976{"zvaddh", VX(4, 0x204), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8977{"zvsubfh", VX(4, 0x205), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8978{"zvaddsubfh", VX(4, 0x206), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8979{"zvsubfaddh", VX(4, 0x207), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8980{"zvaddhx", VX(4, 0x20C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8981{"zvsubfhx", VX(4, 0x20D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8982{"zvaddsubfhx", VX(4, 0x20E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8983{"zvsubfaddhx", VX(4, 0x20F), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8984{"zaddwus", VX(4, 0x210), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8985{"zsubfwus", VX(4, 0x211), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8986{"zaddwss", VX(4, 0x212), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8987{"zsubfwss", VX(4, 0x213), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8988{"zvaddhus", VX(4, 0x214), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8989{"zvsubfhus", VX(4, 0x215), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8990{"zvaddhss", VX(4, 0x216), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8991{"zvsubfhss", VX(4, 0x217), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8992{"zvaddsubfhss", VX(4, 0x21A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8993{"zvsubfaddhss", VX(4, 0x21B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8994{"zvaddhxss", VX(4, 0x21C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8995{"zvsubfhxss", VX(4, 0x21D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8996{"zvaddsubfhxss", VX(4, 0x21E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8997{"zvsubfaddhxss", VX(4, 0x21F), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8998{"zaddheuw", VX(4, 0x220), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
8999{"zsubfheuw", VX(4, 0x221), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9000{"zaddhesw", VX(4, 0x222), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9001{"zsubfhesw", VX(4, 0x223), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9002{"zaddhouw", VX(4, 0x224), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9003{"zsubfhouw", VX(4, 0x225), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9004{"zaddhosw", VX(4, 0x226), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9005{"zsubfhosw", VX(4, 0x227), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9006{"zvmergehih", VX(4, 0x22C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9007{"zvmergeloh", VX(4, 0x22D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9008{"zvmergehiloh", VX(4, 0x22E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9009{"zvmergelohih", VX(4, 0x22F), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9010{"zvcmpgthu", VX(4, 0x230), VX_MASK, PPCLSP, 0, {CRFD, RA, RB}},
9011{"zvcmpgths", VX(4, 0x230), VX_MASK, PPCLSP, 0, {CRFD, RA, RB}},
9012{"zvcmplthu", VX(4, 0x231), VX_MASK, PPCLSP, 0, {CRFD, RA, RB}},
9013{"zvcmplths", VX(4, 0x231), VX_MASK, PPCLSP, 0, {CRFD, RA, RB}},
9014{"zvcmpeqh", VX(4, 0x232), VX_MASK, PPCLSP, 0, {CRFD, RA, RB}},
9015{"zpkswgshfrs", VX(4, 0x238), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9016{"zpkswgswfrs", VX(4, 0x239), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9017{"zvpkshgwshfrs", VX(4, 0x23A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9018{"zvpkswshfrs", VX(4, 0x23B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9019{"zvpkswuhs", VX(4, 0x23C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9020{"zvpkswshs", VX(4, 0x23D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9021{"zvpkuwuhs", VX(4, 0x23E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9022{"zvsplatih", VX_LSP(4, 0x23F), VX_LSP_MASK, PPCLSP, 0, {RD, SIMM}},
9023{"zvsplatfih", VX_LSP(4, 0xA3F), VX_LSP_MASK, PPCLSP, 0, {RD, SIMM}},
9024{"zcntlsw", VX_LSP(4, 0x2A3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9025{"zvcntlzh", VX_LSP(4, 0x323F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9026{"zvcntlsh", VX_LSP(4, 0x3A3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9027{"znegws", VX_LSP(4, 0x4A3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9028{"zvnegh", VX_LSP(4, 0x523F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9029{"zvneghs", VX_LSP(4, 0x5A3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9030{"zvnegho", VX_LSP(4, 0x623F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9031{"zvneghos", VX_LSP(4, 0x6A3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9032{"zrndwh", VX_LSP(4, 0x823F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9033{"zrndwhss", VX_LSP(4, 0x8A3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9034{"zvabsh", VX_LSP(4, 0xA23F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9035{"zvabshs", VX_LSP(4, 0xAA3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9036{"zabsw", VX_LSP(4, 0xB23F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9037{"zabsws", VX_LSP(4, 0xBA3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9038{"zsatswuw", VX_LSP(4, 0xC23F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9039{"zsatuwsw", VX_LSP(4, 0xCA3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9040{"zsatswuh", VX_LSP(4, 0xD23F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9041{"zsatswsh", VX_LSP(4, 0xDA3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9042{"zvsatshuh", VX_LSP(4, 0xE23F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9043{"zvsatuhsh", VX_LSP(4, 0xEA3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9044{"zsatuwuh", VX_LSP(4, 0xF23F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9045{"zsatuwsh", VX_LSP(4, 0xFA3F), VX_LSP_MASK, PPCLSP, 0, {RD, RA}},
9046{"zsatsduw", VX(4, 0x260), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9047{"zsatsdsw", VX(4, 0x261), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9048{"zsatuduw", VX(4, 0x262), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9049{"zvselh", VX(4, 0x264), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9050{"zxtrw", VX(4, 0x264), VX_LSP_OFF_MASK, PPCLSP, 0, {RD, RA, RB, VX_OFF}},
9051{"zbrminc", VX(4, 0x268), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9052{"zcircinc", VX(4, 0x269), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9053{"zdivwsf", VX(4, 0x26B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9054{"zvsrhu", VX(4, 0x270), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9055{"zvsrhs", VX(4, 0x271), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9056{"zvsrhiu", VX(4, 0x272), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM_LT16}},
9057{"zvsrhis", VX(4, 0x273), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM_LT16}},
9058{"zvslh", VX(4, 0x274), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9059{"zvrlh", VX(4, 0x275), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9060{"zvslhi", VX(4, 0x276), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM_LT16}},
9061{"zvrlhi", VX(4, 0x277), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM_LT16}},
9062{"zvslhus", VX(4, 0x278), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9063{"zvslhss", VX(4, 0x279), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9064{"zvslhius", VX(4, 0x27A), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM_LT16}},
9065{"zvslhiss", VX(4, 0x27B), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM_LT16}},
9066{"zslwus", VX(4, 0x27C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9067{"zslwss", VX(4, 0x27D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9068{"zslwius", VX(4, 0x27E), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM}},
9069{"zslwiss", VX(4, 0x27F), VX_MASK, PPCLSP, 0, {RD, RA, EVUIMM}},
9070{"zaddwgui", VX(4, 0x460), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9071{"zsubfwgui", VX(4, 0x461), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9072{"zaddd", VX(4, 0x462), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9073{"zsubfd", VX(4, 0x463), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9074{"zvaddsubfw", VX(4, 0x464), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9075{"zvsubfaddw", VX(4, 0x465), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9076{"zvaddw", VX(4, 0x466), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9077{"zvsubfw", VX(4, 0x467), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9078{"zaddwgsi", VX(4, 0x468), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9079{"zsubfwgsi", VX(4, 0x469), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9080{"zadddss", VX(4, 0x46A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9081{"zsubfdss", VX(4, 0x46B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9082{"zvaddsubfwss", VX(4, 0x46C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9083{"zvsubfaddwss", VX(4, 0x46D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9084{"zvaddwss", VX(4, 0x46E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9085{"zvsubfwss", VX(4, 0x46F), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9086{"zaddwgsf", VX(4, 0x470), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9087{"zsubfwgsf", VX(4, 0x471), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9088{"zadddus", VX(4, 0x472), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9089{"zsubfdus", VX(4, 0x473), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9090{"zvaddwus", VX(4, 0x476), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9091{"zvsubfwus", VX(4, 0x477), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9092{"zvunpkhgwsf", VX_LSP(4, 0x478), VX_LSP_MASK, PPCLSP, 0, {RD_EVEN, RA}},
9093{"zvunpkhsf", VX_LSP(4, 0xC78), VX_LSP_MASK, PPCLSP, 0, {RD_EVEN, RA}},
9094{"zvunpkhui", VX_LSP(4, 0x1478), VX_LSP_MASK, PPCLSP, 0, {RD_EVEN, RA}},
9095{"zvunpkhsi", VX_LSP(4, 0x1C78), VX_LSP_MASK, PPCLSP, 0, {RD_EVEN, RA}},
9096{"zunpkwgsf", VX_LSP(4, 0x2478), VX_LSP_MASK, PPCLSP, 0, {RD_EVEN, RA}},
9097{"zvdotphgwasmf", VX(4, 0x488), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9098{"zvdotphgwasmfr", VX(4, 0x489), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9099{"zvdotphgwasmfaa", VX(4, 0x48A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9100{"zvdotphgwasmfraa", VX(4, 0x48B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9101{"zvdotphgwasmfan", VX(4, 0x48C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9102{"zvdotphgwasmfran", VX(4, 0x48D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9103{"zvmhulgwsmf", VX(4, 0x490), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9104{"zvmhulgwsmfr", VX(4, 0x491), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9105{"zvmhulgwsmfaa", VX(4, 0x492), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9106{"zvmhulgwsmfraa", VX(4, 0x493), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9107{"zvmhulgwsmfan", VX(4, 0x494), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9108{"zvmhulgwsmfran", VX(4, 0x495), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9109{"zvmhulgwsmfanp", VX(4, 0x496), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9110{"zvmhulgwsmfranp", VX(4, 0x497), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9111{"zmhegwsmf", VX(4, 0x498), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9112{"zmhegwsmfr", VX(4, 0x499), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9113{"zmhegwsmfaa", VX(4, 0x49A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9114{"zmhegwsmfraa", VX(4, 0x49B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9115{"zmhegwsmfan", VX(4, 0x49C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9116{"zmhegwsmfran", VX(4, 0x49D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9117{"zvdotphxgwasmf", VX(4, 0x4A8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9118{"zvdotphxgwasmfr", VX(4, 0x4A9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9119{"zvdotphxgwasmfaa", VX(4, 0x4AA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9120{"zvdotphxgwasmfraa", VX(4, 0x4AB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9121{"zvdotphxgwasmfan", VX(4, 0x4AC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9122{"zvdotphxgwasmfran", VX(4, 0x4AD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9123{"zvmhllgwsmf", VX(4, 0x4B0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9124{"zvmhllgwsmfr", VX(4, 0x4B1), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9125{"zvmhllgwsmfaa", VX(4, 0x4B2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9126{"zvmhllgwsmfraa", VX(4, 0x4B3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9127{"zvmhllgwsmfan", VX(4, 0x4B4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9128{"zvmhllgwsmfran", VX(4, 0x4B5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9129{"zvmhllgwsmfanp", VX(4, 0x4B6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9130{"zvmhllgwsmfranp", VX(4, 0x4B7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9131{"zmheogwsmf", VX(4, 0x4B8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9132{"zmheogwsmfr", VX(4, 0x4B9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9133{"zmheogwsmfaa", VX(4, 0x4BA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9134{"zmheogwsmfraa", VX(4, 0x4BB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9135{"zmheogwsmfan", VX(4, 0x4BC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9136{"zmheogwsmfran", VX(4, 0x4BD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9137{"zvdotphgwssmf", VX(4, 0x4C8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9138{"zvdotphgwssmfr", VX(4, 0x4C9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9139{"zvdotphgwssmfaa", VX(4, 0x4CA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9140{"zvdotphgwssmfraa", VX(4, 0x4CB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9141{"zvdotphgwssmfan", VX(4, 0x4CC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9142{"zvdotphgwssmfran", VX(4, 0x4CD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9143{"zvmhuugwsmf", VX(4, 0x4D0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9144{"zvmhuugwsmfr", VX(4, 0x4D1), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9145{"zvmhuugwsmfaa", VX(4, 0x4D2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9146{"zvmhuugwsmfraa", VX(4, 0x4D3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9147{"zvmhuugwsmfan", VX(4, 0x4D4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9148{"zvmhuugwsmfran", VX(4, 0x4D5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9149{"zvmhuugwsmfanp", VX(4, 0x4D6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9150{"zvmhuugwsmfranp", VX(4, 0x4D7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9151{"zmhogwsmf", VX(4, 0x4D8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9152{"zmhogwsmfr", VX(4, 0x4D9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9153{"zmhogwsmfaa", VX(4, 0x4DA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9154{"zmhogwsmfraa", VX(4, 0x4DB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9155{"zmhogwsmfan", VX(4, 0x4DC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9156{"zmhogwsmfran", VX(4, 0x4DD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9157{"zvmhxlgwsmf", VX(4, 0x4F0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9158{"zvmhxlgwsmfr", VX(4, 0x4F1), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9159{"zvmhxlgwsmfaa", VX(4, 0x4F2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9160{"zvmhxlgwsmfraa", VX(4, 0x4F3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9161{"zvmhxlgwsmfan", VX(4, 0x4F4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9162{"zvmhxlgwsmfran", VX(4, 0x4F5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9163{"zvmhxlgwsmfanp", VX(4, 0x4F6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9164{"zvmhxlgwsmfranp", VX(4, 0x4F7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9165{"zmhegui", VX(4, 0x500), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9166{"zvdotphgaui", VX(4, 0x501), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9167{"zmheguiaa", VX(4, 0x502), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9168{"zvdotphgauiaa", VX(4, 0x503), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9169{"zmheguian", VX(4, 0x504), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9170{"zvdotphgauian", VX(4, 0x505), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9171{"zmhegsi", VX(4, 0x508), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9172{"zvdotphgasi", VX(4, 0x509), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9173{"zmhegsiaa", VX(4, 0x50A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9174{"zvdotphgasiaa", VX(4, 0x50B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9175{"zmhegsian", VX(4, 0x50C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9176{"zvdotphgasian", VX(4, 0x50D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9177{"zmhegsui", VX(4, 0x510), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9178{"zvdotphgasui", VX(4, 0x511), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9179{"zmhegsuiaa", VX(4, 0x512), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9180{"zvdotphgasuiaa", VX(4, 0x513), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9181{"zmhegsuian", VX(4, 0x514), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9182{"zvdotphgasuian", VX(4, 0x515), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9183{"zmhegsmf", VX(4, 0x518), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9184{"zvdotphgasmf", VX(4, 0x519), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9185{"zmhegsmfaa", VX(4, 0x51A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9186{"zvdotphgasmfaa", VX(4, 0x51B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9187{"zmhegsmfan", VX(4, 0x51C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9188{"zvdotphgasmfan", VX(4, 0x51D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9189{"zmheogui", VX(4, 0x520), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9190{"zvdotphxgaui", VX(4, 0x521), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9191{"zmheoguiaa", VX(4, 0x522), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9192{"zvdotphxgauiaa", VX(4, 0x523), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9193{"zmheoguian", VX(4, 0x524), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9194{"zvdotphxgauian", VX(4, 0x525), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9195{"zmheogsi", VX(4, 0x528), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9196{"zvdotphxgasi", VX(4, 0x529), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9197{"zmheogsiaa", VX(4, 0x52A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9198{"zvdotphxgasiaa", VX(4, 0x52B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9199{"zmheogsian", VX(4, 0x52C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9200{"zvdotphxgasian", VX(4, 0x52D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9201{"zmheogsui", VX(4, 0x530), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9202{"zvdotphxgasui", VX(4, 0x531), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9203{"zmheogsuiaa", VX(4, 0x532), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9204{"zvdotphxgasuiaa", VX(4, 0x533), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9205{"zmheogsuian", VX(4, 0x534), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9206{"zvdotphxgasuian", VX(4, 0x535), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9207{"zmheogsmf", VX(4, 0x538), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9208{"zvdotphxgasmf", VX(4, 0x539), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9209{"zmheogsmfaa", VX(4, 0x53A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9210{"zvdotphxgasmfaa", VX(4, 0x53B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9211{"zmheogsmfan", VX(4, 0x53C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9212{"zvdotphxgasmfan", VX(4, 0x53D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9213{"zmhogui", VX(4, 0x540), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9214{"zvdotphgsui", VX(4, 0x541), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9215{"zmhoguiaa", VX(4, 0x542), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9216{"zvdotphgsuiaa", VX(4, 0x543), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9217{"zmhoguian", VX(4, 0x544), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9218{"zvdotphgsuian", VX(4, 0x545), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9219{"zmhogsi", VX(4, 0x548), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9220{"zvdotphgssi", VX(4, 0x549), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9221{"zmhogsiaa", VX(4, 0x54A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9222{"zvdotphgssiaa", VX(4, 0x54B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9223{"zmhogsian", VX(4, 0x54C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9224{"zvdotphgssian", VX(4, 0x54D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9225{"zmhogsui", VX(4, 0x550), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9226{"zvdotphgssui", VX(4, 0x551), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9227{"zmhogsuiaa", VX(4, 0x552), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9228{"zvdotphgssuiaa", VX(4, 0x553), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9229{"zmhogsuian", VX(4, 0x554), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9230{"zvdotphgssuian", VX(4, 0x555), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9231{"zmhogsmf", VX(4, 0x558), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9232{"zvdotphgssmf", VX(4, 0x559), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9233{"zmhogsmfaa", VX(4, 0x55A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9234{"zvdotphgssmfaa", VX(4, 0x55B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9235{"zmhogsmfan", VX(4, 0x55C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9236{"zvdotphgssmfan", VX(4, 0x55D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9237{"zmwgui", VX(4, 0x560), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9238{"zmwguiaa", VX(4, 0x562), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9239{"zmwguiaas", VX(4, 0x563), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9240{"zmwguian", VX(4, 0x564), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9241{"zmwguians", VX(4, 0x565), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9242{"zmwgsi", VX(4, 0x568), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9243{"zmwgsiaa", VX(4, 0x56A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9244{"zmwgsiaas", VX(4, 0x56B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9245{"zmwgsian", VX(4, 0x56C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9246{"zmwgsians", VX(4, 0x56D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9247{"zmwgsui", VX(4, 0x570), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9248{"zmwgsuiaa", VX(4, 0x572), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9249{"zmwgsuiaas", VX(4, 0x573), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9250{"zmwgsuian", VX(4, 0x574), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9251{"zmwgsuians", VX(4, 0x575), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9252{"zmwgsmf", VX(4, 0x578), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9253{"zmwgsmfr", VX(4, 0x579), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9254{"zmwgsmfaa", VX(4, 0x57A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9255{"zmwgsmfraa", VX(4, 0x57B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9256{"zmwgsmfan", VX(4, 0x57C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9257{"zmwgsmfran", VX(4, 0x57D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9258{"zvmhului", VX(4, 0x580), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9259{"zvmhuluiaa", VX(4, 0x582), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9260{"zvmhuluiaas", VX(4, 0x583), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9261{"zvmhuluian", VX(4, 0x584), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9262{"zvmhuluians", VX(4, 0x585), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9263{"zvmhuluianp", VX(4, 0x586), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9264{"zvmhuluianps", VX(4, 0x587), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9265{"zvmhulsi", VX(4, 0x588), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9266{"zvmhulsiaa", VX(4, 0x58A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9267{"zvmhulsiaas", VX(4, 0x58B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9268{"zvmhulsian", VX(4, 0x58C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9269{"zvmhulsians", VX(4, 0x58D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9270{"zvmhulsianp", VX(4, 0x58E), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9271{"zvmhulsianps", VX(4, 0x58F), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9272{"zvmhulsui", VX(4, 0x590), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9273{"zvmhulsuiaa", VX(4, 0x592), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9274{"zvmhulsuiaas", VX(4, 0x593), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9275{"zvmhulsuian", VX(4, 0x594), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9276{"zvmhulsuians", VX(4, 0x595), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9277{"zvmhulsuianp", VX(4, 0x596), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9278{"zvmhulsuianps", VX(4, 0x597), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9279{"zvmhulsf", VX(4, 0x598), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9280{"zvmhulsfr", VX(4, 0x599), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9281{"zvmhulsfaas", VX(4, 0x59A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9282{"zvmhulsfraas", VX(4, 0x59B), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9283{"zvmhulsfans", VX(4, 0x59C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9284{"zvmhulsfrans", VX(4, 0x59D), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9285{"zvmhulsfanps", VX(4, 0x59E), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9286{"zvmhulsfranps", VX(4, 0x59F), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9287{"zvmhllui", VX(4, 0x5A0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9288{"zvmhlluiaa", VX(4, 0x5A2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9289{"zvmhlluiaas", VX(4, 0x5A3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9290{"zvmhlluian", VX(4, 0x5A4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9291{"zvmhlluians", VX(4, 0x5A5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9292{"zvmhlluianp", VX(4, 0x5A6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9293{"zvmhlluianps", VX(4, 0x5A7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9294{"zvmhllsi", VX(4, 0x5A8), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9295{"zvmhllsiaa", VX(4, 0x5AA), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9296{"zvmhllsiaas", VX(4, 0x5AB), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9297{"zvmhllsian", VX(4, 0x5AC), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9298{"zvmhllsians", VX(4, 0x5AD), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9299{"zvmhllsianp", VX(4, 0x5AE), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9300{"zvmhllsianps", VX(4, 0x5AF), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9301{"zvmhllsui", VX(4, 0x5B0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9302{"zvmhllsuiaa", VX(4, 0x5B2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9303{"zvmhllsuiaas", VX(4, 0x5B3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9304{"zvmhllsuian", VX(4, 0x5B4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9305{"zvmhllsuians", VX(4, 0x5B5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9306{"zvmhllsuianp", VX(4, 0x5B6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9307{"zvmhllsuianps", VX(4, 0x5B7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9308{"zvmhllsf", VX(4, 0x5B8), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9309{"zvmhllsfr", VX(4, 0x5B9), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9310{"zvmhllsfaas", VX(4, 0x5BA), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9311{"zvmhllsfraas", VX(4, 0x5BB), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9312{"zvmhllsfans", VX(4, 0x5BC), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9313{"zvmhllsfrans", VX(4, 0x5BD), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9314{"zvmhllsfanps", VX(4, 0x5BE), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9315{"zvmhllsfranps", VX(4, 0x5BF), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9316{"zvmhuuui", VX(4, 0x5C0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9317{"zvmhuuuiaa", VX(4, 0x5C2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9318{"zvmhuuuiaas", VX(4, 0x5C3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9319{"zvmhuuuian", VX(4, 0x5C4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9320{"zvmhuuuians", VX(4, 0x5C5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9321{"zvmhuuuianp", VX(4, 0x5C6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9322{"zvmhuuuianps", VX(4, 0x5C7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9323{"zvmhuusi", VX(4, 0x5C8), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9324{"zvmhuusiaa", VX(4, 0x5CA), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9325{"zvmhuusiaas", VX(4, 0x5CB), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9326{"zvmhuusian", VX(4, 0x5CC), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9327{"zvmhuusians", VX(4, 0x5CD), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9328{"zvmhuusianp", VX(4, 0x5CE), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9329{"zvmhuusianps", VX(4, 0x5CF), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9330{"zvmhuusui", VX(4, 0x5D0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9331{"zvmhuusuiaa", VX(4, 0x5D2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9332{"zvmhuusuiaas", VX(4, 0x5D3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9333{"zvmhuusuian", VX(4, 0x5D4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9334{"zvmhuusuians", VX(4, 0x5D5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9335{"zvmhuusuianp", VX(4, 0x5D6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9336{"zvmhuusuianps", VX(4, 0x5D7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9337{"zvmhuusf", VX(4, 0x5D8), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9338{"zvmhuusfr", VX(4, 0x5D9), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9339{"zvmhuusfaas", VX(4, 0x5DA), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9340{"zvmhuusfraas", VX(4, 0x5DB), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9341{"zvmhuusfans", VX(4, 0x5DC), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9342{"zvmhuusfrans", VX(4, 0x5DD), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9343{"zvmhuusfanps", VX(4, 0x5DE), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9344{"zvmhuusfranps", VX(4, 0x5DF), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9345{"zvmhxlui", VX(4, 0x5E0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9346{"zvmhxluiaa", VX(4, 0x5E2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9347{"zvmhxluiaas", VX(4, 0x5E3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9348{"zvmhxluian", VX(4, 0x5E4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9349{"zvmhxluians", VX(4, 0x5E5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9350{"zvmhxluianp", VX(4, 0x5E6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9351{"zvmhxluianps", VX(4, 0x5E7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9352{"zvmhxlsi", VX(4, 0x5E8), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9353{"zvmhxlsiaa", VX(4, 0x5EA), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9354{"zvmhxlsiaas", VX(4, 0x5EB), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9355{"zvmhxlsian", VX(4, 0x5EC), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9356{"zvmhxlsians", VX(4, 0x5ED), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9357{"zvmhxlsianp", VX(4, 0x5EE), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9358{"zvmhxlsianps", VX(4, 0x5EF), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9359{"zvmhxlsui", VX(4, 0x5F0), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9360{"zvmhxlsuiaa", VX(4, 0x5F2), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9361{"zvmhxlsuiaas", VX(4, 0x5F3), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9362{"zvmhxlsuian", VX(4, 0x5F4), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9363{"zvmhxlsuians", VX(4, 0x5F5), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9364{"zvmhxlsuianp", VX(4, 0x5F6), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9365{"zvmhxlsuianps", VX(4, 0x5F7), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9366{"zvmhxlsf", VX(4, 0x5F8), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9367{"zvmhxlsfr", VX(4, 0x5F9), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9368{"zvmhxlsfaas", VX(4, 0x5FA), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9369{"zvmhxlsfraas", VX(4, 0x5FB), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9370{"zvmhxlsfans", VX(4, 0x5FC), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9371{"zvmhxlsfrans", VX(4, 0x5FD), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9372{"zvmhxlsfanps", VX(4, 0x5FE), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9373{"zvmhxlsfranps", VX(4, 0x5FF), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9374{"zmheui", VX(4, 0x600), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9375{"zmheuiaa", VX(4, 0x602), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9376{"zmheuiaas", VX(4, 0x603), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9377{"zmheuian", VX(4, 0x604), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9378{"zmheuians", VX(4, 0x605), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9379{"zmhesi", VX(4, 0x608), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9380{"zmhesiaa", VX(4, 0x60A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9381{"zmhesiaas", VX(4, 0x60B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9382{"zmhesian", VX(4, 0x60C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9383{"zmhesians", VX(4, 0x60D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9384{"zmhesui", VX(4, 0x610), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9385{"zmhesuiaa", VX(4, 0x612), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9386{"zmhesuiaas", VX(4, 0x613), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9387{"zmhesuian", VX(4, 0x614), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9388{"zmhesuians", VX(4, 0x615), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9389{"zmhesf", VX(4, 0x618), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9390{"zmhesfr", VX(4, 0x619), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9391{"zmhesfaas", VX(4, 0x61A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9392{"zmhesfraas", VX(4, 0x61B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9393{"zmhesfans", VX(4, 0x61C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9394{"zmhesfrans", VX(4, 0x61D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9395{"zmheoui", VX(4, 0x620), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9396{"zmheouiaa", VX(4, 0x622), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9397{"zmheouiaas", VX(4, 0x623), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9398{"zmheouian", VX(4, 0x624), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9399{"zmheouians", VX(4, 0x625), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9400{"zmheosi", VX(4, 0x628), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9401{"zmheosiaa", VX(4, 0x62A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9402{"zmheosiaas", VX(4, 0x62B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9403{"zmheosian", VX(4, 0x62C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9404{"zmheosians", VX(4, 0x62D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9405{"zmheosui", VX(4, 0x630), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9406{"zmheosuiaa", VX(4, 0x632), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9407{"zmheosuiaas", VX(4, 0x633), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9408{"zmheosuian", VX(4, 0x634), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9409{"zmheosuians", VX(4, 0x635), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9410{"zmheosf", VX(4, 0x638), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9411{"zmheosfr", VX(4, 0x639), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9412{"zmheosfaas", VX(4, 0x63A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9413{"zmheosfraas", VX(4, 0x63B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9414{"zmheosfans", VX(4, 0x63C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9415{"zmheosfrans", VX(4, 0x63D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9416{"zmhoui", VX(4, 0x640), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9417{"zmhouiaa", VX(4, 0x642), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9418{"zmhouiaas", VX(4, 0x643), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9419{"zmhouian", VX(4, 0x644), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9420{"zmhouians", VX(4, 0x645), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9421{"zmhosi", VX(4, 0x648), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9422{"zmhosiaa", VX(4, 0x64A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9423{"zmhosiaas", VX(4, 0x64B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9424{"zmhosian", VX(4, 0x64C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9425{"zmhosians", VX(4, 0x64D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9426{"zmhosui", VX(4, 0x650), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9427{"zmhosuiaa", VX(4, 0x652), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9428{"zmhosuiaas", VX(4, 0x653), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9429{"zmhosuian", VX(4, 0x654), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9430{"zmhosuians", VX(4, 0x655), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9431{"zmhosf", VX(4, 0x658), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9432{"zmhosfr", VX(4, 0x659), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9433{"zmhosfaas", VX(4, 0x65A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9434{"zmhosfraas", VX(4, 0x65B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9435{"zmhosfans", VX(4, 0x65C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9436{"zmhosfrans", VX(4, 0x65D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9437{"zvmhuih", VX(4, 0x660), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9438{"zvmhuihs", VX(4, 0x661), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9439{"zvmhuiaah", VX(4, 0x662), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9440{"zvmhuiaahs", VX(4, 0x663), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9441{"zvmhuianh", VX(4, 0x664), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9442{"zvmhuianhs", VX(4, 0x665), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9443{"zvmhsihs", VX(4, 0x669), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9444{"zvmhsiaahs", VX(4, 0x66B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9445{"zvmhsianhs", VX(4, 0x66D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9446{"zvmhsuihs", VX(4, 0x671), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9447{"zvmhsuiaahs", VX(4, 0x673), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9448{"zvmhsuianhs", VX(4, 0x675), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9449{"zvmhsfh", VX(4, 0x678), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9450{"zvmhsfrh", VX(4, 0x679), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9451{"zvmhsfaahs", VX(4, 0x67A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9452{"zvmhsfraahs", VX(4, 0x67B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9453{"zvmhsfanhs", VX(4, 0x67C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9454{"zvmhsfranhs", VX(4, 0x67D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9455{"zvdotphaui", VX(4, 0x680), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9456{"zvdotphauis", VX(4, 0x681), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9457{"zvdotphauiaa", VX(4, 0x682), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9458{"zvdotphauiaas", VX(4, 0x683), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9459{"zvdotphauian", VX(4, 0x684), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9460{"zvdotphauians", VX(4, 0x685), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9461{"zvdotphasi", VX(4, 0x688), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9462{"zvdotphasis", VX(4, 0x689), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9463{"zvdotphasiaa", VX(4, 0x68A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9464{"zvdotphasiaas", VX(4, 0x68B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9465{"zvdotphasian", VX(4, 0x68C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9466{"zvdotphasians", VX(4, 0x68D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9467{"zvdotphasui", VX(4, 0x690), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9468{"zvdotphasuis", VX(4, 0x691), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9469{"zvdotphasuiaa", VX(4, 0x692), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9470{"zvdotphasuiaas", VX(4, 0x693), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9471{"zvdotphasuian", VX(4, 0x694), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9472{"zvdotphasuians", VX(4, 0x695), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9473{"zvdotphasfs", VX(4, 0x698), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9474{"zvdotphasfrs", VX(4, 0x699), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9475{"zvdotphasfaas", VX(4, 0x69A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9476{"zvdotphasfraas", VX(4, 0x69B), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9477{"zvdotphasfans", VX(4, 0x69C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9478{"zvdotphasfrans", VX(4, 0x69D), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9479{"zvdotphxaui", VX(4, 0x6A0), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9480{"zvdotphxauis", VX(4, 0x6A1), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9481{"zvdotphxauiaa", VX(4, 0x6A2), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9482{"zvdotphxauiaas", VX(4, 0x6A3), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9483{"zvdotphxauian", VX(4, 0x6A4), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9484{"zvdotphxauians", VX(4, 0x6A5), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9485{"zvdotphxasi", VX(4, 0x6A8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9486{"zvdotphxasis", VX(4, 0x6A9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9487{"zvdotphxasiaa", VX(4, 0x6AA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9488{"zvdotphxasiaas", VX(4, 0x6AB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9489{"zvdotphxasian", VX(4, 0x6AC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9490{"zvdotphxasians", VX(4, 0x6AD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9491{"zvdotphxasui", VX(4, 0x6B0), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9492{"zvdotphxasuis", VX(4, 0x6B1), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9493{"zvdotphxasuiaa", VX(4, 0x6B2), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9494{"zvdotphxasuiaas", VX(4, 0x6B3), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9495{"zvdotphxasuian", VX(4, 0x6B4), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9496{"zvdotphxasuians", VX(4, 0x6B5), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9497{"zvdotphxasfs", VX(4, 0x6B8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9498{"zvdotphxasfrs", VX(4, 0x6B9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9499{"zvdotphxasfaas", VX(4, 0x6BA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9500{"zvdotphxasfraas", VX(4, 0x6BB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9501{"zvdotphxasfans", VX(4, 0x6BC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9502{"zvdotphxasfrans", VX(4, 0x6BD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9503{"zvdotphsui", VX(4, 0x6C0), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9504{"zvdotphsuis", VX(4, 0x6C1), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9505{"zvdotphsuiaa", VX(4, 0x6C2), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9506{"zvdotphsuiaas", VX(4, 0x6C3), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9507{"zvdotphsuian", VX(4, 0x6C4), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9508{"zvdotphsuians", VX(4, 0x6C5), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9509{"zvdotphssi", VX(4, 0x6C8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9510{"zvdotphssis", VX(4, 0x6C9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9511{"zvdotphssiaa", VX(4, 0x6CA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9512{"zvdotphssiaas", VX(4, 0x6CB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9513{"zvdotphssian", VX(4, 0x6CC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9514{"zvdotphssians", VX(4, 0x6CD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9515{"zvdotphssui", VX(4, 0x6D0), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9516{"zvdotphssuis", VX(4, 0x6D1), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9517{"zvdotphssuiaa", VX(4, 0x6D2), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9518{"zvdotphssuiaas", VX(4, 0x6D3), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9519{"zvdotphssuian", VX(4, 0x6D4), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9520{"zvdotphssuians", VX(4, 0x6D5), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9521{"zvdotphssfs", VX(4, 0x6D8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9522{"zvdotphssfrs", VX(4, 0x6D9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9523{"zvdotphssfaas", VX(4, 0x6DA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9524{"zvdotphssfraas", VX(4, 0x6DB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9525{"zvdotphssfans", VX(4, 0x6DC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9526{"zvdotphssfrans", VX(4, 0x6DD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9527{"zmwluis", VX(4, 0x6E1), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9528{"zmwluiaa", VX(4, 0x6E2), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9529{"zmwluiaas", VX(4, 0x6E3), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9530{"zmwluian", VX(4, 0x6E4), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9531{"zmwluians", VX(4, 0x6E5), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9532{"zmwlsis", VX(4, 0x6E9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9533{"zmwlsiaas", VX(4, 0x6EB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9534{"zmwlsians", VX(4, 0x6ED), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9535{"zmwlsuis", VX(4, 0x6F1), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9536{"zmwlsuiaas", VX(4, 0x6F3), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9537{"zmwlsuians", VX(4, 0x6F5), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9538{"zmwsf", VX(4, 0x6F8), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9539{"zmwsfr", VX(4, 0x6F9), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9540{"zmwsfaas", VX(4, 0x6FA), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9541{"zmwsfraas", VX(4, 0x6FB), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9542{"zmwsfans", VX(4, 0x6FC), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9543{"zmwsfrans", VX(4, 0x6FD), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9544{"zlddx", VX(4, 0x300), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9545{"zldd", VX(4, 0x301), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_8, RA}},
9546{"zldwx", VX(4, 0x302), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9547{"zldw", VX(4, 0x303), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_8, RA}},
9548{"zldhx", VX(4, 0x304), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9549{"zldh", VX(4, 0x305), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_8, RA}},
9550{"zlwgsfdx", VX(4, 0x308), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9551{"zlwgsfd", VX(4, 0x309), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9552{"zlwwosdx", VX(4, 0x30A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9553{"zlwwosd", VX(4, 0x30B), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9554{"zlwhsplatwdx", VX(4, 0x30C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9555{"zlwhsplatwd", VX(4, 0x30D), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9556{"zlwhsplatdx", VX(4, 0x30E), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9557{"zlwhsplatd", VX(4, 0x30F), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9558{"zlwhgwsfdx", VX(4, 0x310), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9559{"zlwhgwsfd", VX(4, 0x311), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9560{"zlwhedx", VX(4, 0x312), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9561{"zlwhed", VX(4, 0x313), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9562{"zlwhosdx", VX(4, 0x314), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9563{"zlwhosd", VX(4, 0x315), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9564{"zlwhoudx", VX(4, 0x316), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9565{"zlwhoud", VX(4, 0x317), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4, RA}},
9566{"zlwhx", VX(4, 0x318), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9567{"zlwh", VX(4, 0x319), VX_MASK, PPCLSP, 0, {RD, EVUIMM_4, RA}},
9568{"zlwwx", VX(4, 0x31A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9569{"zlww", VX(4, 0x31B), VX_MASK, PPCLSP, 0, {RD, EVUIMM_4, RA}},
9570{"zlhgwsfx", VX(4, 0x31C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9571{"zlhgwsf", VX(4, 0x31D), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2, RA}},
9572{"zlhhsplatx", VX(4, 0x31E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9573{"zlhhsplat", VX(4, 0x31F), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2, RA}},
9574{"zstddx", VX(4, 0x320), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9575{"zstdd", VX(4, 0x321), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_8, RA}},
9576{"zstdwx", VX(4, 0x322), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9577{"zstdw", VX(4, 0x323), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_8, RA}},
9578{"zstdhx", VX(4, 0x324), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9579{"zstdh", VX(4, 0x325), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_8, RA}},
9580{"zstwhedx", VX(4, 0x328), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9581{"zstwhed", VX(4, 0x329), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_4, RA}},
9582{"zstwhodx", VX(4, 0x32A), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9583{"zstwhod", VX(4, 0x32B), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_4, RA}},
9584{"zlhhex", VX(4, 0x330), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9585{"zlhhe", VX(4, 0x331), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2, RA}},
9586{"zlhhosx", VX(4, 0x332), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9587{"zlhhos", VX(4, 0x333), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2, RA}},
9588{"zlhhoux", VX(4, 0x334), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9589{"zlhhou", VX(4, 0x335), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2, RA}},
9590{"zsthex", VX(4, 0x338), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9591{"zsthe", VX(4, 0x339), VX_MASK, PPCLSP, 0, {RS, EVUIMM_2, RA}},
9592{"zsthox", VX(4, 0x33A), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9593{"zstho", VX(4, 0x33B), VX_MASK, PPCLSP, 0, {RS, EVUIMM_2, RA}},
9594{"zstwhx", VX(4, 0x33C), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9595{"zstwh", VX(4, 0x33D), VX_MASK, PPCLSP, 0, {RS, EVUIMM_4, RA}},
9596{"zstwwx", VX(4, 0x33E), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9597{"zstww", VX(4, 0x33F), VX_MASK, PPCLSP, 0, {RS, EVUIMM_4, RA}},
9598{"zlddmx", VX(4, 0x340), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9599{"zlddu", VX(4, 0x341), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_8_EX0, RA}},
9600{"zldwmx", VX(4, 0x342), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9601{"zldwu", VX(4, 0x343), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_8_EX0, RA}},
9602{"zldhmx", VX(4, 0x344), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9603{"zldhu", VX(4, 0x345), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_8_EX0, RA}},
9604{"zlwgsfdmx", VX(4, 0x348), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9605{"zlwgsfdu", VX(4, 0x349), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9606{"zlwwosdmx", VX(4, 0x34A), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9607{"zlwwosdu", VX(4, 0x34B), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9608{"zlwhsplatwdmx", VX(4, 0x34C), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9609{"zlwhsplatwdu", VX(4, 0x34D), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9610{"zlwhsplatdmx", VX(4, 0x34E), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9611{"zlwhsplatdu", VX(4, 0x34F), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9612{"zlwhgwsfdmx", VX(4, 0x350), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9613{"zlwhgwsfdu", VX(4, 0x351), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9614{"zlwhedmx", VX(4, 0x352), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9615{"zlwhedu", VX(4, 0x353), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9616{"zlwhosdmx", VX(4, 0x354), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9617{"zlwhosdu", VX(4, 0x355), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9618{"zlwhoudmx", VX(4, 0x356), VX_MASK, PPCLSP, 0, {RD_EVEN, RA, RB}},
9619{"zlwhoudu", VX(4, 0x357), VX_MASK, PPCLSP, 0, {RD_EVEN, EVUIMM_4_EX0, RA}},
9620{"zlwhmx", VX(4, 0x358), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9621{"zlwhu", VX(4, 0x359), VX_MASK, PPCLSP, 0, {RD, EVUIMM_4_EX0, RA}},
9622{"zlwwmx", VX(4, 0x35A), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9623{"zlwwu", VX(4, 0x35B), VX_MASK, PPCLSP, 0, {RD, EVUIMM_4_EX0, RA}},
9624{"zlhgwsfmx", VX(4, 0x35C), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9625{"zlhgwsfu", VX(4, 0x35D), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2_EX0, RA}},
9626{"zlhhsplatmx", VX(4, 0x35E), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9627{"zlhhsplatu", VX(4, 0x35F), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2_EX0, RA}},
9628{"zstddmx", VX(4, 0x360), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9629{"zstddu", VX(4, 0x361), VX_MASK, PPCLSP, 0, {RS, EVUIMM_8_EX0, RA}},
9630{"zstdwmx", VX(4, 0x362), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9631{"zstdwu", VX(4, 0x363), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_8_EX0, RA}},
9632{"zstdhmx", VX(4, 0x364), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9633{"zstdhu", VX(4, 0x365), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_8_EX0, RA}},
9634{"zstwhedmx", VX(4, 0x368), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9635{"zstwhedu", VX(4, 0x369), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_4_EX0, RA}},
9636{"zstwhodmx", VX(4, 0x36A), VX_MASK, PPCLSP, 0, {RS_EVEN, RA, RB}},
9637{"zstwhodu", VX(4, 0x36B), VX_MASK, PPCLSP, 0, {RS_EVEN, EVUIMM_4_EX0, RA}},
9638{"zlhhemx", VX(4, 0x370), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9639{"zlhheu", VX(4, 0x371), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2_EX0, RA}},
9640{"zlhhosmx", VX(4, 0x372), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9641{"zlhhosu", VX(4, 0x373), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2_EX0, RA}},
9642{"zlhhoumx", VX(4, 0x374), VX_MASK, PPCLSP, 0, {RD, RA, RB}},
9643{"zlhhouu", VX(4, 0x375), VX_MASK, PPCLSP, 0, {RD, EVUIMM_2_EX0, RA}},
9644{"zsthemx", VX(4, 0x378), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9645{"zstheu", VX(4, 0x379), VX_MASK, PPCLSP, 0, {RS, EVUIMM_2_EX0, RA}},
9646{"zsthomx", VX(4, 0x37A), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9647{"zsthou", VX(4, 0x37B), VX_MASK, PPCLSP, 0, {RS, EVUIMM_2_EX0, RA}},
9648{"zstwhmx", VX(4, 0x37C), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9649{"zstwhu", VX(4, 0x37D), VX_MASK, PPCLSP, 0, {RS, EVUIMM_4_EX0, RA}},
9650{"zstwwmx", VX(4, 0x37E), VX_MASK, PPCLSP, 0, {RS, RA, RB}},
9651{"zstwwu", VX(4, 0x37F), VX_MASK, PPCLSP, 0, {RS, EVUIMM_4_EX0, RA}},
9652
14b57c7c 9653{"e_cmpi", SCI8BF(6,0,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
dfdaec14 9654{"e_cmpwi", SCI8BF(6,0,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
14b57c7c 9655{"e_cmpli", SCI8BF(6,1,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
dfdaec14 9656{"e_cmplwi", SCI8BF(6,1,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
14b57c7c
AM
9657{"e_addi", SCI8(6,16), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9658{"e_subi", SCI8(6,16), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
9659{"e_addi.", SCI8(6,17), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9660{"e_addic", SCI8(6,18), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9661{"e_subic", SCI8(6,18), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
9662{"e_addic.", SCI8(6,19), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9663{"e_subic.", SCI8(6,19), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
9664{"e_mulli", SCI8(6,20), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9665{"e_subfic", SCI8(6,22), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9666{"e_subfic.", SCI8(6,23), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
9667{"e_andi", SCI8(6,24), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
9668{"e_andi.", SCI8(6,25), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
9669{"e_nop", SCI8(6,26), 0xffffffff, PPCVLE, 0, {0}},
9670{"e_ori", SCI8(6,26), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
9671{"e_ori.", SCI8(6,27), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
9672{"e_xori", SCI8(6,28), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
9673{"e_xori.", SCI8(6,29), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
9674{"e_lbzu", OPVUP(6,0), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9675{"e_lhau", OPVUP(6,3), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9676{"e_lhzu", OPVUP(6,1), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9677{"e_lmw", OPVUP(6,8), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9678{"e_lwzu", OPVUP(6,2), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9679{"e_stbu", OPVUP(6,4), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9680{"e_sthu", OPVUP(6,5), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9681{"e_stwu", OPVUP(6,6), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
9682{"e_stmw", OPVUP(6,9), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
d2e6c9a3 9683{"e_lmvgprw", OPVUPRT(6,16,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
dfdaec14
AJ
9684{"e_ldmvgprw", OPVUPRT(6,16,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
9685{"e_stmvgprw", OPVUPRT(6,17,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
d2e6c9a3 9686{"e_lmvsprw", OPVUPRT(6,16,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
dfdaec14
AJ
9687{"e_ldmvsprw", OPVUPRT(6,16,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
9688{"e_stmvsprw", OPVUPRT(6,17,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
d2e6c9a3 9689{"e_lmvsrrw", OPVUPRT(6,16,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
dfdaec14
AJ
9690{"e_ldmvsrrw", OPVUPRT(6,16,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
9691{"e_stmvsrrw", OPVUPRT(6,17,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
d2e6c9a3 9692{"e_lmvcsrrw", OPVUPRT(6,16,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
dfdaec14
AJ
9693{"e_ldmvcsrrw", OPVUPRT(6,16,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
9694{"e_stmvcsrrw", OPVUPRT(6,17,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
d2e6c9a3 9695{"e_lmvdsrrw", OPVUPRT(6,16,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
dfdaec14
AJ
9696{"e_ldmvdsrrw", OPVUPRT(6,16,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
9697{"e_stmvdsrrw", OPVUPRT(6,17,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
d2e6c9a3
AF
9698{"e_lmvmcsrrw", OPVUPRT(6,16,7),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
9699{"e_stmvmcsrrw", OPVUPRT(6,17,7),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
14b57c7c
AM
9700{"e_add16i", OP(7), OP_MASK, PPCVLE, 0, {RT, RA, SI}},
9701{"e_la", OP(7), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9702{"e_sub16i", OP(7), OP_MASK, PPCVLE, 0, {RT, RA, NSI}},
9703
9704{"se_addi", SE_IM5(8,0), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
9705{"se_cmpli", SE_IM5(8,1), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
9706{"se_subi", SE_IM5(9,0), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
9707{"se_subi.", SE_IM5(9,1), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
9708{"se_cmpi", SE_IM5(10,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9709{"se_bmaski", SE_IM5(11,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9710{"se_andi", SE_IM5(11,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9711
9712{"e_lbz", OP(12), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9713{"e_stb", OP(13), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9714{"e_lha", OP(14), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9715
9716{"se_srw", SE_RR(16,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9717{"se_sraw", SE_RR(16,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9718{"se_slw", SE_RR(16,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9719{"se_nop", SE_RR(17,0), 0xffff, PPCVLE, 0, {0}},
9720{"se_or", SE_RR(17,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9721{"se_andc", SE_RR(17,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9722{"se_and", SE_RR(17,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9723{"se_and.", SE_RR(17,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
9724{"se_li", IM7(9), IM7_MASK, PPCVLE, 0, {RX, UI7}},
9725
9726{"e_lwz", OP(20), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9727{"e_stw", OP(21), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9728{"e_lhz", OP(22), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9729{"e_sth", OP(23), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
9730
9731{"se_bclri", SE_IM5(24,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9732{"se_bgeni", SE_IM5(24,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9733{"se_bseti", SE_IM5(25,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9734{"se_btsti", SE_IM5(25,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9735{"se_srwi", SE_IM5(26,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9736{"se_srawi", SE_IM5(26,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9737{"se_slwi", SE_IM5(27,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
9738
9739{"e_lis", I16L(28,28), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
9740{"e_and2is.", I16L(28,29), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
9741{"e_or2is", I16L(28,26), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
9742{"e_and2i.", I16L(28,25), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
9743{"e_or2i", I16L(28,24), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
9744{"e_cmphl16i", IA16(28,23), IA16_MASK, PPCVLE, 0, {RA, VLEUIMM}},
9745{"e_cmph16i", IA16(28,22), IA16_MASK, PPCVLE, 0, {RA, VLESIMM}},
9746{"e_cmpl16i", I16A(28,21), I16A_MASK, PPCVLE, 0, {RA, VLEUIMM}},
14b57c7c
AM
9747{"e_mull2i", I16A(28,20), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
9748{"e_cmp16i", IA16(28,19), IA16_MASK, PPCVLE, 0, {RA, VLESIMM}},
14b57c7c
AM
9749{"e_sub2is", I16A(28,18), I16A_MASK, PPCVLE, 0, {RA, VLENSIMM}},
9750{"e_add2is", I16A(28,18), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
9751{"e_sub2i.", I16A(28,17), I16A_MASK, PPCVLE, 0, {RA, VLENSIMM}},
9752{"e_add2i.", I16A(28,17), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
9753{"e_li", LI20(28,0), LI20_MASK, PPCVLE, 0, {RT, IMM20}},
9754{"e_rlwimi", M(29,0), M_MASK, PPCVLE, 0, {RA, RS, SH, MB, ME}},
9755{"e_rlwinm", M(29,1), M_MASK, PPCVLE, 0, {RA, RT, SH, MBE, ME}},
9756{"e_b", BD24(30,0,0), BD24_MASK, PPCVLE, 0, {B24}},
9757{"e_bl", BD24(30,0,1), BD24_MASK, PPCVLE, 0, {B24}},
9758{"e_bdnz", EBD15(30,8,BO32DNZ,0), EBD15_MASK, PPCVLE, 0, {B15}},
9759{"e_bdnzl", EBD15(30,8,BO32DNZ,1), EBD15_MASK, PPCVLE, 0, {B15}},
9760{"e_bdz", EBD15(30,8,BO32DZ,0), EBD15_MASK, PPCVLE, 0, {B15}},
9761{"e_bdzl", EBD15(30,8,BO32DZ,1), EBD15_MASK, PPCVLE, 0, {B15}},
9762{"e_bge", EBD15BI(30,8,BO32F,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9763{"e_bgel", EBD15BI(30,8,BO32F,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9764{"e_bnl", EBD15BI(30,8,BO32F,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9765{"e_bnll", EBD15BI(30,8,BO32F,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9766{"e_blt", EBD15BI(30,8,BO32T,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9767{"e_bltl", EBD15BI(30,8,BO32T,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9768{"e_bgt", EBD15BI(30,8,BO32T,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9769{"e_bgtl", EBD15BI(30,8,BO32T,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9770{"e_ble", EBD15BI(30,8,BO32F,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9771{"e_blel", EBD15BI(30,8,BO32F,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9772{"e_bng", EBD15BI(30,8,BO32F,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9773{"e_bngl", EBD15BI(30,8,BO32F,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9774{"e_bne", EBD15BI(30,8,BO32F,CBEQ,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9775{"e_bnel", EBD15BI(30,8,BO32F,CBEQ,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9776{"e_beq", EBD15BI(30,8,BO32T,CBEQ,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9777{"e_beql", EBD15BI(30,8,BO32T,CBEQ,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9778{"e_bso", EBD15BI(30,8,BO32T,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9779{"e_bsol", EBD15BI(30,8,BO32T,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9780{"e_bun", EBD15BI(30,8,BO32T,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9781{"e_bunl", EBD15BI(30,8,BO32T,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9782{"e_bns", EBD15BI(30,8,BO32F,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9783{"e_bnsl", EBD15BI(30,8,BO32F,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9784{"e_bnu", EBD15BI(30,8,BO32F,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9785{"e_bnul", EBD15BI(30,8,BO32F,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
9786{"e_bc", BD15(30,8,0), BD15_MASK, PPCVLE, 0, {BO32, BI32, B15}},
9787{"e_bcl", BD15(30,8,1), BD15_MASK, PPCVLE, 0, {BO32, BI32, B15}},
9788
9789{"e_bf", EBD15(30,8,BO32F,0), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
9790{"e_bfl", EBD15(30,8,BO32F,1), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
9791{"e_bt", EBD15(30,8,BO32T,0), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
9792{"e_btl", EBD15(30,8,BO32T,1), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
9793
9794{"e_cmph", X(31,14), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
a8cc8a54 9795{"e_sc", X(31,36), XRTRA_MASK, PPCVLE, 0, {ELEV}},
14b57c7c
AM
9796{"e_cmphl", X(31,46), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
9797{"e_crandc", XL(31,129), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
9798{"e_crnand", XL(31,225), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
98553ad3 9799{"e_crnot", XL(31,33), XL_MASK, PPCVLE, 0, {BT, BAB}},
14b57c7c 9800{"e_crnor", XL(31,33), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
98553ad3 9801{"e_crclr", XL(31,193), XL_MASK, PPCVLE, 0, {BTAB}},
14b57c7c
AM
9802{"e_crxor", XL(31,193), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
9803{"e_mcrf", XL(31,16), XL_MASK, PPCVLE, 0, {CRD, CR}},
9804{"e_slwi", EX(31,112), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
9805{"e_slwi.", EX(31,113), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
9806
9807{"e_crand", XL(31,257), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
9808
9809{"e_rlw", EX(31,560), EX_MASK, PPCVLE, 0, {RA, RS, RB}},
9810{"e_rlw.", EX(31,561), EX_MASK, PPCVLE, 0, {RA, RS, RB}},
9811
98553ad3 9812{"e_crset", XL(31,289), XL_MASK, PPCVLE, 0, {BTAB}},
14b57c7c
AM
9813{"e_creqv", XL(31,289), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
9814
9815{"e_rlwi", EX(31,624), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
9816{"e_rlwi.", EX(31,625), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
9817
9818{"e_crorc", XL(31,417), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
9819
98553ad3 9820{"e_crmove", XL(31,449), XL_MASK, PPCVLE, 0, {BT, BAB}},
14b57c7c
AM
9821{"e_cror", XL(31,449), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
9822
9823{"mtmas1", XSPR(31,467,625), XSPR_MASK, PPCVLE, 0, {RS}},
9824
9825{"e_srwi", EX(31,1136), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
9826{"e_srwi.", EX(31,1137), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
9827
9828{"se_lbz", SD4(8), SD4_MASK, PPCVLE, 0, {RZ, SE_SD, RX}},
9829
9830{"se_stb", SD4(9), SD4_MASK, PPCVLE, 0, {RZ, SE_SD, RX}},
9831
9832{"se_lhz", SD4(10), SD4_MASK, PPCVLE, 0, {RZ, SE_SDH, RX}},
9833
9834{"se_sth", SD4(11), SD4_MASK, PPCVLE, 0, {RZ, SE_SDH, RX}},
9835
9836{"se_lwz", SD4(12), SD4_MASK, PPCVLE, 0, {RZ, SE_SDW, RX}},
9837
9838{"se_stw", SD4(13), SD4_MASK, PPCVLE, 0, {RZ, SE_SDW, RX}},
9839
9840{"se_bge", EBD8IO(28,0,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9841{"se_bnl", EBD8IO(28,0,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9842{"se_ble", EBD8IO(28,0,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9843{"se_bng", EBD8IO(28,0,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9844{"se_bne", EBD8IO(28,0,2), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9845{"se_bns", EBD8IO(28,0,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9846{"se_bnu", EBD8IO(28,0,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9847{"se_bf", EBD8IO(28,0,0), EBD8IO2_MASK, PPCVLE, 0, {BI16, B8}},
9848{"se_blt", EBD8IO(28,1,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9849{"se_bgt", EBD8IO(28,1,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9850{"se_beq", EBD8IO(28,1,2), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9851{"se_bso", EBD8IO(28,1,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9852{"se_bun", EBD8IO(28,1,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
9853{"se_bt", EBD8IO(28,1,0), EBD8IO2_MASK, PPCVLE, 0, {BI16, B8}},
9854{"se_bc", BD8IO(28), BD8IO_MASK, PPCVLE, 0, {BO16, BI16, B8}},
9855{"se_b", BD8(58,0,0), BD8_MASK, PPCVLE, 0, {B8}},
9856{"se_bl", BD8(58,0,1), BD8_MASK, PPCVLE, 0, {B8}},
b9c361e0
JL
9857};
9858
2ceb7719 9859const unsigned int vle_num_opcodes =
b9c361e0
JL
9860 sizeof (vle_opcodes) / sizeof (vle_opcodes[0]);
9861\f
252b5132
RH
9862/* The macro table. This is only used by the assembler. */
9863
9864/* The expressions of the form (-x ! 31) & (x | 31) have the value 0
9865 when x=0; 32-x when x is between 1 and 31; are negative if x is
9866 negative; and are 32 or more otherwise. This is what you want
9867 when, for instance, you are emulating a right shift by a
9868 rotate-left-and-mask, because the underlying instructions support
9869 shifts of size 0 but not shifts of size 32. By comparison, when
9870 extracting x bits from some word you want to use just 32-x, because
9871 the underlying instructions don't support extracting 0 bits but do
9872 support extracting the whole word (32 bits in this case). */
9873
9874const struct powerpc_macro powerpc_macros[] = {
de866fcc
AM
9875{"extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1"},
9876{"extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1"},
bdc7fcfe
AM
9877{"extrdi", 4, PPC64, "rldicl %0,%1,((%2)+(%3))&((%2)+(%3)<>64),64-(%2)"},
9878{"extrdi.", 4, PPC64, "rldicl. %0,%1,((%2)+(%3))&((%2)+(%3)<>64),64-(%2)"},
de866fcc
AM
9879{"insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3"},
9880{"insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3"},
9881{"rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0"},
9882{"rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0"},
9883{"sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)"},
9884{"sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)"},
9885{"srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2"},
9886{"srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2"},
9887{"clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)"},
9888{"clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)"},
9889{"clrlsldi", 4, PPC64, "rldic %0,%1,%3,(%2)-(%3)"},
14b57c7c 9890{"clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)"},
de866fcc
AM
9891
9892{"extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1"},
9893{"extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1"},
9894{"extrwi", 4, PPCCOM, "rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
9895{"extrwi.", 4, PPCCOM, "rlwinm. %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
9896{"inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
9897{"inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
9898{"insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
9899{"insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
9900{"rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31"},
9901{"rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31"},
9902{"slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)"},
9903{"sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)"},
9904{"slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)"},
9905{"sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)"},
9906{"srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
9907{"sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
9908{"srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
9909{"sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
9910{"clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)"},
9911{"clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)"},
9912{"clrlslwi", 4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)"},
9913{"clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)"},
a4ebc835
AM
9914
9915{"e_extlwi", 4, PPCVLE, "e_rlwinm %0,%1,%3,0,(%2)-1"},
9916{"e_extrwi", 4, PPCVLE, "e_rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
9917{"e_inslwi", 4, PPCVLE, "e_rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
9918{"e_insrwi", 4, PPCVLE, "e_rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
9919{"e_rotlwi", 3, PPCVLE, "e_rlwinm %0,%1,%2,0,31"},
9920{"e_rotrwi", 3, PPCVLE, "e_rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31"},
9921{"e_slwi", 3, PPCVLE, "e_rlwinm %0,%1,%2,0,31-(%2)"},
9922{"e_srwi", 3, PPCVLE, "e_rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
9923{"e_clrlwi", 3, PPCVLE, "e_rlwinm %0,%1,0,%2,31"},
9924{"e_clrrwi", 3, PPCVLE, "e_rlwinm %0,%1,0,0,31-(%2)"},
9925{"e_clrlslwi",4, PPCVLE, "e_rlwinm %0,%1,%3,(%2)-(%3),31-(%3)"},
74081948
AF
9926
9927/* old SPE instructions have new names with the same opcodes */
9928{"evsadd", 3, PPCSPE|PPCVLE, "efsadd %0,%1,%2"},
9929{"evssub", 3, PPCSPE|PPCVLE, "efssub %0,%1,%2"},
9930{"evsabs", 2, PPCSPE|PPCVLE, "efsabs %0,%1"},
9931{"evsnabs", 2, PPCSPE|PPCVLE, "efsnabs %0,%1"},
9932{"evsneg", 2, PPCSPE|PPCVLE, "efsneg %0,%1"},
9933{"evsmul", 3, PPCSPE|PPCVLE, "efsmul %0,%1,%2"},
9934{"evsdiv", 3, PPCSPE|PPCVLE, "efsdiv %0,%1,%2"},
9935{"evscmpgt", 3, PPCSPE|PPCVLE, "efscmpgt %0,%1,%2"},
9936{"evsgmplt", 3, PPCSPE|PPCVLE, "efscmplt %0,%1,%2"},
9937{"evsgmpeq", 3, PPCSPE|PPCVLE, "efscmpeq %0,%1,%2"},
9938{"evscfui", 2, PPCSPE|PPCVLE, "efscfui %0,%1"},
9939{"evscfsi", 2, PPCSPE|PPCVLE, "efscfsi %0,%1"},
9940{"evscfuf", 2, PPCSPE|PPCVLE, "efscfuf %0,%1"},
9941{"evscfsf", 2, PPCSPE|PPCVLE, "efscfsf %0,%1"},
9942{"evsctui", 2, PPCSPE|PPCVLE, "efsctui %0,%1"},
9943{"evsctsi", 2, PPCSPE|PPCVLE, "efsctsi %0,%1"},
9944{"evsctuf", 2, PPCSPE|PPCVLE, "efsctuf %0,%1"},
9945{"evsctsf", 2, PPCSPE|PPCVLE, "efsctsf %0,%1"},
9946{"evsctuiz", 2, PPCSPE|PPCVLE, "efsctuiz %0,%1"},
9947{"evsctsiz", 2, PPCSPE|PPCVLE, "efsctsiz %0,%1"},
9948{"evststgt", 3, PPCSPE|PPCVLE, "efststgt %0,%1,%2"},
9949{"evststlt", 3, PPCSPE|PPCVLE, "efststlt %0,%1,%2"},
9950{"evststeq", 3, PPCSPE|PPCVLE, "efststeq %0,%1,%2"},
9951
9952/* SPE2 instructions which just are mapped to SPE2 */
9953{"evdotphsssi", 3, PPCSPE2, "evdotphssmi %0,%1,%2"},
9954{"evdotphsssia", 3, PPCSPE2, "evdotphssmia %0,%1,%2"},
9955{"evdotpwsssi", 3, PPCSPE2, "evdotpwssmi %0,%1,%2"},
9956{"evdotpwsssia", 3, PPCSPE2, "evdotpwssmia %0,%1,%2"}
252b5132
RH
9957};
9958
9959const int powerpc_num_macros =
9960 sizeof (powerpc_macros) / sizeof (powerpc_macros[0]);
74081948
AF
9961
9962/* SPE v2 instruction set from SPE2PIM Rev. 2 08/2011 */
9963const struct powerpc_opcode spe2_opcodes[] = {
9964{"evdotpwcssi", VX (4, 128), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9965{"evdotpwcsmi", VX (4, 129), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9966{"evdotpwcssfr", VX (4, 130), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9967{"evdotpwcssf", VX (4, 131), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9968{"evdotpwgasmf", VX (4, 136), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9969{"evdotpwxgasmf", VX (4, 137), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9970{"evdotpwgasmfr", VX (4, 138), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9971{"evdotpwxgasmfr", VX (4, 139), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9972{"evdotpwgssmf", VX (4, 140), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9973{"evdotpwxgssmf", VX (4, 141), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9974{"evdotpwgssmfr", VX (4, 142), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9975{"evdotpwxgssmfr", VX (4, 143), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9976{"evdotpwcssiaaw3", VX (4, 144), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9977{"evdotpwcsmiaaw3", VX (4, 145), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9978{"evdotpwcssfraaw3", VX (4, 146), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9979{"evdotpwcssfaaw3", VX (4, 147), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9980{"evdotpwgasmfaa3", VX (4, 152), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9981{"evdotpwxgasmfaa3", VX (4, 153), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9982{"evdotpwgasmfraa3", VX (4, 154), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9983{"evdotpwxgasmfraa3", VX (4, 155), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9984{"evdotpwgssmfaa3", VX (4, 156), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9985{"evdotpwxgssmfaa3", VX (4, 157), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9986{"evdotpwgssmfraa3", VX (4, 158), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9987{"evdotpwxgssmfraa3", VX (4, 159), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9988{"evdotpwcssia", VX (4, 160), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9989{"evdotpwcsmia", VX (4, 161), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9990{"evdotpwcssfra", VX (4, 162), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9991{"evdotpwcssfa", VX (4, 163), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9992{"evdotpwgasmfa", VX (4, 168), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9993{"evdotpwxgasmfa", VX (4, 169), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9994{"evdotpwgasmfra", VX (4, 170), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9995{"evdotpwxgasmfra", VX (4, 171), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9996{"evdotpwgssmfa", VX (4, 172), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9997{"evdotpwxgssmfa", VX (4, 173), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9998{"evdotpwgssmfra", VX (4, 174), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
9999{"evdotpwxgssmfra", VX (4, 175), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10000{"evdotpwcssiaaw", VX (4, 176), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10001{"evdotpwcsmiaaw", VX (4, 177), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10002{"evdotpwcssfraaw", VX (4, 178), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10003{"evdotpwcssfaaw", VX (4, 179), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10004{"evdotpwgasmfaa", VX (4, 184), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10005{"evdotpwxgasmfaa", VX (4, 185), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10006{"evdotpwgasmfraa", VX (4, 186), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10007{"evdotpwxgasmfraa", VX (4, 187), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10008{"evdotpwgssmfaa", VX (4, 188), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10009{"evdotpwxgssmfaa", VX (4, 189), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10010{"evdotpwgssmfraa", VX (4, 190), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10011{"evdotpwxgssmfraa", VX (4, 191), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10012{"evdotphihcssi", VX (4, 256), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10013{"evdotplohcssi", VX (4, 257), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10014{"evdotphihcssf", VX (4, 258), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10015{"evdotplohcssf", VX (4, 259), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10016{"evdotphihcsmi", VX (4, 264), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10017{"evdotplohcsmi", VX (4, 265), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10018{"evdotphihcssfr", VX (4, 266), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10019{"evdotplohcssfr", VX (4, 267), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10020{"evdotphihcssiaaw3", VX (4, 272), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10021{"evdotplohcssiaaw3", VX (4, 273), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10022{"evdotphihcssfaaw3", VX (4, 274), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10023{"evdotplohcssfaaw3", VX (4, 275), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10024{"evdotphihcsmiaaw3", VX (4, 280), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10025{"evdotplohcsmiaaw3", VX (4, 281), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10026{"evdotphihcssfraaw3", VX (4, 282), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10027{"evdotplohcssfraaw3", VX (4, 283), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10028{"evdotphihcssia", VX (4, 288), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10029{"evdotplohcssia", VX (4, 289), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10030{"evdotphihcssfa", VX (4, 290), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10031{"evdotplohcssfa", VX (4, 291), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10032{"evdotphihcsmia", VX (4, 296), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10033{"evdotplohcsmia", VX (4, 297), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10034{"evdotphihcssfra", VX (4, 298), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10035{"evdotplohcssfra", VX (4, 299), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10036{"evdotphihcssiaaw", VX (4, 304), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10037{"evdotplohcssiaaw", VX (4, 305), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10038{"evdotphihcssfaaw", VX (4, 306), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10039{"evdotplohcssfaaw", VX (4, 307), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10040{"evdotphihcsmiaaw", VX (4, 312), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10041{"evdotplohcsmiaaw", VX (4, 313), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10042{"evdotphihcssfraaw", VX (4, 314), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10043{"evdotplohcssfraaw", VX (4, 315), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10044{"evdotphausi", VX (4, 320), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10045{"evdotphassi", VX (4, 321), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10046{"evdotphasusi", VX (4, 322), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10047{"evdotphassf", VX (4, 323), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10048{"evdotphsssf", VX (4, 327), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10049{"evdotphaumi", VX (4, 328), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10050{"evdotphasmi", VX (4, 329), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10051{"evdotphasumi", VX (4, 330), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10052{"evdotphassfr", VX (4, 331), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10053{"evdotphssmi", VX (4, 333), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10054{"evdotphsssfr", VX (4, 335), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10055{"evdotphausiaaw3", VX (4, 336), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10056{"evdotphassiaaw3", VX (4, 337), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10057{"evdotphasusiaaw3", VX (4, 338), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10058{"evdotphassfaaw3", VX (4, 339), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10059{"evdotphsssiaaw3", VX (4, 341), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10060{"evdotphsssfaaw3", VX (4, 343), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10061{"evdotphaumiaaw3", VX (4, 344), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10062{"evdotphasmiaaw3", VX (4, 345), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10063{"evdotphasumiaaw3", VX (4, 346), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10064{"evdotphassfraaw3", VX (4, 347), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10065{"evdotphssmiaaw3", VX (4, 349), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10066{"evdotphsssfraaw3", VX (4, 351), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10067{"evdotphausia", VX (4, 352), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10068{"evdotphassia", VX (4, 353), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10069{"evdotphasusia", VX (4, 354), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10070{"evdotphassfa", VX (4, 355), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10071{"evdotphsssfa", VX (4, 359), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10072{"evdotphaumia", VX (4, 360), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10073{"evdotphasmia", VX (4, 361), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10074{"evdotphasumia", VX (4, 362), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10075{"evdotphassfra", VX (4, 363), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10076{"evdotphssmia", VX (4, 365), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10077{"evdotphsssfra", VX (4, 367), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10078{"evdotphausiaaw", VX (4, 368), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10079{"evdotphassiaaw", VX (4, 369), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10080{"evdotphasusiaaw", VX (4, 370), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10081{"evdotphassfaaw", VX (4, 371), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10082{"evdotphsssiaaw", VX (4, 373), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10083{"evdotphsssfaaw", VX (4, 375), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10084{"evdotphaumiaaw", VX (4, 376), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10085{"evdotphasmiaaw", VX (4, 377), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10086{"evdotphasumiaaw", VX (4, 378), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10087{"evdotphassfraaw", VX (4, 379), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10088{"evdotphssmiaaw", VX (4, 381), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10089{"evdotphsssfraaw", VX (4, 383), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10090{"evdotp4hgaumi", VX (4, 384), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10091{"evdotp4hgasmi", VX (4, 385), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10092{"evdotp4hgasumi", VX (4, 386), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10093{"evdotp4hgasmf", VX (4, 387), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10094{"evdotp4hgssmi", VX (4, 388), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10095{"evdotp4hgssmf", VX (4, 389), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10096{"evdotp4hxgasmi", VX (4, 390), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10097{"evdotp4hxgasmf", VX (4, 391), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10098{"evdotpbaumi", VX (4, 392), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10099{"evdotpbasmi", VX (4, 393), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10100{"evdotpbasumi", VX (4, 394), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10101{"evdotp4hxgssmi", VX (4, 398), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10102{"evdotp4hxgssmf", VX (4, 399), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10103{"evdotp4hgaumiaa3", VX (4, 400), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10104{"evdotp4hgasmiaa3", VX (4, 401), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10105{"evdotp4hgasumiaa3", VX (4, 402), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10106{"evdotp4hgasmfaa3", VX (4, 403), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10107{"evdotp4hgssmiaa3", VX (4, 404), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10108{"evdotp4hgssmfaa3", VX (4, 405), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10109{"evdotp4hxgasmiaa3", VX (4, 406), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10110{"evdotp4hxgasmfaa3", VX (4, 407), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10111{"evdotpbaumiaaw3", VX (4, 408), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10112{"evdotpbasmiaaw3", VX (4, 409), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10113{"evdotpbasumiaaw3", VX (4, 410), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10114{"evdotp4hxgssmiaa3", VX (4, 414), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10115{"evdotp4hxgssmfaa3", VX (4, 415), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10116{"evdotp4hgaumia", VX (4, 416), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10117{"evdotp4hgasmia", VX (4, 417), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10118{"evdotp4hgasumia", VX (4, 418), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10119{"evdotp4hgasmfa", VX (4, 419), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10120{"evdotp4hgssmia", VX (4, 420), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10121{"evdotp4hgssmfa", VX (4, 421), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10122{"evdotp4hxgasmia", VX (4, 422), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10123{"evdotp4hxgasmfa", VX (4, 423), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10124{"evdotpbaumia", VX (4, 424), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10125{"evdotpbasmia", VX (4, 425), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10126{"evdotpbasumia", VX (4, 426), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10127{"evdotp4hxgssmia", VX (4, 430), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10128{"evdotp4hxgssmfa", VX (4, 431), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10129{"evdotp4hgaumiaa", VX (4, 432), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10130{"evdotp4hgasmiaa", VX (4, 433), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10131{"evdotp4hgasumiaa", VX (4, 434), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10132{"evdotp4hgasmfaa", VX (4, 435), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10133{"evdotp4hgssmiaa", VX (4, 436), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10134{"evdotp4hgssmfaa", VX (4, 437), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10135{"evdotp4hxgasmiaa", VX (4, 438), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10136{"evdotp4hxgasmfaa", VX (4, 439), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10137{"evdotpbaumiaaw", VX (4, 440), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10138{"evdotpbasmiaaw", VX (4, 441), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10139{"evdotpbasumiaaw", VX (4, 442), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10140{"evdotp4hxgssmiaa", VX (4, 446), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10141{"evdotp4hxgssmfaa", VX (4, 447), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10142{"evdotpwausi", VX (4, 448), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10143{"evdotpwassi", VX (4, 449), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10144{"evdotpwasusi", VX (4, 450), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10145{"evdotpwaumi", VX (4, 456), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10146{"evdotpwasmi", VX (4, 457), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10147{"evdotpwasumi", VX (4, 458), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10148{"evdotpwssmi", VX (4, 461), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10149{"evdotpwausiaa3", VX (4, 464), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10150{"evdotpwassiaa3", VX (4, 465), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10151{"evdotpwasusiaa3", VX (4, 466), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10152{"evdotpwsssiaa3", VX (4, 469), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10153{"evdotpwaumiaa3", VX (4, 472), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10154{"evdotpwasmiaa3", VX (4, 473), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10155{"evdotpwasumiaa3", VX (4, 474), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10156{"evdotpwssmiaa3", VX (4, 477), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10157{"evdotpwausia", VX (4, 480), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10158{"evdotpwassia", VX (4, 481), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10159{"evdotpwasusia", VX (4, 482), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10160{"evdotpwaumia", VX (4, 488), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10161{"evdotpwasmia", VX (4, 489), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10162{"evdotpwasumia", VX (4, 490), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10163{"evdotpwssmia", VX (4, 493), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10164{"evdotpwausiaa", VX (4, 496), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10165{"evdotpwassiaa", VX (4, 497), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10166{"evdotpwasusiaa", VX (4, 498), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10167{"evdotpwsssiaa", VX (4, 501), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10168{"evdotpwaumiaa", VX (4, 504), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10169{"evdotpwasmiaa", VX (4, 505), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10170{"evdotpwasumiaa", VX (4, 506), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10171{"evdotpwssmiaa", VX (4, 509), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10172{"evaddib", VX (4, 515), VX_MASK, PPCSPE2, 0, {RD, RB, UIMM}},
10173{"evaddih", VX (4, 513), VX_MASK, PPCSPE2, 0, {RD, RB, UIMM}},
10174{"evsubifh", VX (4, 517), VX_MASK, PPCSPE2, 0, {RD, UIMM, RB}},
10175{"evsubifb", VX (4, 519), VX_MASK, PPCSPE2, 0, {RD, UIMM, RB}},
10176{"evabsb", VX_RB_CONST(4, 520, 2), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10177{"evabsh", VX_RB_CONST(4, 520, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10178{"evabsd", VX_RB_CONST(4, 520, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10179{"evabss", VX_RB_CONST(4, 520, 8), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10180{"evabsbs", VX_RB_CONST(4, 520, 10), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10181{"evabshs", VX_RB_CONST(4, 520, 12), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10182{"evabsds", VX_RB_CONST(4, 520, 14), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10183{"evnegwo", VX_RB_CONST(4, 521, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10184{"evnegb", VX_RB_CONST(4, 521, 2), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10185{"evnegbo", VX_RB_CONST(4, 521, 3), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10186{"evnegh", VX_RB_CONST(4, 521, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10187{"evnegho", VX_RB_CONST(4, 521, 5), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10188{"evnegd", VX_RB_CONST(4, 521, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10189{"evnegs", VX_RB_CONST(4, 521, 8), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10190{"evnegwos", VX_RB_CONST(4, 521, 9), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10191{"evnegbs", VX_RB_CONST(4, 521, 10), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10192{"evnegbos", VX_RB_CONST(4, 521, 11), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10193{"evneghs", VX_RB_CONST(4, 521, 12), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10194{"evneghos", VX_RB_CONST(4, 521, 13), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10195{"evnegds", VX_RB_CONST(4, 521, 14), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10196{"evextzb", VX_RB_CONST(4, 522, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10197{"evextsbh", VX_RB_CONST(4, 522, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10198{"evextsw", VX_RB_CONST(4, 523, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10199{"evrndwh", VX_RB_CONST(4, 524, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10200{"evrndhb", VX_RB_CONST(4, 524, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10201{"evrnddw", VX_RB_CONST(4, 524, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10202{"evrndwhus", VX_RB_CONST(4, 524, 8), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10203{"evrndwhss", VX_RB_CONST(4, 524, 9), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10204{"evrndhbus", VX_RB_CONST(4, 524, 12), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10205{"evrndhbss", VX_RB_CONST(4, 524, 13), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10206{"evrnddwus", VX_RB_CONST(4, 524, 14), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10207{"evrnddwss", VX_RB_CONST(4, 524, 15), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10208{"evrndwnh", VX_RB_CONST(4, 524, 16), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10209{"evrndhnb", VX_RB_CONST(4, 524, 20), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10210{"evrnddnw", VX_RB_CONST(4, 524, 22), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10211{"evrndwnhus", VX_RB_CONST(4, 524, 24), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10212{"evrndwnhss", VX_RB_CONST(4, 524, 25), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10213{"evrndhnbus", VX_RB_CONST(4, 524, 28), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10214{"evrndhnbss", VX_RB_CONST(4, 524, 29), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10215{"evrnddnwus", VX_RB_CONST(4, 524, 30), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10216{"evrnddnwss", VX_RB_CONST(4, 524, 31), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10217{"evcntlzh", VX_RB_CONST(4, 525, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10218{"evcntlsh", VX_RB_CONST(4, 526, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10219{"evpopcntb", VX_RB_CONST(4, 526, 26), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10220{"circinc", VX (4, 528), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10221{"evunpkhibui", VX_RB_CONST(4, 540, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10222{"evunpkhibsi", VX_RB_CONST(4, 540, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10223{"evunpkhihui", VX_RB_CONST(4, 540, 2), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10224{"evunpkhihsi", VX_RB_CONST(4, 540, 3), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10225{"evunpklobui", VX_RB_CONST(4, 540, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10226{"evunpklobsi", VX_RB_CONST(4, 540, 5), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10227{"evunpklohui", VX_RB_CONST(4, 540, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10228{"evunpklohsi", VX_RB_CONST(4, 540, 7), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10229{"evunpklohf", VX_RB_CONST(4, 540, 8), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10230{"evunpkhihf", VX_RB_CONST(4, 540, 9), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10231{"evunpklowgsf", VX_RB_CONST(4, 540, 12), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10232{"evunpkhiwgsf", VX_RB_CONST(4, 540, 13), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10233{"evsatsduw", VX_RB_CONST(4, 540, 16), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10234{"evsatsdsw", VX_RB_CONST(4, 540, 17), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10235{"evsatshub", VX_RB_CONST(4, 540, 18), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10236{"evsatshsb", VX_RB_CONST(4, 540, 19), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10237{"evsatuwuh", VX_RB_CONST(4, 540, 20), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10238{"evsatswsh", VX_RB_CONST(4, 540, 21), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10239{"evsatswuh", VX_RB_CONST(4, 540, 22), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10240{"evsatuhub", VX_RB_CONST(4, 540, 23), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10241{"evsatuduw", VX_RB_CONST(4, 540, 24), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10242{"evsatuwsw", VX_RB_CONST(4, 540, 25), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10243{"evsatshuh", VX_RB_CONST(4, 540, 26), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10244{"evsatuhsh", VX_RB_CONST(4, 540, 27), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10245{"evsatswuw", VX_RB_CONST(4, 540, 28), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10246{"evsatswgsdf", VX_RB_CONST(4, 540, 29), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10247{"evsatsbub", VX_RB_CONST(4, 540, 30), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10248{"evsatubsb", VX_RB_CONST(4, 540, 31), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10249{"evmaxhpuw", VX_RB_CONST(4, 541, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10250{"evmaxhpsw", VX_RB_CONST(4, 541, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10251{"evmaxbpuh", VX_RB_CONST(4, 541, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10252{"evmaxbpsh", VX_RB_CONST(4, 541, 5), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10253{"evmaxwpud", VX_RB_CONST(4, 541, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10254{"evmaxwpsd", VX_RB_CONST(4, 541, 7), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10255{"evminhpuw", VX_RB_CONST(4, 541, 8), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10256{"evminhpsw", VX_RB_CONST(4, 541, 9), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10257{"evminbpuh", VX_RB_CONST(4, 541, 12), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10258{"evminbpsh", VX_RB_CONST(4, 541, 13), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10259{"evminwpud", VX_RB_CONST(4, 541, 14), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10260{"evminwpsd", VX_RB_CONST(4, 541, 15), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10261{"evmaxmagws", VX (4, 543), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10262{"evsl", VX (4, 549), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10263{"evsli", VX (4, 551), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM}},
10264{"evsplatie", VX_RB_CONST (4, 553, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10265{"evsplatib", VX_RB_CONST (4, 553, 2), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10266{"evsplatibe", VX_RB_CONST (4, 553, 3), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10267{"evsplatih", VX_RB_CONST (4, 553, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10268{"evsplatihe", VX_RB_CONST (4, 553, 5), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10269{"evsplatid", VX_RB_CONST (4, 553, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10270{"evsplatia", VX_RB_CONST (4, 553, 16), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10271{"evsplatiea", VX_RB_CONST (4, 553, 17), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10272{"evsplatiba", VX_RB_CONST (4, 553, 18), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10273{"evsplatibea", VX_RB_CONST (4, 553, 19), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10274{"evsplatiha", VX_RB_CONST (4, 553, 20), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10275{"evsplatihea", VX_RB_CONST (4, 553, 21), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10276{"evsplatida", VX_RB_CONST (4, 553, 22), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10277{"evsplatfio", VX_RB_CONST (4, 555, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10278{"evsplatfib", VX_RB_CONST (4, 555, 2), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10279{"evsplatfibo", VX_RB_CONST (4, 555, 3), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10280{"evsplatfih", VX_RB_CONST (4, 555, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10281{"evsplatfiho", VX_RB_CONST (4, 555, 5), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10282{"evsplatfid", VX_RB_CONST (4, 555, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10283{"evsplatfia", VX_RB_CONST (4, 555, 16), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10284{"evsplatfioa", VX_RB_CONST (4, 555, 17), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10285{"evsplatfiba", VX_RB_CONST (4, 555, 18), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10286{"evsplatfiboa", VX_RB_CONST (4, 555, 19), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10287{"evsplatfiha", VX_RB_CONST (4, 555, 20), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10288{"evsplatfihoa", VX_RB_CONST (4, 555, 21), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10289{"evsplatfida", VX_RB_CONST (4, 555, 22), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, SIMM}},
10290{"evcmpgtdu", VX_SPE_CRFD (4, 560, 1), VX_SPE_CRFD_MASK, PPCSPE2, 0, {CRFD, RA, RB}},
10291{"evcmpgtds", VX_SPE_CRFD (4, 561, 1), VX_SPE_CRFD_MASK, PPCSPE2, 0, {CRFD, RA, RB}},
10292{"evcmpltdu", VX_SPE_CRFD (4, 562, 1), VX_SPE_CRFD_MASK, PPCSPE2, 0, {CRFD, RA, RB}},
10293{"evcmpltds", VX_SPE_CRFD (4, 563, 1), VX_SPE_CRFD_MASK, PPCSPE2, 0, {CRFD, RA, RB}},
10294{"evcmpeqd", VX_SPE_CRFD (4, 564, 1), VX_SPE_CRFD_MASK, PPCSPE2, 0, {CRFD, RA, RB}},
10295{"evswapbhilo", VX (4, 568), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10296{"evswapblohi", VX (4, 569), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10297{"evswaphhilo", VX (4, 570), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10298{"evswaphlohi", VX (4, 571), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10299{"evswaphe", VX (4, 572), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10300{"evswaphhi", VX (4, 573), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10301{"evswaphlo", VX (4, 574), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10302{"evswapho", VX (4, 575), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10303{"evinsb", VX (4, 584), VX_MASK_DDD, PPCSPE2, 0, {RD, RA, DDD, BBB}},
10304{"evxtrb", VX (4, 586), VX_MASK_DDD, PPCSPE2, 0, {RD, RA, DDD, BBB}},
10305{"evsplath", VX_SPE2_HH (4, 588, 0, 0), VX_SPE2_HH_MASK, PPCSPE2, 0, {RD, RA, HH}},
10306{"evsplatb", VX_SPE2_SPLATB (4, 588, 2), VX_SPE2_SPLATB_MASK, PPCSPE2, 0, {RD, RA, BBB}},
10307{"evinsh", VX_SPE2_DDHH (4, 589, 0), VX_SPE2_DDHH_MASK, PPCSPE2, 0, {RD, RA, DD, HH}},
10308{"evclrbe", VX_SPE2_CLR (4, 590, 0), VX_SPE2_CLR_MASK, PPCSPE2, 0, {RD, RA, MMMM}},
10309{"evclrbo", VX_SPE2_CLR (4, 590, 1), VX_SPE2_CLR_MASK, PPCSPE2, 0, {RD, RA, MMMM}},
10310{"evclrh", VX_SPE2_CLR (4, 591, 1), VX_SPE2_CLR_MASK, PPCSPE2, 0, {RD, RA, MMMM}},
10311{"evxtrh", VX_SPE2_DDHH (4, 591, 0), VX_SPE2_DDHH_MASK, PPCSPE2, 0, {RD, RA, DD, HH}},
10312{"evselbitm0", VX (4, 592), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10313{"evselbitm1", VX (4, 593), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10314{"evselbit", VX (4, 594), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10315{"evperm", VX (4, 596), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10316{"evperm2", VX (4, 597), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10317{"evperm3", VX (4, 598), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10318{"evxtrd", VX (4, 600), VX_OFF_SPE2_MASK, PPCSPE2, 0, {RD, RA, RB, VX_OFF_SPE2}},
10319{"evsrbu", VX (4, 608), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10320{"evsrbs", VX (4, 609), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10321{"evsrbiu", VX (4, 610), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT8}},
10322{"evsrbis", VX (4, 611), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT8}},
10323{"evslb", VX (4, 612), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10324{"evrlb", VX (4, 613), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10325{"evslbi", VX (4, 614), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT8}},
10326{"evrlbi", VX (4, 615), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT8}},
10327{"evsrhu", VX (4, 616), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10328{"evsrhs", VX (4, 617), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10329{"evsrhiu", VX (4, 618), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT16}},
10330{"evsrhis", VX (4, 619), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT16}},
10331{"evslh", VX (4, 620), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10332{"evrlh", VX (4, 621), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10333{"evslhi", VX (4, 622), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT16}},
10334{"evrlhi", VX (4, 623), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM_LT16}},
10335{"evsru", VX (4, 624), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10336{"evsrs", VX (4, 625), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10337{"evsriu", VX (4, 626), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM}},
10338{"evsris", VX (4, 627), VX_MASK, PPCSPE2, 0, {RD, RA, EVUIMM}},
10339{"evlvsl", VX (4, 628), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10340{"evlvsr", VX (4, 629), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10341{"evsroiu", VX_SPE2_OCTET (4, 631, 0), VX_SPE2_OCTET_MASK, PPCSPE2, 0, {RD, RA, NNN}},
10342{"evsrois", VX_SPE2_OCTET (4, 631, 1), VX_SPE2_OCTET_MASK, PPCSPE2, 0, {RD, RA, NNN}},
10343{"evsloi", VX_SPE2_OCTET (4, 631, 2), VX_SPE2_OCTET_MASK, PPCSPE2, 0, {RD, RA, NNN}},
10344{"evldbx", VX (4, 774), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10345{"evldb", VX (4, 775), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_8, RA}},
10346{"evlhhsplathx", VX (4, 778), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10347{"evlhhsplath", VX (4, 779), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_2, RA}},
10348{"evlwbsplatwx", VX (4, 786), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10349{"evlwbsplatw", VX (4, 787), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4, RA}},
10350{"evlwhsplatwx", VX (4, 794), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10351{"evlwhsplatw", VX (4, 795), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4, RA}},
10352{"evlbbsplatbx", VX (4, 798), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10353{"evlbbsplatb", VX (4, 799), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_1, RA}},
10354{"evstdbx", VX (4, 806), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10355{"evstdb", VX (4, 807), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_8, RA}},
10356{"evlwbex", VX (4, 810), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10357{"evlwbe", VX (4, 811), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4, RA}},
10358{"evlwboux", VX (4, 812), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10359{"evlwbou", VX (4, 813), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4, RA}},
10360{"evlwbosx", VX (4, 814), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10361{"evlwbos", VX (4, 815), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4, RA}},
10362{"evstwbex", VX (4, 818), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10363{"evstwbe", VX (4, 819), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4, RA}},
10364{"evstwbox", VX (4, 822), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10365{"evstwbo", VX (4, 823), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4, RA}},
10366{"evstwbx", VX (4, 826), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10367{"evstwb", VX (4, 827), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4, RA}},
10368{"evsthbx", VX (4, 830), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10369{"evsthb", VX (4, 831), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_2, RA}},
10370{"evlddmx", VX (4, 832), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10371{"evlddu", VX (4, 833), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_8_EX0, RA}},
10372{"evldwmx", VX (4, 834), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10373{"evldwu", VX (4, 835), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_8_EX0, RA}},
10374{"evldhmx", VX (4, 836), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10375{"evldhu", VX (4, 837), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_8_EX0, RA}},
10376{"evldbmx", VX (4, 838), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10377{"evldbu", VX (4, 839), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_8_EX0, RA}},
10378{"evlhhesplatmx", VX (4, 840), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10379{"evlhhesplatu", VX (4, 841), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_2_EX0, RA}},
10380{"evlhhsplathmx", VX (4, 842), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10381{"evlhhsplathu", VX (4, 843), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_2_EX0, RA}},
10382{"evlhhousplatmx", VX (4, 844), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10383{"evlhhousplatu", VX (4, 845), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_2_EX0, RA}},
10384{"evlhhossplatmx", VX (4, 846), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10385{"evlhhossplatu", VX (4, 847), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_2_EX0, RA}},
10386{"evlwhemx", VX (4, 848), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10387{"evlwheu", VX (4, 849), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10388{"evlwbsplatwmx", VX (4, 850), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10389{"evlwbsplatwu", VX (4, 851), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10390{"evlwhoumx", VX (4, 852), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10391{"evlwhouu", VX (4, 853), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10392{"evlwhosmx", VX (4, 854), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10393{"evlwhosu", VX (4, 855), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10394{"evlwwsplatmx", VX (4, 856), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10395{"evlwwsplatu", VX (4, 857), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10396{"evlwhsplatwmx", VX (4, 858), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10397{"evlwhsplatwu", VX (4, 859), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10398{"evlwhsplatmx", VX (4, 860), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10399{"evlwhsplatu", VX (4, 861), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10400{"evlbbsplatbmx", VX (4, 862), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10401{"evlbbsplatbu", VX (4, 863), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_1_EX0, RA}},
10402{"evstddmx", VX (4, 864), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10403{"evstddu", VX (4, 865), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_8_EX0, RA}},
10404{"evstdwmx", VX (4, 866), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10405{"evstdwu", VX (4, 867), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_8_EX0, RA}},
10406{"evstdhmx", VX (4, 868), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10407{"evstdhu", VX (4, 869), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_8_EX0, RA}},
10408{"evstdbmx", VX (4, 870), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10409{"evstdbu", VX (4, 871), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_8_EX0, RA}},
10410{"evlwbemx", VX (4, 874), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10411{"evlwbeu", VX (4, 875), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10412{"evlwboumx", VX (4, 876), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10413{"evlwbouu", VX (4, 877), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10414{"evlwbosmx", VX (4, 878), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10415{"evlwbosu", VX (4, 879), VX_MASK, PPCSPE2, 0, {RD, EVUIMM_4_EX0, RA}},
10416{"evstwhemx", VX (4, 880), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10417{"evstwheu", VX (4, 881), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10418{"evstwbemx", VX (4, 882), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10419{"evstwbeu", VX (4, 883), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10420{"evstwhomx", VX (4, 884), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10421{"evstwhou", VX (4, 885), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10422{"evstwbomx", VX (4, 886), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10423{"evstwbou", VX (4, 887), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10424{"evstwwemx", VX (4, 888), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10425{"evstwweu", VX (4, 889), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10426{"evstwbmx", VX (4, 890), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10427{"evstwbu", VX (4, 891), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10428{"evstwwomx", VX (4, 892), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10429{"evstwwou", VX (4, 893), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_4_EX0, RA}},
10430{"evsthbmx", VX (4, 894), VX_MASK, PPCSPE2, 0, {RS, RA, RB}},
10431{"evsthbu", VX (4, 895), VX_MASK, PPCSPE2, 0, {RS, EVUIMM_2_EX0, RA}},
10432{"evmhusi", VX (4, 1024), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10433{"evmhssi", VX (4, 1025), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10434{"evmhsusi", VX (4, 1026), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10435{"evmhssf", VX (4, 1028), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10436{"evmhumi", VX (4, 1029), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10437{"evmhssfr", VX (4, 1030), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10438{"evmhesumi", VX (4, 1034), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10439{"evmhosumi", VX (4, 1038), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10440{"evmbeumi", VX (4, 1048), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10441{"evmbesmi", VX (4, 1049), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10442{"evmbesumi", VX (4, 1050), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10443{"evmboumi", VX (4, 1052), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10444{"evmbosmi", VX (4, 1053), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10445{"evmbosumi", VX (4, 1054), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10446{"evmhesumia", VX (4, 1066), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10447{"evmhosumia", VX (4, 1070), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10448{"evmbeumia", VX (4, 1080), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10449{"evmbesmia", VX (4, 1081), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10450{"evmbesumia", VX (4, 1082), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10451{"evmboumia", VX (4, 1084), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10452{"evmbosmia", VX (4, 1085), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10453{"evmbosumia", VX (4, 1086), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10454{"evmwusiw", VX (4, 1088), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10455{"evmwssiw", VX (4, 1089), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10456{"evmwhssfr", VX (4, 1094), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10457{"evmwehgsmfr", VX (4, 1110), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10458{"evmwehgsmf", VX (4, 1111), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10459{"evmwohgsmfr", VX (4, 1118), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10460{"evmwohgsmf", VX (4, 1119), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10461{"evmwhssfra", VX (4, 1126), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10462{"evmwehgsmfra", VX (4, 1142), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10463{"evmwehgsmfa", VX (4, 1143), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10464{"evmwohgsmfra", VX (4, 1150), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10465{"evmwohgsmfa", VX (4, 1151), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10466{"evaddusiaa", VX_RB_CONST(4, 1152, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10467{"evaddssiaa", VX_RB_CONST(4, 1153, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10468{"evsubfusiaa", VX_RB_CONST(4, 1154, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10469{"evsubfssiaa", VX_RB_CONST(4, 1155, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10470{"evaddsmiaa", VX_RB_CONST(4, 1156, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10471{"evsubfsmiaa", VX_RB_CONST(4, 1158, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10472{"evaddh", VX (4, 1160), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10473{"evaddhss", VX (4, 1161), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10474{"evsubfh", VX (4, 1162), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10475{"evsubfhss", VX (4, 1163), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10476{"evaddhx", VX (4, 1164), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10477{"evaddhxss", VX (4, 1165), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10478{"evsubfhx", VX (4, 1166), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10479{"evsubfhxss", VX (4, 1167), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10480{"evaddd", VX (4, 1168), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10481{"evadddss", VX (4, 1169), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10482{"evsubfd", VX (4, 1170), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10483{"evsubfdss", VX (4, 1171), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10484{"evaddb", VX (4, 1172), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10485{"evaddbss", VX (4, 1173), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10486{"evsubfb", VX (4, 1174), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10487{"evsubfbss", VX (4, 1175), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10488{"evaddsubfh", VX (4, 1176), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10489{"evaddsubfhss", VX (4, 1177), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10490{"evsubfaddh", VX (4, 1178), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10491{"evsubfaddhss", VX (4, 1179), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10492{"evaddsubfhx", VX (4, 1180), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10493{"evaddsubfhxss", VX (4, 1181), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10494{"evsubfaddhx", VX (4, 1182), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10495{"evsubfaddhxss", VX (4, 1183), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10496{"evadddus", VX (4, 1184), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10497{"evaddbus", VX (4, 1185), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10498{"evsubfdus", VX (4, 1186), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10499{"evsubfbus", VX (4, 1187), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10500{"evaddwus", VX (4, 1188), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10501{"evaddwxus", VX (4, 1189), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10502{"evsubfwus", VX (4, 1190), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10503{"evsubfwxus", VX (4, 1191), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10504{"evadd2subf2h", VX (4, 1192), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10505{"evadd2subf2hss", VX (4, 1193), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10506{"evsubf2add2h", VX (4, 1194), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10507{"evsubf2add2hss", VX (4, 1195), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10508{"evaddhus", VX (4, 1196), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10509{"evaddhxus", VX (4, 1197), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10510{"evsubfhus", VX (4, 1198), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10511{"evsubfhxus", VX (4, 1199), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10512{"evaddwss", VX (4, 1201), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10513{"evsubfwss", VX (4, 1203), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10514{"evaddwx", VX (4, 1204), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10515{"evaddwxss", VX (4, 1205), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10516{"evsubfwx", VX (4, 1206), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10517{"evsubfwxss", VX (4, 1207), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10518{"evaddsubfw", VX (4, 1208), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10519{"evaddsubfwss", VX (4, 1209), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10520{"evsubfaddw", VX (4, 1210), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10521{"evsubfaddwss", VX (4, 1211), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10522{"evaddsubfwx", VX (4, 1212), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10523{"evaddsubfwxss", VX (4, 1213), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10524{"evsubfaddwx", VX (4, 1214), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10525{"evsubfaddwxss", VX (4, 1215), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10526{"evmar", VX_SPE2_EVMAR (4, 1220), VX_SPE2_EVMAR_MASK, PPCSPE2, 0, {RD}},
10527{"evsumwu", VX_RB_CONST(4, 1221, 0), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10528{"evsumws", VX_RB_CONST(4, 1221, 1), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10529{"evsum4bu", VX_RB_CONST(4, 1221, 2), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10530{"evsum4bs", VX_RB_CONST(4, 1221, 3), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10531{"evsum2hu", VX_RB_CONST(4, 1221, 4), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10532{"evsum2hs", VX_RB_CONST(4, 1221, 5), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10533{"evdiff2his", VX_RB_CONST(4, 1221, 6), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10534{"evsum2his", VX_RB_CONST(4, 1221, 7), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10535{"evsumwua", VX_RB_CONST(4, 1221, 16), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10536{"evsumwsa", VX_RB_CONST(4, 1221, 17), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10537{"evsum4bua", VX_RB_CONST(4, 1221, 18), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10538{"evsum4bsa", VX_RB_CONST(4, 1221, 19), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10539{"evsum2hua", VX_RB_CONST(4, 1221, 20), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10540{"evsum2hsa", VX_RB_CONST(4, 1221, 21), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10541{"evdiff2hisa", VX_RB_CONST(4, 1221, 22), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10542{"evsum2hisa", VX_RB_CONST(4, 1221, 23), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10543{"evsumwuaa", VX_RB_CONST(4, 1221, 24), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10544{"evsumwsaa", VX_RB_CONST(4, 1221, 25), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10545{"evsum4buaaw", VX_RB_CONST(4, 1221, 26), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10546{"evsum4bsaaw", VX_RB_CONST(4, 1221, 27), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10547{"evsum2huaaw", VX_RB_CONST(4, 1221, 28), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10548{"evsum2hsaaw", VX_RB_CONST(4, 1221, 29), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10549{"evdiff2hisaaw", VX_RB_CONST(4, 1221, 30), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10550{"evsum2hisaaw", VX_RB_CONST(4, 1221, 31), VX_RB_CONST_MASK, PPCSPE2, 0, {RD, RA}},
10551{"evdivwsf", VX (4, 1228), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10552{"evdivwuf", VX (4, 1229), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10553{"evdivs", VX (4, 1230), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10554{"evdivu", VX (4, 1231), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10555{"evaddwegsi", VX (4, 1232), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10556{"evaddwegsf", VX (4, 1233), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10557{"evsubfwegsi", VX (4, 1234), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10558{"evsubfwegsf", VX (4, 1235), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10559{"evaddwogsi", VX (4, 1236), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10560{"evaddwogsf", VX (4, 1237), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10561{"evsubfwogsi", VX (4, 1238), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10562{"evsubfwogsf", VX (4, 1239), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10563{"evaddhhiuw", VX (4, 1240), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10564{"evaddhhisw", VX (4, 1241), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10565{"evsubfhhiuw", VX (4, 1242), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10566{"evsubfhhisw", VX (4, 1243), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10567{"evaddhlouw", VX (4, 1244), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10568{"evaddhlosw", VX (4, 1245), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10569{"evsubfhlouw", VX (4, 1246), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10570{"evsubfhlosw", VX (4, 1247), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10571{"evmhesusiaaw", VX (4, 1282), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10572{"evmhosusiaaw", VX (4, 1286), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10573{"evmhesumiaaw", VX (4, 1290), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10574{"evmhosumiaaw", VX (4, 1294), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10575{"evmbeusiaah", VX (4, 1296), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10576{"evmbessiaah", VX (4, 1297), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10577{"evmbesusiaah", VX (4, 1298), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10578{"evmbousiaah", VX (4, 1300), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10579{"evmbossiaah", VX (4, 1301), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10580{"evmbosusiaah", VX (4, 1302), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10581{"evmbeumiaah", VX (4, 1304), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10582{"evmbesmiaah", VX (4, 1305), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10583{"evmbesumiaah", VX (4, 1306), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10584{"evmboumiaah", VX (4, 1308), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10585{"evmbosmiaah", VX (4, 1309), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10586{"evmbosumiaah", VX (4, 1310), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10587{"evmwlusiaaw3", VX (4, 1346), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10588{"evmwlssiaaw3", VX (4, 1347), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10589{"evmwhssfraaw3", VX (4, 1348), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10590{"evmwhssfaaw3", VX (4, 1349), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10591{"evmwhssfraaw", VX (4, 1350), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10592{"evmwhssfaaw", VX (4, 1351), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10593{"evmwlumiaaw3", VX (4, 1354), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10594{"evmwlsmiaaw3", VX (4, 1355), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10595{"evmwusiaa", VX (4, 1360), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10596{"evmwssiaa", VX (4, 1361), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10597{"evmwehgsmfraa", VX (4, 1366), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10598{"evmwehgsmfaa", VX (4, 1367), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10599{"evmwohgsmfraa", VX (4, 1374), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10600{"evmwohgsmfaa", VX (4, 1375), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10601{"evmhesusianw", VX (4, 1410), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10602{"evmhosusianw", VX (4, 1414), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10603{"evmhesumianw", VX (4, 1418), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10604{"evmhosumianw", VX (4, 1422), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10605{"evmbeusianh", VX (4, 1424), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10606{"evmbessianh", VX (4, 1425), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10607{"evmbesusianh", VX (4, 1426), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10608{"evmbousianh", VX (4, 1428), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10609{"evmbossianh", VX (4, 1429), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10610{"evmbosusianh", VX (4, 1430), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10611{"evmbeumianh", VX (4, 1432), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10612{"evmbesmianh", VX (4, 1433), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10613{"evmbesumianh", VX (4, 1434), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10614{"evmboumianh", VX (4, 1436), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10615{"evmbosmianh", VX (4, 1437), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10616{"evmbosumianh", VX (4, 1438), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10617{"evmwlusianw3", VX (4, 1474), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10618{"evmwlssianw3", VX (4, 1475), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10619{"evmwhssfranw3", VX (4, 1476), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10620{"evmwhssfanw3", VX (4, 1477), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10621{"evmwhssfranw", VX (4, 1478), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10622{"evmwhssfanw", VX (4, 1479), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10623{"evmwlumianw3", VX (4, 1482), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10624{"evmwlsmianw3", VX (4, 1483), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10625{"evmwusian", VX (4, 1488), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10626{"evmwssian", VX (4, 1489), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10627{"evmwehgsmfran", VX (4, 1494), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10628{"evmwehgsmfan", VX (4, 1495), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10629{"evmwohgsmfran", VX (4, 1502), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10630{"evmwohgsmfan", VX (4, 1503), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10631{"evseteqb", VX (4, 1536), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10632{"evseteqb.", VX (4, 1537), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10633{"evseteqh", VX (4, 1538), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10634{"evseteqh.", VX (4, 1539), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10635{"evseteqw", VX (4, 1540), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10636{"evseteqw.", VX (4, 1541), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10637{"evsetgthu", VX (4, 1544), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10638{"evsetgthu.", VX (4, 1545), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10639{"evsetgths", VX (4, 1546), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10640{"evsetgths.", VX (4, 1547), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10641{"evsetgtwu", VX (4, 1548), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10642{"evsetgtwu.", VX (4, 1549), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10643{"evsetgtws", VX (4, 1550), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10644{"evsetgtws.", VX (4, 1551), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10645{"evsetgtbu", VX (4, 1552), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10646{"evsetgtbu.", VX (4, 1553), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10647{"evsetgtbs", VX (4, 1554), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10648{"evsetgtbs.", VX (4, 1555), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10649{"evsetltbu", VX (4, 1556), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10650{"evsetltbu.", VX (4, 1557), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10651{"evsetltbs", VX (4, 1558), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10652{"evsetltbs.", VX (4, 1559), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10653{"evsetlthu", VX (4, 1560), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10654{"evsetlthu.", VX (4, 1561), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10655{"evsetlths", VX (4, 1562), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10656{"evsetlths.", VX (4, 1563), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10657{"evsetltwu", VX (4, 1564), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10658{"evsetltwu.", VX (4, 1565), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10659{"evsetltws", VX (4, 1566), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10660{"evsetltws.", VX (4, 1567), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10661{"evsaduw", VX (4, 1568), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10662{"evsadsw", VX (4, 1569), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10663{"evsad4ub", VX (4, 1570), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10664{"evsad4sb", VX (4, 1571), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10665{"evsad2uh", VX (4, 1572), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10666{"evsad2sh", VX (4, 1573), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10667{"evsaduwa", VX (4, 1576), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10668{"evsadswa", VX (4, 1577), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10669{"evsad4uba", VX (4, 1578), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10670{"evsad4sba", VX (4, 1579), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10671{"evsad2uha", VX (4, 1580), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10672{"evsad2sha", VX (4, 1581), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10673{"evabsdifuw", VX (4, 1584), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10674{"evabsdifsw", VX (4, 1585), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10675{"evabsdifub", VX (4, 1586), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10676{"evabsdifsb", VX (4, 1587), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10677{"evabsdifuh", VX (4, 1588), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10678{"evabsdifsh", VX (4, 1589), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10679{"evsaduwaa", VX (4, 1592), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10680{"evsadswaa", VX (4, 1593), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10681{"evsad4ubaaw", VX (4, 1594), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10682{"evsad4sbaaw", VX (4, 1595), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10683{"evsad2uhaaw", VX (4, 1596), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10684{"evsad2shaaw", VX (4, 1597), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10685{"evpkshubs", VX (4, 1600), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10686{"evpkshsbs", VX (4, 1601), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10687{"evpkswuhs", VX (4, 1602), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10688{"evpkswshs", VX (4, 1603), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10689{"evpkuhubs", VX (4, 1604), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10690{"evpkuwuhs", VX (4, 1605), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10691{"evpkswshilvs", VX (4, 1606), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10692{"evpkswgshefrs", VX (4, 1607), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10693{"evpkswshfrs", VX (4, 1608), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10694{"evpkswshilvfrs", VX (4, 1609), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10695{"evpksdswfrs", VX (4, 1610), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10696{"evpksdshefrs", VX (4, 1611), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10697{"evpkuduws", VX (4, 1612), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10698{"evpksdsws", VX (4, 1613), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10699{"evpkswgswfrs", VX (4, 1614), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10700{"evilveh", VX (4, 1616), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10701{"evilveoh", VX (4, 1617), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10702{"evilvhih", VX (4, 1618), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10703{"evilvhiloh", VX (4, 1619), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10704{"evilvloh", VX (4, 1620), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10705{"evilvlohih", VX (4, 1621), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10706{"evilvoeh", VX (4, 1622), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10707{"evilvoh", VX (4, 1623), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10708{"evdlveb", VX (4, 1624), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10709{"evdlveh", VX (4, 1625), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10710{"evdlveob", VX (4, 1626), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10711{"evdlveoh", VX (4, 1627), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10712{"evdlvob", VX (4, 1628), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10713{"evdlvoh", VX (4, 1629), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10714{"evdlvoeb", VX (4, 1630), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10715{"evdlvoeh", VX (4, 1631), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10716{"evmaxbu", VX (4, 1632), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10717{"evmaxbs", VX (4, 1633), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10718{"evmaxhu", VX (4, 1634), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10719{"evmaxhs", VX (4, 1635), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10720{"evmaxwu", VX (4, 1636), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10721{"evmaxws", VX (4, 1637), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10722{"evmaxdu", VX (4, 1638), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10723{"evmaxds", VX (4, 1639), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10724{"evminbu", VX (4, 1640), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10725{"evminbs", VX (4, 1641), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10726{"evminhu", VX (4, 1642), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10727{"evminhs", VX (4, 1643), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10728{"evminwu", VX (4, 1644), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10729{"evminws", VX (4, 1645), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10730{"evmindu", VX (4, 1646), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10731{"evminds", VX (4, 1647), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10732{"evavgwu", VX (4, 1648), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10733{"evavgws", VX (4, 1649), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10734{"evavgbu", VX (4, 1650), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10735{"evavgbs", VX (4, 1651), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10736{"evavghu", VX (4, 1652), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10737{"evavghs", VX (4, 1653), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10738{"evavgdu", VX (4, 1654), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10739{"evavgds", VX (4, 1655), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10740{"evavgwur", VX (4, 1656), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10741{"evavgwsr", VX (4, 1657), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10742{"evavgbur", VX (4, 1658), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10743{"evavgbsr", VX (4, 1659), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10744{"evavghur", VX (4, 1660), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10745{"evavghsr", VX (4, 1661), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10746{"evavgdur", VX (4, 1662), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10747{"evavgdsr", VX (4, 1663), VX_MASK, PPCSPE2, 0, {RD, RA, RB}},
10748};
10749
2ceb7719 10750const unsigned int spe2_num_opcodes =
74081948 10751 sizeof (spe2_opcodes) / sizeof (spe2_opcodes[0]);