]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/bfin/sim-main.h
sim: mips: switch to common WITH_TRACE_ANY_P
[thirdparty/binutils-gdb.git] / sim / bfin / sim-main.h
CommitLineData
ef016f83
MF
1/* Simulator for Analog Devices Blackfin processors.
2
32d0add0 3 Copyright (C) 2005-2015 Free Software Foundation, Inc.
ef016f83
MF
4 Contributed by Analog Devices, Inc.
5
6 This file is part of simulators.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20
21#ifndef _BFIN_MAIN_SIM_H_
22#define _BFIN_MAIN_SIM_H_
23
24#include "sim-basics.h"
25#include "sim-signal.h"
26
20bca71d
MF
27/* TODO: Delete this. Need to convert bu32/etc... to common sim types
28 and unwind the bfin-sim.h/machs.h include below first though. */
ef016f83
MF
29typedef struct _sim_cpu SIM_CPU;
30
31#include "bfin-sim.h"
32
33#include "machs.h"
34
35#include "sim-base.h"
36
37struct _sim_cpu {
38 /* ... simulator specific members ... */
39 struct bfin_cpu_state state;
40 sim_cpu_base base;
41};
42#define BFIN_CPU_STATE ((cpu)->state)
43
44struct sim_state {
45 sim_cpu *cpu[MAX_NR_PROCESSORS];
78e9aa70 46
ef016f83
MF
47 /* ... simulator specific members ... */
48 struct bfin_board_data board;
49#define STATE_BOARD_DATA(sd) (&(sd)->board)
50 sim_state_base base;
51};
52
53#include "sim-config.h"
54#include "sim-types.h"
55#include "sim-engine.h"
56#include "sim-options.h"
ef016f83
MF
57#include "dv-bfin_trace.h"
58
59#undef MAX
60#undef MIN
61#undef CLAMP
62#undef ALIGN
63#define MAX(a, b) ((a) > (b) ? (a) : (b))
64#define MIN(a, b) ((a) < (b) ? (a) : (b))
65#define CLAMP(a, b, c) MIN (MAX (a, b), c)
66#define ALIGN(addr, size) (((addr) + ((size)-1)) & ~((size)-1))
67
68#define MAYBE_TRACE(type, cpu, fmt, ...) \
69 do { \
70 if (TRACE_##type##_P (cpu)) \
71 trace_generic (CPU_STATE (cpu), cpu, TRACE_##type##_IDX, \
72 fmt, ## __VA_ARGS__); \
73 } while (0)
74#define TRACE_INSN(cpu, fmt, ...) MAYBE_TRACE (INSN, cpu, fmt, ## __VA_ARGS__)
75#define TRACE_DECODE(cpu, fmt, ...) MAYBE_TRACE (DECODE, cpu, fmt, ## __VA_ARGS__)
76#define TRACE_EXTRACT(cpu, fmt, ...) MAYBE_TRACE (EXTRACT, cpu, fmt, ## __VA_ARGS__)
ea1f7d4c 77#define TRACE_SYSCALL(cpu, fmt, ...) MAYBE_TRACE (SYSCALL, cpu, fmt, ## __VA_ARGS__)
ef016f83
MF
78#define TRACE_CORE(cpu, addr, size, map, val) \
79 do { \
80 MAYBE_TRACE (CORE, cpu, "%cBUS %s %i bytes @ 0x%08x: 0x%0*x", \
81 map == exec_map ? 'I' : 'D', \
82 map == write_map ? "STORE" : "FETCH", \
83 size, addr, size * 2, val); \
84 PROFILE_COUNT_CORE (cpu, addr, size, map); \
85 } while (0)
86#define TRACE_EVENTS(cpu, fmt, ...) MAYBE_TRACE (EVENTS, cpu, fmt, ## __VA_ARGS__)
87#define TRACE_BRANCH(cpu, oldpc, newpc, hwloop, fmt, ...) \
88 do { \
89 MAYBE_TRACE (BRANCH, cpu, fmt " to %#x", ## __VA_ARGS__, newpc); \
90 if (STATE_ENVIRONMENT (CPU_STATE (cpu)) == OPERATING_ENVIRONMENT) \
91 bfin_trace_queue (cpu, oldpc, newpc, hwloop); \
92 } while (0)
93
bdca5ee4
TT
94extern void trace_register (SIM_DESC sd,
95 sim_cpu *cpu,
96 const char *fmt,
97 ...)
ef016f83
MF
98 __attribute__((format (printf, 3, 4)));
99#define TRACE_REGISTER(cpu, fmt, ...) \
100 do { \
101 if (TRACE_CORE_P (cpu)) \
102 trace_register (CPU_STATE (cpu), cpu, fmt, ## __VA_ARGS__); \
103 } while (0)
104#define TRACE_REG(cpu, reg, val) TRACE_REGISTER (cpu, "wrote "#reg" = %#x", val)
105
106/* Default memory size. */
107#define BFIN_DEFAULT_MEM_SIZE (128 * 1024 * 1024)
108
109#endif