]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/cris/cris-desc.h
Switch the license of all files explicitly copyright the FSF
[thirdparty/binutils-gdb.git] / sim / cris / cris-desc.h
CommitLineData
f6bcefef
HPN
1/* CPU data header for cris.
2
3THIS FILE IS MACHINE GENERATED WITH CGEN.
4
cce0efb5 5Copyright 1996-2005 Free Software Foundation, Inc.
f6bcefef
HPN
6
7This file is part of the GNU Binutils and/or GDB, the GNU debugger.
8
9This program is free software; you can redistribute it and/or modify
10it under the terms of the GNU General Public License as published by
4744ac1b
JB
11the Free Software Foundation; either version 3 of the License, or
12(at your option) any later version.
f6bcefef
HPN
13
14This program is distributed in the hope that it will be useful,
15but WITHOUT ANY WARRANTY; without even the implied warranty of
16MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17GNU General Public License for more details.
18
4744ac1b
JB
19You should have received a copy of the GNU General Public License
20along with this program. If not, see <http://www.gnu.org/licenses/>.
f6bcefef
HPN
21
22*/
23
24#ifndef CRIS_CPU_H
25#define CRIS_CPU_H
26
cf2bf87e
HPN
27#include "opcode/cgen-bitset.h"
28
f6bcefef
HPN
29#define CGEN_ARCH cris
30
31/* Given symbol S, return cris_cgen_<S>. */
32#if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
33#define CGEN_SYM(s) cris##_cgen_##s
34#else
35#define CGEN_SYM(s) cris/**/_cgen_/**/s
36#endif
37
38
39/* Selected cpu families. */
40#define HAVE_CPU_CRISV0F
41#define HAVE_CPU_CRISV3F
42#define HAVE_CPU_CRISV8F
43#define HAVE_CPU_CRISV10F
44#define HAVE_CPU_CRISV32F
45
46#define CGEN_INSN_LSB0_P 1
47
48/* Minimum size of any insn (in bytes). */
49#define CGEN_MIN_INSN_SIZE 2
50
51/* Maximum size of any insn (in bytes). */
52#define CGEN_MAX_INSN_SIZE 6
53
54#define CGEN_INT_INSN_P 0
55
56/* Maximum number of syntax elements in an instruction. */
57#define CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS 22
58
59/* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands.
60 e.g. In "b,a foo" the ",a" is an operand. If mnemonics have operands
61 we can't hash on everything up to the space. */
62#define CGEN_MNEMONIC_OPERANDS
63
64/* Maximum number of fields in an instruction. */
65#define CGEN_ACTUAL_MAX_IFMT_OPERANDS 6
66
67/* Enums. */
68
69/* Enum declaration for . */
70typedef enum gr_names_pcreg {
71 H_GR_REAL_PC_PC = 15, H_GR_REAL_PC_SP = 14, H_GR_REAL_PC_R0 = 0, H_GR_REAL_PC_R1 = 1
72 , H_GR_REAL_PC_R2 = 2, H_GR_REAL_PC_R3 = 3, H_GR_REAL_PC_R4 = 4, H_GR_REAL_PC_R5 = 5
73 , H_GR_REAL_PC_R6 = 6, H_GR_REAL_PC_R7 = 7, H_GR_REAL_PC_R8 = 8, H_GR_REAL_PC_R9 = 9
74 , H_GR_REAL_PC_R10 = 10, H_GR_REAL_PC_R11 = 11, H_GR_REAL_PC_R12 = 12, H_GR_REAL_PC_R13 = 13
75 , H_GR_REAL_PC_R14 = 14
76} GR_NAMES_PCREG;
77
78/* Enum declaration for . */
79typedef enum gr_names_acr {
80 H_GR_ACR = 15, H_GR_SP = 14, H_GR_R0 = 0, H_GR_R1 = 1
81 , H_GR_R2 = 2, H_GR_R3 = 3, H_GR_R4 = 4, H_GR_R5 = 5
82 , H_GR_R6 = 6, H_GR_R7 = 7, H_GR_R8 = 8, H_GR_R9 = 9
83 , H_GR_R10 = 10, H_GR_R11 = 11, H_GR_R12 = 12, H_GR_R13 = 13
84 , H_GR_R14 = 14
85} GR_NAMES_ACR;
86
87/* Enum declaration for . */
88typedef enum gr_names_v32 {
89 H_GR_V32_ACR = 15, H_GR_V32_SP = 14, H_GR_V32_R0 = 0, H_GR_V32_R1 = 1
90 , H_GR_V32_R2 = 2, H_GR_V32_R3 = 3, H_GR_V32_R4 = 4, H_GR_V32_R5 = 5
91 , H_GR_V32_R6 = 6, H_GR_V32_R7 = 7, H_GR_V32_R8 = 8, H_GR_V32_R9 = 9
92 , H_GR_V32_R10 = 10, H_GR_V32_R11 = 11, H_GR_V32_R12 = 12, H_GR_V32_R13 = 13
93 , H_GR_V32_R14 = 14
94} GR_NAMES_V32;
95
96/* Enum declaration for . */
97typedef enum p_names_v10 {
98 H_SR_PRE_V32_CCR = 5, H_SR_PRE_V32_MOF = 7, H_SR_PRE_V32_IBR = 9, H_SR_PRE_V32_IRP = 10
99 , H_SR_PRE_V32_BAR = 12, H_SR_PRE_V32_DCCR = 13, H_SR_PRE_V32_BRP = 14, H_SR_PRE_V32_USP = 15
100 , H_SR_PRE_V32_VR = 1, H_SR_PRE_V32_SRP = 11, H_SR_PRE_V32_P0 = 0, H_SR_PRE_V32_P1 = 1
101 , H_SR_PRE_V32_P2 = 2, H_SR_PRE_V32_P3 = 3, H_SR_PRE_V32_P4 = 4, H_SR_PRE_V32_P5 = 5
102 , H_SR_PRE_V32_P6 = 6, H_SR_PRE_V32_P7 = 7, H_SR_PRE_V32_P8 = 8, H_SR_PRE_V32_P9 = 9
103 , H_SR_PRE_V32_P10 = 10, H_SR_PRE_V32_P11 = 11, H_SR_PRE_V32_P12 = 12, H_SR_PRE_V32_P13 = 13
104 , H_SR_PRE_V32_P14 = 14
105} P_NAMES_V10;
106
107/* Enum declaration for . */
108typedef enum p_names_v32 {
109 H_SR_BZ = 0, H_SR_PID = 2, H_SR_SRS = 3, H_SR_WZ = 4
110 , H_SR_EXS = 5, H_SR_EDA = 6, H_SR_MOF = 7, H_SR_DZ = 8
111 , H_SR_EBP = 9, H_SR_ERP = 10, H_SR_NRP = 12, H_SR_CCS = 13
112 , H_SR_USP = 14, H_SR_SPC = 15, H_SR_VR = 1, H_SR_SRP = 11
113 , H_SR_P0 = 0, H_SR_P1 = 1, H_SR_P2 = 2, H_SR_P3 = 3
114 , H_SR_P4 = 4, H_SR_P5 = 5, H_SR_P6 = 6, H_SR_P7 = 7
115 , H_SR_P8 = 8, H_SR_P9 = 9, H_SR_P10 = 10, H_SR_P11 = 11
116 , H_SR_P12 = 12, H_SR_P13 = 13, H_SR_P14 = 14
117} P_NAMES_V32;
118
119/* Enum declaration for . */
120typedef enum p_names_v32_x {
121 H_SR_V32_BZ = 0, H_SR_V32_PID = 2, H_SR_V32_SRS = 3, H_SR_V32_WZ = 4
122 , H_SR_V32_EXS = 5, H_SR_V32_EDA = 6, H_SR_V32_MOF = 7, H_SR_V32_DZ = 8
123 , H_SR_V32_EBP = 9, H_SR_V32_ERP = 10, H_SR_V32_NRP = 12, H_SR_V32_CCS = 13
124 , H_SR_V32_USP = 14, H_SR_V32_SPC = 15, H_SR_V32_VR = 1, H_SR_V32_SRP = 11
125 , H_SR_V32_P0 = 0, H_SR_V32_P1 = 1, H_SR_V32_P2 = 2, H_SR_V32_P3 = 3
126 , H_SR_V32_P4 = 4, H_SR_V32_P5 = 5, H_SR_V32_P6 = 6, H_SR_V32_P7 = 7
127 , H_SR_V32_P8 = 8, H_SR_V32_P9 = 9, H_SR_V32_P10 = 10, H_SR_V32_P11 = 11
128 , H_SR_V32_P12 = 12, H_SR_V32_P13 = 13, H_SR_V32_P14 = 14
129} P_NAMES_V32_X;
130
131/* Enum declaration for Standard instruction operand size. */
132typedef enum insn_size {
133 SIZE_BYTE, SIZE_WORD, SIZE_DWORD, SIZE_FIXED
134} INSN_SIZE;
135
136/* Enum declaration for Standard instruction addressing modes. */
137typedef enum insn_mode {
138 MODE_QUICK_IMMEDIATE, MODE_REGISTER, MODE_INDIRECT, MODE_AUTOINCREMENT
139} INSN_MODE;
140
141/* Enum declaration for Whether the operand is indirect. */
142typedef enum insn_memoryness_mode {
143 MODEMEMP_NO, MODEMEMP_YES
144} INSN_MEMORYNESS_MODE;
145
146/* Enum declaration for Whether the indirect operand is autoincrement. */
147typedef enum insn_memincness_mode {
148 MODEINCP_NO, MODEINCP_YES
149} INSN_MEMINCNESS_MODE;
150
151/* Enum declaration for Signed instruction operand size. */
152typedef enum insn_signed_size {
153 SIGNED_UNDEF_SIZE_0, SIGNED_UNDEF_SIZE_1, SIGNED_BYTE, SIGNED_WORD
154} INSN_SIGNED_SIZE;
155
156/* Enum declaration for Unsigned instruction operand size. */
157typedef enum insn_unsigned_size {
158 UNSIGNED_BYTE, UNSIGNED_WORD, UNSIGNED_UNDEF_SIZE_2, UNSIGNED_UNDEF_SIZE_3
159} INSN_UNSIGNED_SIZE;
160
161/* Enum declaration for Insns for MODE_QUICK_IMMEDIATE. */
162typedef enum insn_qi_opc {
163 Q_BCC_0, Q_BCC_1, Q_BCC_2, Q_BCC_3
164 , Q_BDAP_0, Q_BDAP_1, Q_BDAP_2, Q_BDAP_3
165 , Q_ADDQ, Q_MOVEQ, Q_SUBQ, Q_CMPQ
166 , Q_ANDQ, Q_ORQ, Q_ASHQ, Q_LSHQ
167} INSN_QI_OPC;
168
169/* Enum declaration for Same as insn-qi-opc, though using only the high two bits of the opcode. */
170typedef enum insn_qihi_opc {
171 QHI_BCC, QHI_BDAP, QHI_OTHER2, QHI_OTHER3
172} INSN_QIHI_OPC;
173
174/* Enum declaration for Insns for MODE_REGISTER and either SIZE_BYTE, SIZE_WORD or SIZE_DWORD. */
175typedef enum insn_r_opc {
176 R_ADDX, R_MOVX, R_SUBX, R_LSL
177 , R_ADDI, R_BIAP, R_NEG, R_BOUND
178 , R_ADD, R_MOVE, R_SUB, R_CMP
179 , R_AND, R_OR, R_ASR, R_LSR
180} INSN_R_OPC;
181
182/* Enum declaration for Insns for MODE_REGISTER and SIZE_FIXED. */
183typedef enum insn_rfix_opc {
184 RFIX_ADDX, RFIX_MOVX, RFIX_SUBX, RFIX_BTST
185 , RFIX_SCC, RFIX_ADDC, RFIX_SETF, RFIX_CLEARF
186 , RFIX_MOVE_R_S, RFIX_MOVE_S_R, RFIX_ABS, RFIX_DSTEP
187 , RFIX_LZ, RFIX_SWAP, RFIX_XOR, RFIX_MSTEP
188} INSN_RFIX_OPC;
189
190/* Enum declaration for Insns for (MODE_INDIRECT or MODE_AUTOINCREMENT) and either SIZE_BYTE, SIZE_WORD or SIZE_DWORD. */
191typedef enum insn_indir_opc {
192 INDIR_ADDX, INDIR_MOVX, INDIR_SUBX, INDIR_CMPX
193 , INDIR_MUL, INDIR_BDAP_M, INDIR_ADDC, INDIR_BOUND
194 , INDIR_ADD, INDIR_MOVE_M_R, INDIR_SUB, INDIR_CMP
195 , INDIR_AND, INDIR_OR, INDIR_TEST, INDIR_MOVE_R_M
196} INSN_INDIR_OPC;
197
198/* Enum declaration for Insns for (MODE_INDIRECT or MODE_AUTOINCREMENT) and SIZE_FIXED. */
199typedef enum insn_infix_opc {
200 INFIX_ADDX, INFIX_MOVX, INFIX_SUBX, INFIX_CMPX
201 , INFIX_JUMP_M, INFIX_DIP, INFIX_JUMP_R, INFIX_BCC_M
202 , INFIX_MOVE_M_S, INFIX_MOVE_S_M, INFIX_BMOD, INFIX_BSTORE
203 , INFIX_RBF, INFIX_SBFS, INFIX_MOVEM_M_R, INFIX_MOVEM_R_M
204} INSN_INFIX_OPC;
205
206/* Attributes. */
207
208/* Enum declaration for machine type selection. */
209typedef enum mach_attr {
210 MACH_BASE, MACH_CRISV0, MACH_CRISV3, MACH_CRISV8
211 , MACH_CRISV10, MACH_CRISV32, MACH_MAX
212} MACH_ATTR;
213
214/* Enum declaration for instruction set selection. */
215typedef enum isa_attr {
216 ISA_CRIS, ISA_MAX
217} ISA_ATTR;
218
219/* Number of architecture variants. */
220#define MAX_ISAS 1
221#define MAX_MACHS ((int) MACH_MAX)
222
223/* Ifield support. */
224
f6bcefef
HPN
225/* Ifield attribute indices. */
226
227/* Enum declaration for cgen_ifld attrs. */
228typedef enum cgen_ifld_attr {
229 CGEN_IFLD_VIRTUAL, CGEN_IFLD_PCREL_ADDR, CGEN_IFLD_ABS_ADDR, CGEN_IFLD_RESERVED
230 , CGEN_IFLD_SIGN_OPT, CGEN_IFLD_SIGNED, CGEN_IFLD_END_BOOLS, CGEN_IFLD_START_NBOOLS = 31
231 , CGEN_IFLD_MACH, CGEN_IFLD_END_NBOOLS
232} CGEN_IFLD_ATTR;
233
234/* Number of non-boolean elements in cgen_ifld_attr. */
235#define CGEN_IFLD_NBOOL_ATTRS (CGEN_IFLD_END_NBOOLS - CGEN_IFLD_START_NBOOLS - 1)
236
cf2bf87e
HPN
237/* cgen_ifld attribute accessor macros. */
238#define CGEN_ATTR_CGEN_IFLD_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_MACH-CGEN_IFLD_START_NBOOLS-1].nonbitset)
239#define CGEN_ATTR_CGEN_IFLD_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_VIRTUAL)) != 0)
240#define CGEN_ATTR_CGEN_IFLD_PCREL_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_PCREL_ADDR)) != 0)
241#define CGEN_ATTR_CGEN_IFLD_ABS_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_ABS_ADDR)) != 0)
242#define CGEN_ATTR_CGEN_IFLD_RESERVED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_RESERVED)) != 0)
243#define CGEN_ATTR_CGEN_IFLD_SIGN_OPT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_SIGN_OPT)) != 0)
244#define CGEN_ATTR_CGEN_IFLD_SIGNED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_SIGNED)) != 0)
245
f6bcefef
HPN
246/* Enum declaration for cris ifield types. */
247typedef enum ifield_type {
248 CRIS_F_NIL, CRIS_F_ANYOF, CRIS_F_OPERAND1, CRIS_F_SIZE
249 , CRIS_F_OPCODE, CRIS_F_MODE, CRIS_F_OPERAND2, CRIS_F_MEMMODE
250 , CRIS_F_MEMBIT, CRIS_F_B5, CRIS_F_OPCODE_HI, CRIS_F_DSTSRC
251 , CRIS_F_U6, CRIS_F_S6, CRIS_F_U5, CRIS_F_U4
252 , CRIS_F_S8, CRIS_F_DISP9_HI, CRIS_F_DISP9_LO, CRIS_F_DISP9
253 , CRIS_F_QO, CRIS_F_INDIR_PC__BYTE, CRIS_F_INDIR_PC__WORD, CRIS_F_INDIR_PC__WORD_PCREL
254 , CRIS_F_INDIR_PC__DWORD, CRIS_F_INDIR_PC__DWORD_PCREL, CRIS_F_MAX
255} IFIELD_TYPE;
256
257#define MAX_IFLD ((int) CRIS_F_MAX)
258
259/* Hardware attribute indices. */
260
261/* Enum declaration for cgen_hw attrs. */
262typedef enum cgen_hw_attr {
263 CGEN_HW_VIRTUAL, CGEN_HW_CACHE_ADDR, CGEN_HW_PC, CGEN_HW_PROFILE
264 , CGEN_HW_END_BOOLS, CGEN_HW_START_NBOOLS = 31, CGEN_HW_MACH, CGEN_HW_END_NBOOLS
265} CGEN_HW_ATTR;
266
267/* Number of non-boolean elements in cgen_hw_attr. */
268#define CGEN_HW_NBOOL_ATTRS (CGEN_HW_END_NBOOLS - CGEN_HW_START_NBOOLS - 1)
269
cf2bf87e
HPN
270/* cgen_hw attribute accessor macros. */
271#define CGEN_ATTR_CGEN_HW_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_MACH-CGEN_HW_START_NBOOLS-1].nonbitset)
272#define CGEN_ATTR_CGEN_HW_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_VIRTUAL)) != 0)
273#define CGEN_ATTR_CGEN_HW_CACHE_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_CACHE_ADDR)) != 0)
274#define CGEN_ATTR_CGEN_HW_PC_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_PC)) != 0)
275#define CGEN_ATTR_CGEN_HW_PROFILE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_PROFILE)) != 0)
276
f6bcefef
HPN
277/* Enum declaration for cris hardware types. */
278typedef enum cgen_hw_type {
279 HW_H_MEMORY, HW_H_SINT, HW_H_UINT, HW_H_ADDR
280 , HW_H_IADDR, HW_H_INC, HW_H_CCODE, HW_H_SWAP
281 , HW_H_FLAGBITS, HW_H_V32, HW_H_PC, HW_H_GR
282 , HW_H_GR_X, HW_H_GR_REAL_PC, HW_H_RAW_GR, HW_H_SR
283 , HW_H_SR_X, HW_H_SUPR, HW_H_CBIT, HW_H_CBIT_MOVE
284 , HW_H_CBIT_MOVE_X, HW_H_VBIT, HW_H_VBIT_MOVE, HW_H_VBIT_MOVE_X
285 , HW_H_ZBIT, HW_H_ZBIT_MOVE, HW_H_ZBIT_MOVE_X, HW_H_NBIT
286 , HW_H_NBIT_MOVE, HW_H_NBIT_MOVE_X, HW_H_XBIT, HW_H_IBIT
287 , HW_H_IBIT_X, HW_H_PBIT, HW_H_RBIT, HW_H_UBIT
288 , HW_H_UBIT_X, HW_H_GBIT, HW_H_KERNEL_SP, HW_H_MBIT
289 , HW_H_QBIT, HW_H_SBIT, HW_H_INSN_PREFIXED_P, HW_H_INSN_PREFIXED_P_X
290 , HW_H_PREFIXREG, HW_MAX
291} CGEN_HW_TYPE;
292
293#define MAX_HW ((int) HW_MAX)
294
295/* Operand attribute indices. */
296
297/* Enum declaration for cgen_operand attrs. */
298typedef enum cgen_operand_attr {
299 CGEN_OPERAND_VIRTUAL, CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_SIGN_OPT
300 , CGEN_OPERAND_SIGNED, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_RELAX, CGEN_OPERAND_SEM_ONLY
301 , CGEN_OPERAND_END_BOOLS, CGEN_OPERAND_START_NBOOLS = 31, CGEN_OPERAND_MACH, CGEN_OPERAND_END_NBOOLS
302} CGEN_OPERAND_ATTR;
303
304/* Number of non-boolean elements in cgen_operand_attr. */
305#define CGEN_OPERAND_NBOOL_ATTRS (CGEN_OPERAND_END_NBOOLS - CGEN_OPERAND_START_NBOOLS - 1)
306
cf2bf87e
HPN
307/* cgen_operand attribute accessor macros. */
308#define CGEN_ATTR_CGEN_OPERAND_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_MACH-CGEN_OPERAND_START_NBOOLS-1].nonbitset)
309#define CGEN_ATTR_CGEN_OPERAND_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_VIRTUAL)) != 0)
310#define CGEN_ATTR_CGEN_OPERAND_PCREL_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_PCREL_ADDR)) != 0)
311#define CGEN_ATTR_CGEN_OPERAND_ABS_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_ABS_ADDR)) != 0)
312#define CGEN_ATTR_CGEN_OPERAND_SIGN_OPT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SIGN_OPT)) != 0)
313#define CGEN_ATTR_CGEN_OPERAND_SIGNED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SIGNED)) != 0)
314#define CGEN_ATTR_CGEN_OPERAND_NEGATIVE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_NEGATIVE)) != 0)
315#define CGEN_ATTR_CGEN_OPERAND_RELAX_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_RELAX)) != 0)
316#define CGEN_ATTR_CGEN_OPERAND_SEM_ONLY_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SEM_ONLY)) != 0)
317
f6bcefef
HPN
318/* Enum declaration for cris operand types. */
319typedef enum cgen_operand_type {
320 CRIS_OPERAND_PC, CRIS_OPERAND_CBIT, CRIS_OPERAND_CBIT_MOVE, CRIS_OPERAND_VBIT
321 , CRIS_OPERAND_VBIT_MOVE, CRIS_OPERAND_ZBIT, CRIS_OPERAND_ZBIT_MOVE, CRIS_OPERAND_NBIT
322 , CRIS_OPERAND_NBIT_MOVE, CRIS_OPERAND_XBIT, CRIS_OPERAND_IBIT, CRIS_OPERAND_UBIT
323 , CRIS_OPERAND_PBIT, CRIS_OPERAND_RBIT, CRIS_OPERAND_SBIT, CRIS_OPERAND_MBIT
324 , CRIS_OPERAND_QBIT, CRIS_OPERAND_PREFIX_SET, CRIS_OPERAND_PREFIXREG, CRIS_OPERAND_RS
325 , CRIS_OPERAND_INC, CRIS_OPERAND_PS, CRIS_OPERAND_SS, CRIS_OPERAND_SD
326 , CRIS_OPERAND_I, CRIS_OPERAND_J, CRIS_OPERAND_C, CRIS_OPERAND_QO
327 , CRIS_OPERAND_RD, CRIS_OPERAND_SCONST8, CRIS_OPERAND_UCONST8, CRIS_OPERAND_SCONST16
328 , CRIS_OPERAND_UCONST16, CRIS_OPERAND_CONST32, CRIS_OPERAND_CONST32_PCREL, CRIS_OPERAND_PD
329 , CRIS_OPERAND_O, CRIS_OPERAND_O_PCREL, CRIS_OPERAND_O_WORD_PCREL, CRIS_OPERAND_CC
330 , CRIS_OPERAND_N, CRIS_OPERAND_SWAPOPTION, CRIS_OPERAND_LIST_OF_FLAGS, CRIS_OPERAND_MAX
331} CGEN_OPERAND_TYPE;
332
333/* Number of operands types. */
334#define MAX_OPERANDS 43
335
336/* Maximum number of operands referenced by any insn. */
337#define MAX_OPERAND_INSTANCES 8
338
339/* Insn attribute indices. */
340
341/* Enum declaration for cgen_insn attrs. */
342typedef enum cgen_insn_attr {
343 CGEN_INSN_ALIAS, CGEN_INSN_VIRTUAL, CGEN_INSN_UNCOND_CTI, CGEN_INSN_COND_CTI
344 , CGEN_INSN_SKIP_CTI, CGEN_INSN_DELAY_SLOT, CGEN_INSN_RELAXABLE, CGEN_INSN_RELAXED
345 , CGEN_INSN_NO_DIS, CGEN_INSN_PBB, CGEN_INSN_END_BOOLS, CGEN_INSN_START_NBOOLS = 31
346 , CGEN_INSN_MACH, CGEN_INSN_END_NBOOLS
347} CGEN_INSN_ATTR;
348
349/* Number of non-boolean elements in cgen_insn_attr. */
350#define CGEN_INSN_NBOOL_ATTRS (CGEN_INSN_END_NBOOLS - CGEN_INSN_START_NBOOLS - 1)
351
cf2bf87e
HPN
352/* cgen_insn attribute accessor macros. */
353#define CGEN_ATTR_CGEN_INSN_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_MACH-CGEN_INSN_START_NBOOLS-1].nonbitset)
354#define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_ALIAS)) != 0)
355#define CGEN_ATTR_CGEN_INSN_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VIRTUAL)) != 0)
356#define CGEN_ATTR_CGEN_INSN_UNCOND_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_UNCOND_CTI)) != 0)
357#define CGEN_ATTR_CGEN_INSN_COND_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_COND_CTI)) != 0)
358#define CGEN_ATTR_CGEN_INSN_SKIP_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_SKIP_CTI)) != 0)
359#define CGEN_ATTR_CGEN_INSN_DELAY_SLOT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_DELAY_SLOT)) != 0)
360#define CGEN_ATTR_CGEN_INSN_RELAXABLE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_RELAXABLE)) != 0)
361#define CGEN_ATTR_CGEN_INSN_RELAXED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_RELAXED)) != 0)
362#define CGEN_ATTR_CGEN_INSN_NO_DIS_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_NO_DIS)) != 0)
363#define CGEN_ATTR_CGEN_INSN_PBB_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_PBB)) != 0)
364
f6bcefef
HPN
365/* cgen.h uses things we just defined. */
366#include "opcode/cgen.h"
367
cce0efb5
HPN
368extern const struct cgen_ifld cris_cgen_ifld_table[];
369
f6bcefef
HPN
370/* Attributes. */
371extern const CGEN_ATTR_TABLE cris_cgen_hardware_attr_table[];
372extern const CGEN_ATTR_TABLE cris_cgen_ifield_attr_table[];
373extern const CGEN_ATTR_TABLE cris_cgen_operand_attr_table[];
374extern const CGEN_ATTR_TABLE cris_cgen_insn_attr_table[];
375
376/* Hardware decls. */
377
378extern CGEN_KEYWORD cris_cgen_opval_h_inc;
379extern CGEN_KEYWORD cris_cgen_opval_h_ccode;
380extern CGEN_KEYWORD cris_cgen_opval_h_swap;
381extern CGEN_KEYWORD cris_cgen_opval_h_flagbits;
382extern CGEN_KEYWORD cris_cgen_opval_gr_names_pcreg;
383extern CGEN_KEYWORD cris_cgen_opval_gr_names_pcreg;
384extern CGEN_KEYWORD cris_cgen_opval_gr_names_acr;
385extern CGEN_KEYWORD cris_cgen_opval_p_names_v10;
386extern CGEN_KEYWORD cris_cgen_opval_p_names_v10;
387extern CGEN_KEYWORD cris_cgen_opval_p_names_v10;
388extern CGEN_KEYWORD cris_cgen_opval_p_names_v10;
389extern CGEN_KEYWORD cris_cgen_opval_p_names_v32;
390extern CGEN_KEYWORD cris_cgen_opval_h_supr;
391
392extern const CGEN_HW_ENTRY cris_cgen_hw_table[];
393
394
395
396#endif /* CRIS_CPU_H */