]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/testsuite/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
[thirdparty/binutils-gdb.git] / sim / testsuite / ChangeLog
CommitLineData
4db6a73d
AC
12005-01-07 Andrew Cagney <cagney@gnu.org>
2
3 * fr30-elf, d30v-elf: Delete directory.
4
5eba45c1
HPN
52004-11-16 Hans-Peter Nilsson <hp@axis.com>
6
7 * lib/sim-defs.exp (run_sim_test): Make multiple "output"
8 specifications concatenate, not override.
310ca70c 9 Support "xfail" and "kfail".
5eba45c1 10
fcf640ec
NC
112004-10-26 Nick Clifton <nickc@redhat.com>
12
13 * lib/sim-defs.exp (sim_run): Add support for the "rawsid"
14 protocol.
15
a3ef5243
DD
162004-09-13 DJ Delorie <dj@redhat.com>
17
18 * lib/sim-defs.exp (run_sim_test): Add global_as_options,
19 global_ld_options, and global_sim_options to all test cases, if
20 defined.
21
bc81a370
BE
222004-05-12 Ben Elliston <bje@au.ibm.com>
23
24 * lib/sim-defs.exp: Remove stray semicolons.
25
676a64f4
RS
262004-03-01 Richard Sandiford <rsandifo@redhat.com>
27
28 * sim/frv/allinsn.exp (all_machs): Add fr405 and fr450.
29 * sim/fr400/allinsn.exp (all_machs): Likewise.
30 * sim/fr400/addss.cgs (mach): Change to "fr405 fr450".
31 * sim/fr400/scutss.cgs (mach): Likewise.
32 * sim/fr400/slass.cgs (mach): Likewise.
33 * sim/fr400/smass.cgs (mach): Likewise.
34 * sim/fr400/smsss.cgs (mach): Likewise.
35 * sim/fr400/smu.cgs (mach): Likewise.
36 * sim/fr400/subss.cgs (mach): Likewise.
37 * sim/interrupts/fp_exception.cgs: Replace fmadds with .word.
38 * sim/interrupts/fp_exception-fr550.cgs: Likewise.
39 * sim/frv/mqlclrhs.cgs: New test.
40 * sim/frv/mqlmths.cgs: New test.
41 * sim/frv/mqsllhi.cgs: New test.
42 * sim/frv/mqsrahi.cgs: New test.
43
8b73069f
RS
442004-03-01 Richard Sandiford <rsandifo@redhat.com>
45
46 * sim/frv/fr400/scutss.cgs: Fix tests to account for rounding.
47 Add some new ones.
48
8ae0baa2
RS
492004-03-01 Richard Sandiford <rsandifo@redhat.com>
50
51 * sim/frv/{rstb,rsth,rst,rstd,rstq}.cgs: Delete.
52 * sim/frv/{rstbf,rsthf,rstf,rstdf,rstqf}.cgs: Delete.
53
df0a8012
CD
542004-01-26 Chris Demetriou <cgd@broadcom.com>
55
56 * sim/mips: New directory. Tests for the MIPS simulator.
57
2345c93c
BE
582004-01-23 Ben Elliston <bje@wasabisystems.com>
59
60 * lib/sim-defs.exp (run_sim_test): Delete the .o and .x files if a
61 test passes.
62
5ca353c3
DB
632003-10-10 Dave Brolley <brolley@redhat.com>
64
65 * sim/frv/testutils.inc (or_gr_immed): New macro.
66 * sim/frv/fp_exception-fr550.cgs: Write insns using
67 unaligned registers into the program in order to
68 cause the required exceptions.
69 * sim/frv/fp_exception.cgs: Ditto.
70 * sim/frv/regalign.cgs: Ditto.
71
086419a8
DB
722003-10-06 Dave Brolley <brolley@redhat.com>
73
74 * sim/frv/fr550: New subdirectory.
75 * sim/frv/fr400/*.cgs: Add fr550 as appropriate.
76 * sim/frv/fr500/*.cgs: Add fr550 as appropriate.
77 * sim/frv/interrupts/*.cgs: Add fr550 as appropriate.
78 * sim/frv/interrupts/*-fr550.cgs: New test cases for fr550.
79
f6f87075
MS
802003-09-19 Michael Snyder <msnyder@redhat.com>
81
82 * sim/frv/nldqi.cgs: Remove. This insn was never implemented
83 by Fujitsu.
84
d45d015e
DB
852003-09-19 Dave Brolley <brolley@redhat.com>
86
87 * sim/frv/rstqf.cgs: Use nldq instead of nldqi.
88 * sim/frv/rstq.cgs: Use nldq instead of nldqi.
89
e961d8dc
MS
902003-09-11 Michael Snyder <msnyder@redhat.com>
91
92 * sim/testsuite/sim/frv/movgs.cgs: Change lcr to spr[273],
93 which according to the comments seems to be the intent.
94
fbd93201
DB
952003-09-09 Dave Brolley <brolley@redhat.com>
96
97 * sim/frv/maddaccs.cgs: move to fr400 subdirectory.
98 * sim/frv/msubaccs.cgs: move to fr400 subdirectory.
99 * sim/frv/masaccs.cgs: move to fr400 subdirectory.
100
19121792
MS
1012003-09-03 Michael Snyder <msnyder@redhat.com>
102
cc985513
BE
103 * sim/frv/fr500/mclracc.cgs: Change mach to 'all', to be
104 consistent with other tests in the directory.
19121792 105
0eb3d260
MS
1062003-09-03 Michael Snyder <msnyder@redhat.com>
107
108 * sim/frv/interrupts/Ipipe-fr400.cgs: New file.
109 * sim/frv/interrupts/Ipipe-fr500.cgs: New file.
110 * sim/frv/interrupts/Ipipe.cgs: Remove (replaced by above).
111
51796a3f
DB
1122003-08-20 Michael Snyder <msnyder@redhat.com>
113 On behalf of Dave Brolley
114
115 * sim/frv: New testsuite.
116 * frv-elf: New testsuite.
117
b7c7b624
MS
1182003-07-09 Michael Snyder <msnyder@redhat.com>
119
120 * sim/sh: New directory. Tests for Renesas sh family.
121
a27a0651
MS
1222003-04-13 Michael Snyder <msnyder@redhat.com>
123
124 * sim/h8300: New directory. Tests for Renesas h8/300 family.
125
49634642
NC
1262003-04-01 Nick Clifton <nickc@redhat.com>
127
128 * sim/arm: New directory: Tests for ARM simulator.
129 * sim/arm/allinsn.exp: New file: Test script.
130 * sim/arm/testutils.inc: New file: Test macros.
131 * sim/arm/adc.cgs, sim/arm/add.cgs, sim/arm/and.cgs,
132 sim/arm/b.cgs, sim/arm/bic.cgs, sim/arm/bl.cgs, sim/arm/bx.cgs,
133 sim/arm/cmn.cgs, sim/arm/cmp.cgs, sim/arm/eor.cgs,
134 sim/arm/hello.ms, sim/arm/ldm.cgs, sim/arm/ldr.cgs,
135 sim/arm/ldrb.cgs, sim/arm/ldrh.cgs, sim/arm/ldrsb.cgs,
136 sim/arm/ldrsh.cgs, sim/arm/misaligned1.ms, sim/arm/misaligned2.ms,
137 sim/arm/misaligned3.ms, sim/arm/misc.exp, sim/arm/mla.cgs,
138 sim/arm/mov.cgs, sim/arm/mrs.cgs, sim/arm/msr.cgs,
139 sim/arm/mul.cgs, sim/arm/mvn.cgs, sim/arm/orr.cgs,
140 sim/arm/rsb.cgs, sim/arm/rsc.cgs, sim/arm/sbc.cgs,
141 sim/arm/smlal.cgs, sim/arm/smull.cgs, sim/arm/stm.cgs,
142 sim/arm/str.cgs, sim/arm/strb.cgs, sim/arm/strh.cgs,
143 sim/arm/sub.cgs, sim/arm/swi.cgs, sim/arm/swp.cgs,
144 sim/arm/swpb.cgs, sim/arm/teq.cgs, sim/arm/tst.cgs,
145 sim/arm/umlal.cgs, sim/arm/umull.cgs: New files: ARM tests.
146 * sim/arm/iwmmxt: New Directory: Tests for iWMMXt.
147 * sim/arm/iwmmxt/iwmmxt.exp: New file: Test script.
148 * sim/arm/iwmmxt/testutils.inc: New file: Test macros.
149 * sim/arm/iwmmxt/tbcst.cgs, sim/arm/iwmmxt/textrm.cgs,
150 sim/arm/iwmmxt/tinsr.cgs, sim/arm/iwmmxt/tmia.cgs,
151 sim/arm/iwmmxt/tmiaph.cgs, sim/arm/iwmmxt/tmiaxy.cgs,
152 sim/arm/iwmmxt/tmovmsk.cgss, sim/arm/iwmmxt/wacc.cgs,
153 sim/arm/iwmmxt/wadd.cgs, sim/arm/iwmmxt/waligni.cgs,
154 sim/arm/iwmmxt/walignr.cgs, sim/arm/iwmmxt/wand.cgs,
155 sim/arm/iwmmxt/wandn.cgs, sim/arm/iwmmxt/wavg2.cgs,
156 sim/arm/iwmmxt/wcmpeq.cgs, sim/arm/iwmmxt/wcmpgt.cgs,
157 sim/arm/iwmmxt/wmac.cgs, sim/arm/iwmmxt/wmadd.cgs,
158 sim/arm/iwmmxt/wmax.cgs, sim/arm/iwmmxt/wmin.cgs,
159 sim/arm/iwmmxt/wmov.cgs, sim/arm/iwmmxt/wmul.cgs,
160 sim/arm/iwmmxt/wor.cgs, sim/arm/iwmmxt/wpack.cgs,
161 sim/arm/iwmmxt/wror.cgs, sim/arm/iwmmxt/wsad.cgs,
162 sim/arm/iwmmxt/wshufh.cgs, sim/arm/iwmmxt/wsll.cgs,
163 sim/arm/iwmmxt/wsra.cgs, sim/arm/iwmmxt/wsrl.cgs,
164 sim/arm/iwmmxt/wsub.cgs, sim/arm/iwmmxt/wunpckeh.cgs,
165 sim/arm/iwmmxt/wunpckel.cgs, sim/arm/iwmmxt/wunpckih.cgs,
166 sim/arm/iwmmxt/wunpckil.cgs, sim/arm/iwmmxt/wxor.cgs,
167 sim/arm/iwmmxt/wzero.cgs: New files: iWMMXt tests.
168 * sim/arm/thumb: New Directory: Thumb tests.
169 * sim/arm/thumb/allthumb.exp: New file: Test script.
170 * sim/arm/thumb/testutils.inc: New file: Test macros.
171 * sim/arm/thumb/adc.cgs, sim/arm/thumb/add-hd-hs.cgs,
172 sim/arm/thumb/add-hd-rs.cgs, sim/arm/thumb/add-rd-hs.cgs,
173 sim/arm/thumb/add-sp.cgs, sim/arm/thumb/add.cgs,
174 sim/arm/thumb/addi.cgs, sim/arm/thumb/addi8.cgs,
175 sim/arm/thumb/and.cgs, sim/arm/thumb/asr.cgs, sim/arm/thumb/b.cgs,
176 sim/arm/thumb/bcc.cgs, sim/arm/thumb/bcs.cgs,
177 sim/arm/thumb/beq.cgs, sim/arm/thumb/bge.cgs,
178 sim/arm/thumb/bgt.cgs, sim/arm/thumb/bhi.cgs,
179 sim/arm/thumb/bic.cgs, sim/arm/thumb/bl-hi.cgs,
180 sim/arm/thumb/bl-lo.cgs, sim/arm/thumb/ble.cgs,
181 sim/arm/thumb/bls.cgs, sim/arm/thumb/blt.cgs,
182 sim/arm/thumb/bmi.cgs, sim/arm/thumb/bne.cgs,
183 sim/arm/thumb/bpl.cgs, sim/arm/thumb/bvc.cgs,
184 sim/arm/thumb/bvs.cgs, sim/arm/thumb/bx-hs.cgs,
185 sim/arm/thumb/bx-rs.cgs, sim/arm/thumb/cmn.cgs,
186 sim/arm/thumb/cmp-hd-hs.cgs, sim/arm/thumb/cmp-hd-rs.cgs,
187 sim/arm/thumb/cmp-rd-hs.cgs, sim/arm/thumb/cmp.cgs,
188 sim/arm/thumb/eor.cgs, sim/arm/thumb/lda-pc.cgs,
189 sim/arm/thumb/lda-sp.cgs, sim/arm/thumb/ldmia.cgs,
190 sim/arm/thumb/ldr-imm.cgs, sim/arm/thumb/ldr-pc.cgs,
191 sim/arm/thumb/ldr-sprel.cgs, sim/arm/thumb/ldr.cgs,
192 sim/arm/thumb/ldrb-imm.cgs, sim/arm/thumb/ldrb.cgs,
193 sim/arm/thumb/ldrh-imm.cgs, sim/arm/thumb/ldrh.cgs,
194 sim/arm/thumb/ldsb.cgs, sim/arm/thumb/ldsh.cgs,
195 sim/arm/thumb/lsl.cgs, sim/arm/thumb/lsr.cgs,
196 sim/arm/thumb/mov-hd-hs.cgs, sim/arm/thumb/mov-hd-rs.cgs,
197 sim/arm/thumb/mov-rd-hs.cgs, sim/arm/thumb/mov.cgs,
198 sim/arm/thumb/mul.cgs, sim/arm/thumb/mvn.cgs,
199 sim/arm/thumb/neg.cgs, sim/arm/thumb/orr.cgs,
200 sim/arm/thumb/pop-pc.cgs, sim/arm/thumb/pop.cgs,
201 sim/arm/thumb/push-lr.cgs, sim/arm/thumb/push.cgs,
202 sim/arm/thumb/ror.cgs, sim/arm/thumb/sbc.cgs,
203 sim/arm/thumb/stmia.cgs, sim/arm/thumb/str-imm.cgs,
204 sim/arm/thumb/str-sprel.cgs, sim/arm/thumb/str.cgs,
205 sim/arm/thumb/strb-imm.cgs, sim/arm/thumb/strb.cgs,
206 sim/arm/thumb/strh-imm.cgs, sim/arm/thumb/strh.cgs,
207 sim/arm/thumb/sub-sp.cgs, sim/arm/thumb/sub.cgs,
208 sim/arm/thumb/subi.cgs, sim/arm/thumb/subi8.cgs,
209 sim/arm/thumb/swi.cgs, sim/arm/thumb/tst.cgs: New files: Thumb
210 tests.
211 * sim/arm/xscale: New directory.
212 * sim/arm/xscale/xscale.exp: New file: Test script.
213 * sim/arm/xscale/testutils.inc: New file: Test macros.
214 * sim/arm/xscale/blx.cgs, sim/arm/xscale/mia.cgs,
215 sim/arm/xscale/miaph.cgs, sim/arm/xscale/miaxy.cgs,
216 sim/arm/xscale/mra.cgs: New files: XScale tests.
217
c8cca39f
AC
2182002-06-16 Andrew Cagney <ac131313@redhat.com>
219
220 * configure: Regenerated to track ../common/aclocal.m4 changes.
221
f18ee7ef
BE
2222001-07-31 Ben Elliston <bje@redhat.com>
223
224 * lib/sim-defs.exp (run_sim_test): Include a description such as
225 "assembling" or "linking" that identifies the phase a test fails
226 in, for easier analysis of failures.
227
0ab7df8a
DB
2282000-11-01 Dave Brolley <brolley@cygnus.com>
229
230 * lib/sim-defs.exp (run_sm_test): Correct comment. "output" and
231 "xerror" options do not use a list of machines. Clear options from
232 previous test case. Use "$cpu_option" to identify the machine to the
233 assembler, if specified.
234
eb2d80b4
AC
235Tue May 23 21:39:23 2000 Andrew Cagney <cagney@b1.cygnus.com>
236
237 * configure: Regenerated to track ../common/aclocal.m4 changes.
238
c2c6d25f
JM
2391999-09-15 Doug Evans <devans@casey.cygnus.com>
240
241 * sim/arm/b.cgs: New testcase.
242 * sim/arm/bic.cgs: New testcase.
243 * sim/arm/bl.cgs: New testcase.
244
d4f3574e
SS
245Thu Sep 2 18:15:53 1999 Andrew Cagney <cagney@b1.cygnus.com>
246
247 * configure: Regenerated to track ../common/aclocal.m4 changes.
248
104c1213
JM
2491999-08-30 Doug Evans <devans@casey.cygnus.com>
250
104c1213
JM
251 * lib/sim-defs.exp (run_sim_test): Rename all_machs arg to
252 requested_machs, now is list of machs to run tests for.
253 Delete locals AS,ASFLAGS,LD,LDFLAGS. Use target_assemble
254 and target_link instead.
255
7a292a7a
SS
2561999-04-21 Doug Evans <devans@casey.cygnus.com>
257
258 * sim/m32r/nop.cgs: Add missing nop insn.
259
260Mon Mar 22 13:28:56 1999 Dave Brolley <brolley@cygnus.com>
261
262 * sim/fr30/stb.cgs: Correct for unaligned access.
263 * sim/fr30/sth.cgs: Correct for unaligned access.
264 * sim/fr30/ldub.cgs: Fix typo: lduh->ldub. Correct
265 for unaligned access.
266 * sim/fr30/and.cgs: Test unaligned access.
267
c906108c
SS
268Fri Feb 5 12:41:11 1999 Doug Evans <devans@canuck.cygnus.com>
269
270 * lib/sim-defs.exp (sim_run): Print simulator arguments log message.
271
2721999-01-05 Doug Evans <devans@casey.cygnus.com>
273
274 * lib/sim-defs.exp (run_sim_test): New arg all_machs.
275 * sim/fr30/allinsn.exp: Update.
276 * sim/fr30/misc.exp: Update.
277 * sim/m32r/allinsn.exp: Update.
278 * sim/m32r/misc.exp: Update.
279
280Fri Dec 18 17:19:34 1998 Dave Brolley <brolley@cygnus.com>
281
282 * sim/fr30/ldres.cgs: New testcase.
283 * sim/fr30/copld.cgs: New testcase.
284 * sim/fr30/copst.cgs: New testcase.
285 * sim/fr30/copsv.cgs: New testcase.
286 * sim/fr30/nop.cgs: New testcase.
287 * sim/fr30/andccr.cgs: New testcase.
288 * sim/fr30/orccr.cgs: New testcase.
289 * sim/fr30/addsp.cgs: New testcase.
290 * sim/fr30/stilm.cgs: New testcase.
291 * sim/fr30/extsb.cgs: New testcase.
292 * sim/fr30/extub.cgs: New testcase.
293 * sim/fr30/extsh.cgs: New testcase.
294 * sim/fr30/extuh.cgs: New testcase.
295 * sim/fr30/enter.cgs: New testcase.
296 * sim/fr30/leave.cgs: New testcase.
297 * sim/fr30/xchb.cgs: New testcase.
298 * sim/fr30/dmovb.cgs: New testcase.
299 * sim/fr30/dmov.cgs: New testcase.
300 * sim/fr30/dmovh.cgs: New testcase.
301
302Thu Dec 17 17:18:43 1998 Dave Brolley <brolley@cygnus.com>
303
304 * sim/fr30/testutils.inc (take_branch{_d},no_branch{_d}): New macros.
305 * sim/fr30/ret.cgs: Add tests fir ret:d.
306 * sim/fr30/inte.cgs: New testcase.
307 * sim/fr30/reti.cgs: New testcase.
308 * sim/fr30/bra.cgs: New testcase.
309 * sim/fr30/bno.cgs: New testcase.
310 * sim/fr30/beq.cgs: New testcase.
311 * sim/fr30/bne.cgs: New testcase.
312 * sim/fr30/bc.cgs: New testcase.
313 * sim/fr30/bnc.cgs: New testcase.
314 * sim/fr30/bn.cgs: New testcase.
315 * sim/fr30/bp.cgs: New testcase.
316 * sim/fr30/bv.cgs: New testcase.
317 * sim/fr30/bnv.cgs: New testcase.
318 * sim/fr30/blt.cgs: New testcase.
319 * sim/fr30/bge.cgs: New testcase.
320 * sim/fr30/ble.cgs: New testcase.
321 * sim/fr30/bgt.cgs: New testcase.
322 * sim/fr30/bls.cgs: New testcase.
323 * sim/fr30/bhi.cgs: New testcase.
324
325Tue Dec 15 17:47:13 1998 Dave Brolley <brolley@cygnus.com>
326
327 * sim/fr30/div.cgs (int): Add signed division scenario.
328 * sim/fr30/int.cgs (int): Complete testcase.
329 * sim/fr30/testutils.inc (_start): Initialize tbr.
330 (test_s_user,test_s_system,set_i,test_i): New macros.
331
3321998-12-14 Doug Evans <devans@casey.cygnus.com>
333
334 * lib/sim-defs.exp (run_sim_test): New option xerror, for expected
335 errors. Translate \n sequences in expected output to newline char.
336 (slurp_options): Make parentheses optional.
337 (sim_run): Look for board_info sim,options.
338 * sim/fr30/hello.ms: Add trailing \n to expected output.
339 * sim/m32r/hello.ms: Ditto.
340 * sim/m32r/hw-trap.ms: Ditto.
341
342 * sim/m32r/trap.cgs: Properly align trap2_handler.
343
344 * sim/m32r/uread16.ms: New testcase.
345 * sim/m32r/uread32.ms: New testcase.
346 * sim/m32r/uwrite16.ms: New testcase.
347 * sim/m32r/uwrite32.ms: New testcase.
348
3491998-12-14 Dave Brolley <brolley@cygnus.com>
350
351 * sim/fr30/call.cgs: Test ret here as well.
352 * sim/fr30/ld.cgs: Remove bogus comment.
353 * sim/fr30/testutils.inc (save_rp,restore_rp): New macros.
354 * sim/fr30/div.ms: New testcase.
355 * sim/fr30/st.cgs: New testcase.
356 * sim/fr30/sth.cgs: New testcase.
357 * sim/fr30/stb.cgs: New testcase.
358 * sim/fr30/mov.cgs: New testcase.
359 * sim/fr30/jmp.cgs: New testcase.
360 * sim/fr30/ret.cgs: New testcase.
361 * sim/fr30/int.cgs: New testcase.
362
363Thu Dec 10 18:46:25 1998 Dave Brolley <brolley@cygnus.com>
364
365 * sim/fr30/div0s.cgs: New testcase.
366 * sim/fr30/div0u.cgs: New testcase.
367 * sim/fr30/div1.cgs: New testcase.
368 * sim/fr30/div2.cgs: New testcase.
369 * sim/fr30/div3.cgs: New testcase.
370 * sim/fr30/div4s.cgs: New testcase.
371 * sim/fr30/testutils.inc (mvi_h_dr,set_dbits,test_dbits): New Macros.
372
373Tue Dec 8 13:16:53 1998 Dave Brolley <brolley@cygnus.com>
374
375 * sim/fr30/testutils.inc (set_s_user): Correct Mask.
376 (set_s_system): Correct Mask.
377 * sim/fr30/ld.cgs (ld): Move previously failing test back
378 into place.
379 * sim/fr30/ldm0.cgs: New testcase.
380 * sim/fr30/ldm1.cgs: New testcase.
381 * sim/fr30/stm0.cgs: New testcase.
382 * sim/fr30/stm1.cgs: New testcase.
383
384Thu Dec 3 14:20:03 1998 Dave Brolley <brolley@cygnus.com>
385
386 * sim/fr30/ld.cgs: Implement more loads.
387 * sim/fr30/call.cgs: New testcase.
388 * sim/fr30/testutils.inc (testr_h_dr): New macro.
389 (set_s_user,set_s_system): New macros.
390
391 * sim/fr30: New Directory.
392
393Wed Nov 18 10:50:19 1998 Andrew Cagney <cagney@b1.cygnus.com>
394
395 * common/bits-gen.c (main): Add BYTE_ORDER so that it matches
396 recent sim/common/sim-basics.h changes.
397 * common/Makefile.in: Update.
398
399Fri Oct 30 00:37:31 1998 Felix Lee <flee@cygnus.com>
400
401 * lib/sim-defs.exp (sim_run): download target program to remote
402 host, if necessary. for unix-driven win32 testing.
403
404Tue Sep 15 14:56:22 1998 Doug Evans <devans@canuck.cygnus.com>
405
406 * sim/m32r/testutils.inc (test_h_gr): Use mvaddr_h_gr.
407 * sim/m32r/rte.cgs: Test bbpc,bbpsw.
408 * sim/m32r/trap.cgs: Test bbpc,bbpsw.
409
7a292a7a
SS
410Fri Jul 31 17:49:13 1998 Felix Lee <flee@cygnus.com>
411
412 * lib/sim-defs.exp (sim_run): remote_spawn, use writeto instead of
413 writeonly.
414
c906108c
SS
415Fri Jul 24 09:40:34 1998 Doug Evans <devans@canuck.cygnus.com>
416
417 * Makefile.in (clean,mostlyclean): Change leading spaces to a tab.
418
419Wed Jul 1 15:57:54 1998 Doug Evans <devans@seba.cygnus.com>
420
421 * sim/m32r/hw-trap.ms: New testcase.
422
7a292a7a
SS
423Tue Jun 16 15:44:01 1998 Jillian Ye <jillian@cygnus.com>
424
425 * lib/sim-defs.exp: Print out timeout setting info when "-v" is used.
426
427Thu Jun 11 15:24:53 1998 Doug Evans <devans@canuck.cygnus.com>
428
429 * lib/sim-defs.exp (sim_run): Argument env_vals renamed to options,
430 which is now a list of options controlling the behaviour of sim_run.
431
c906108c
SS
432Wed Jun 10 10:53:20 1998 Doug Evans <devans@seba.cygnus.com>
433
434 * sim/m32r/addx.cgs: Add another test.
435 * sim/m32r/jmp.cgs: Add another test.
436
437Mon Jun 8 16:08:27 1998 Doug Evans <devans@canuck.cygnus.com>
438
439 * sim/m32r/trap.cgs: Test trap 2.
440
441Mon Jun 1 18:54:22 1998 Frank Ch. Eigler <fche@cygnus.com>
442
443 * lib/sim-defs.exp (sim_run): Add possible environment variable
444 list to simulator run.
445
446Thu May 28 14:59:46 1998 Jillian Ye <jillian@cygnus.com>
447
448 * Makefile.in: Take RUNTEST out of FLAG_TO_PASS
449 so that make check can be invoked recursively.
450
451Thu May 14 11:48:35 1998 Doug Evans <devans@canuck.cygnus.com>
452
453 * config/default.exp (CC,SIM): Delete.
454
455 * lib/sim-defs.exp (sim_run): Fix handling of output redirection.
456 New arg prog_opts. All callers updated.
457
458Fri May 8 18:10:28 1998 Jillian Ye <jillian@cygnus.com>
459
460 * Makefile.in: Made "check" the target of two
461 dependencies (test1, test2) so that test2 get a chance to
462 run even when test1 failed if "make -k check" is used.
463
464Fri May 8 14:41:28 1998 Doug Evans <devans@canuck.cygnus.com>
465
466 * lib/sim-defs.exp (sim_version): Simplify.
467 (sim_run): Implement.
468 (run_sim_test): Use sim_run.
469 (sim_compile): New proc.
470
471Mon May 4 17:59:11 1998 Frank Ch. Eigler <fche@cygnus.com>
472
473 * config/default.exp: Added C compiler settings.
474
475Wed Apr 22 12:26:28 1998 Doug Evans <devans@canuck.cygnus.com>
476
477 * Makefile.in (TARGET_FLAGS_TO_PASS): Delete LIBS, LDFLAGS.
478
479Tue Apr 21 10:49:03 1998 Doug Evans <devans@canuck.cygnus.com>
480
481 * lib/sim-defs.exp (run_sim_test): Don't exit early if one mach fails,
482 try all machs.
483
484 * sim/m32r/addx.cgs: Test (-1)+(-1)+1.
485
486Fri Apr 17 16:00:52 1998 Doug Evans <devans@canuck.cygnus.com>
487
488 * sim/m32r/mv[ft]achi.cgs: Fix expected result
489 (sign extension of top 8 bits).
490
491Wed Feb 25 11:01:17 1998 Doug Evans <devans@canuck.cygnus.com>
492
493 * Makefile.in (RUNTEST): Fix path to runtest.
494
c906108c
SS
495Fri Feb 20 11:00:02 1998 Nick Clifton <nickc@cygnus.com>
496
497 * sim/m32r/unlock.cgs: Fixed test.
498 * sim/m32r/mvfc.cgs: Fixed test.
499 * sim/m32r/remu.cgs: Fixed test.
c906108c
SS
500 * sim/m32r/bnc24.cgs: Test long BNC instruction.
501 * sim/m32r/bnc8.cgs: Test short BNC instruction.
502 * sim/m32r/ld-plus.cgs: Test LD instruction.
503 * sim/m32r/macwhi.cgs: Test MACWHI instruction.
504 * sim/m32r/macwlo.cgs: Test MACWLO instruction.
505 * sim/m32r/mulwhi.cgs: Test MULWHI instruction.
506 * sim/m32r/mulwlo.cgs: Test MULWLO instruction.
507 * sim/m32r/mvfachi.cgs: Test MVFACHI instruction.
508 * sim/m32r/mvfaclo.cgs: Test MVFACLO instruction.
509 * sim/m32r/mvtaclo.cgs: Test MVTACLO instruction.
510 * sim/m32r/addv.cgs: Test ADDV instruction.
511 * sim/m32r/addv3.cgs: Test ADDV3 instruction.
512 * sim/m32r/addx.cgs: Test ADDX instruction.
513 * sim/m32r/lock.cgs: Test LOCK instruction.
514 * sim/m32r/neg.cgs: Test NEG instruction.
515 * sim/m32r/not.cgs: Test NOT instruction.
516 * sim/m32r/unlock.cgs: Test UNLOCK instruction.
58fddbac 517
c906108c
SS
518Thu Feb 19 11:15:45 1998 Nick Clifton <nickc@cygnus.com>
519
520 * sim/m32r/testutils.inc (mvaddr_h_gr): new macro to load an
521 address into a general register.
522
523 * sim/m32r/or3.cgs: Test OR3 instruction.
524 * sim/m32r/rach.cgs: Test RACH instruction.
525 * sim/m32r/rem.cgs: Test REM instruction.
526 * sim/m32r/sub.cgs: Test SUB instruction.
527 * sim/m32r/mv.cgs: Test MV instruction.
528 * sim/m32r/mul.cgs: Test MUL instruction.
529 * sim/m32r/bl24.cgs: Test long BL instruction.
530 * sim/m32r/bl8.cgs: Test short BL instruction.
531 * sim/m32r/blez.cgs: Test BLEZ instruction.
532 * sim/m32r/bltz.cgs: Test BLTZ instruction.
533 * sim/m32r/bne.cgs: Test BNE instruction.
534 * sim/m32r/bnez.cgs: Test BNEZ instruction.
535 * sim/m32r/bra24.cgs: Test long BRA instruction.
536 * sim/m32r/bra8.cgs: Test short BRA instruction.
537 * sim/m32r/jl.cgs: Test JL instruction.
538 * sim/m32r/or.cgs: Test OR instruction.
539 * sim/m32r/jmp.cgs: Test JMP instruction.
540 * sim/m32r/and.cgs: Test AND instruction.
541 * sim/m32r/and3.cgs: Test AND3 instruction.
542 * sim/m32r/beq.cgs: Test BEQ instruction.
543 * sim/m32r/beqz.cgs: Test BEQZ instruction.
544 * sim/m32r/bgez.cgs: Test BGEZ instruction.
545 * sim/m32r/bgtz.cgs: Test BGTZ instruction.
546 * sim/m32r/cmp.cgs: Test CMP instruction.
547 * sim/m32r/cmpi.cgs: Test CMPI instruction.
548 * sim/m32r/cmpu.cgs: Test CMPU instruction.
549 * sim/m32r/cmpui.cgs: Test CMPUI instruction.
550 * sim/m32r/div.cgs: Test DIV instruction.
551 * sim/m32r/divu.cgs: Test DIVU instruction.
552 * sim/m32r/cmpeq.cgs: Test CMPEQ instruction.
553 * sim/m32r/sll.cgs: Test SLL instruction.
554 * sim/m32r/sll3.cgs: Test SLL3 instruction.
555 * sim/m32r/slli.cgs: Test SLLI instruction.
556 * sim/m32r/sra.cgs: Test SRA instruction.
557 * sim/m32r/sra3.cgs: Test SRA3 instruction.
558 * sim/m32r/srai.cgs: Test SRAI instruction.
559 * sim/m32r/srl.cgs: Test SRL instruction.
560 * sim/m32r/srl3.cgs: Test SRL3 instruction.
561 * sim/m32r/srli.cgs: Test SRLI instruction.
562 * sim/m32r/xor3.cgs: Test XOR3 instruction.
563 * sim/m32r/xor.cgs: Test XOR instruction.
58fddbac 564
c906108c
SS
565Tue Feb 17 12:46:05 1998 Doug Evans <devans@seba.cygnus.com>
566
567 * config/default.exp: New file.
568 * lib/sim-defs.exp: New file.
569 * sim/m32r/*: m32r dejagnu simulator testsuite.
570
571 * Makefile.in (build_alias): Define.
572 (arch): Define.
573 (RUNTEST_FOR_TARGET): Delete.
574 (RUNTEST): Fix.
575 (check): Depend on site.exp. Run dejagnu.
576 (site.exp): New target.
577 * configure.in (arch): Define from target_cpu.
578 * configure: Regenerate.
579
580Wed Sep 17 10:21:26 1997 Andrew Cagney <cagney@b1.cygnus.com>
581
582 * common/bits-gen.c (gen_bit): Pass in the full name of the macro.
583 (gen_mask): Ditto.
584
585 * common/bits-tst.c (main): Add tests for LSSEXT, MSSEXT.
586 (calc): Add support for 8 bit version of macros.
587 (main): Add tests for 8 bit versions of macros.
588 (check_sext): Check SEXT of zero clears bits.
589
590 * common/bits-gen.c (main): Generate tests for 8 bit versions of
591 macros.
592
593Thu Sep 11 13:04:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
594
595 * common/Make-common.in: New file, provide generic rules for
596 running checks.
597
598Mon Sep 1 16:43:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
599
600 * configure.in (configdirs): Test for the target directory instead
601 of matching on a target.
602