]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - gas/doc/c-mips.texi
Update year range in copyright notice of binutils files
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright (C) 1991-2018 Free Software Foundation, Inc.
2 @c This is part of the GAS manual.
3 @c For copying conditions, see the file as.texinfo.
4 @ifset GENERIC
5 @page
6 @node MIPS-Dependent
7 @chapter MIPS Dependent Features
8 @end ifset
9 @ifclear GENERIC
10 @node Machine Dependencies
11 @chapter MIPS Dependent Features
12 @end ifclear
13
14 @cindex MIPS processor
15 @sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16 different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17 and MIPS64. For information about the MIPS instruction set, see
18 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
19 For an overview of MIPS assembly conventions, see ``Appendix D:
20 Assembly Language Programming'' in the same work.
21
22 @menu
23 * MIPS Options:: Assembler options
24 * MIPS Macros:: High-level assembly macros
25 * MIPS Symbol Sizes:: Directives to override the size of symbols
26 * MIPS Small Data:: Controlling the use of small data accesses
27 * MIPS ISA:: Directives to override the ISA level
28 * MIPS assembly options:: Directives to control code generation
29 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30 * MIPS insn:: Directive to mark data as an instruction
31 * MIPS FP ABIs:: Marking which FP ABI is in use
32 * MIPS NaN Encodings:: Directives to record which NaN encoding is being used
33 * MIPS Option Stack:: Directives to save and restore options
34 * MIPS ASE Instruction Generation Overrides:: Directives to control
35 generation of MIPS ASE instructions
36 * MIPS Floating-Point:: Directives to override floating-point options
37 * MIPS Syntax:: MIPS specific syntactical considerations
38 @end menu
39
40 @node MIPS Options
41 @section Assembler options
42
43 The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
44 special options:
45
46 @table @code
47 @cindex @code{-G} option (MIPS)
48 @item -G @var{num}
49 Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50 @xref{MIPS Small Data,, Controlling the use of small data accesses}.
51
52 @cindex @code{-EB} option (MIPS)
53 @cindex @code{-EL} option (MIPS)
54 @cindex MIPS big-endian output
55 @cindex MIPS little-endian output
56 @cindex big-endian output, MIPS
57 @cindex little-endian output, MIPS
58 @item -EB
59 @itemx -EL
60 Any MIPS configuration of @code{@value{AS}} can select big-endian or
61 little-endian output at run time (unlike the other @sc{gnu} development
62 tools, which must be configured for one or the other). Use @samp{-EB}
63 to select big-endian output, and @samp{-EL} for little-endian.
64
65 @item -KPIC
66 @cindex PIC selection, MIPS
67 @cindex @option{-KPIC} option, MIPS
68 Generate SVR4-style PIC. This option tells the assembler to generate
69 SVR4-style position-independent macro expansions. It also tells the
70 assembler to mark the output file as PIC.
71
72 @item -mvxworks-pic
73 @cindex @option{-mvxworks-pic} option, MIPS
74 Generate VxWorks PIC. This option tells the assembler to generate
75 VxWorks-style position-independent macro expansions.
76
77 @cindex MIPS architecture options
78 @item -mips1
79 @itemx -mips2
80 @itemx -mips3
81 @itemx -mips4
82 @itemx -mips5
83 @itemx -mips32
84 @itemx -mips32r2
85 @itemx -mips32r3
86 @itemx -mips32r5
87 @itemx -mips32r6
88 @itemx -mips64
89 @itemx -mips64r2
90 @itemx -mips64r3
91 @itemx -mips64r5
92 @itemx -mips64r6
93 Generate code for a particular MIPS Instruction Set Architecture level.
94 @samp{-mips1} corresponds to the R2000 and R3000 processors,
95 @samp{-mips2} to the R6000 processor, @samp{-mips3} to the
96 R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
97 @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98 @samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99 @samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100 generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101 Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102 Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103 respectively. You can also switch instruction sets during the assembly;
104 see @ref{MIPS ISA, Directives to override the ISA level}.
105
106 @item -mgp32
107 @itemx -mfp32
108 Some macros have different expansions for 32-bit and 64-bit registers.
109 The register sizes are normally inferred from the ISA and ABI, but these
110 flags force a certain group of registers to be treated as 32 bits wide at
111 all times. @samp{-mgp32} controls the size of general-purpose registers
112 and @samp{-mfp32} controls the size of floating-point registers.
113
114 The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115 of registers to be changed for parts of an object. The default value is
116 restored by @code{.set gp=default} and @code{.set fp=default}.
117
118 On some MIPS variants there is a 32-bit mode flag; when this flag is
119 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120 save the 32-bit registers on a context switch, so it is essential never
121 to use the 64-bit registers.
122
123 @item -mgp64
124 @itemx -mfp64
125 Assume that 64-bit registers are available. This is provided in the
126 interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128 The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129 of registers to be changed for parts of an object. The default value is
130 restored by @code{.set gp=default} and @code{.set fp=default}.
131
132 @item -mfpxx
133 Make no assumptions about whether 32-bit or 64-bit floating-point
134 registers are available. This is provided to support having modules
135 compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136 only be used with MIPS II and above.
137
138 The @code{.set fp=xx} directive allows a part of an object to be marked
139 as not making assumptions about 32-bit or 64-bit FP registers. The
140 default value is restored by @code{.set fp=default}.
141
142 @item -modd-spreg
143 @itemx -mno-odd-spreg
144 Enable use of floating-point operations on odd-numbered single-precision
145 registers when supported by the ISA. @samp{-mfpxx} implies
146 @samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
148 @item -mips16
149 @itemx -no-mips16
150 Generate code for the MIPS 16 processor. This is equivalent to putting
151 @code{.module mips16} at the start of the assembly file. @samp{-no-mips16}
152 turns off this option.
153
154 @item -mmips16e2
155 @itemx -mno-mips16e2
156 Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent
157 to putting @code{.module mips16e2} at the start of the assembly file.
158 @samp{-mno-mips16e2} turns off this option.
159
160 @item -mmicromips
161 @itemx -mno-micromips
162 Generate code for the microMIPS processor. This is equivalent to putting
163 @code{.module micromips} at the start of the assembly file.
164 @samp{-mno-micromips} turns off this option. This is equivalent to putting
165 @code{.module nomicromips} at the start of the assembly file.
166
167 @item -msmartmips
168 @itemx -mno-smartmips
169 Enables the SmartMIPS extensions to the MIPS32 instruction set, which
170 provides a number of new instructions which target smartcard and
171 cryptographic applications. This is equivalent to putting
172 @code{.module smartmips} at the start of the assembly file.
173 @samp{-mno-smartmips} turns off this option.
174
175 @item -mips3d
176 @itemx -no-mips3d
177 Generate code for the MIPS-3D Application Specific Extension.
178 This tells the assembler to accept MIPS-3D instructions.
179 @samp{-no-mips3d} turns off this option.
180
181 @item -mdmx
182 @itemx -no-mdmx
183 Generate code for the MDMX Application Specific Extension.
184 This tells the assembler to accept MDMX instructions.
185 @samp{-no-mdmx} turns off this option.
186
187 @item -mdsp
188 @itemx -mno-dsp
189 Generate code for the DSP Release 1 Application Specific Extension.
190 This tells the assembler to accept DSP Release 1 instructions.
191 @samp{-mno-dsp} turns off this option.
192
193 @item -mdspr2
194 @itemx -mno-dspr2
195 Generate code for the DSP Release 2 Application Specific Extension.
196 This option implies @samp{-mdsp}.
197 This tells the assembler to accept DSP Release 2 instructions.
198 @samp{-mno-dspr2} turns off this option.
199
200 @item -mdspr3
201 @itemx -mno-dspr3
202 Generate code for the DSP Release 3 Application Specific Extension.
203 This option implies @samp{-mdsp} and @samp{-mdspr2}.
204 This tells the assembler to accept DSP Release 3 instructions.
205 @samp{-mno-dspr3} turns off this option.
206
207 @item -mmt
208 @itemx -mno-mt
209 Generate code for the MT Application Specific Extension.
210 This tells the assembler to accept MT instructions.
211 @samp{-mno-mt} turns off this option.
212
213 @item -mmcu
214 @itemx -mno-mcu
215 Generate code for the MCU Application Specific Extension.
216 This tells the assembler to accept MCU instructions.
217 @samp{-mno-mcu} turns off this option.
218
219 @item -mmsa
220 @itemx -mno-msa
221 Generate code for the MIPS SIMD Architecture Extension.
222 This tells the assembler to accept MSA instructions.
223 @samp{-mno-msa} turns off this option.
224
225 @item -mxpa
226 @itemx -mno-xpa
227 Generate code for the MIPS eXtended Physical Address (XPA) Extension.
228 This tells the assembler to accept XPA instructions.
229 @samp{-mno-xpa} turns off this option.
230
231 @item -mvirt
232 @itemx -mno-virt
233 Generate code for the Virtualization Application Specific Extension.
234 This tells the assembler to accept Virtualization instructions.
235 @samp{-mno-virt} turns off this option.
236
237 @item -minsn32
238 @itemx -mno-insn32
239 Only use 32-bit instruction encodings when generating code for the
240 microMIPS processor. This option inhibits the use of any 16-bit
241 instructions. This is equivalent to putting @code{.set insn32} at
242 the start of the assembly file. @samp{-mno-insn32} turns off this
243 option. This is equivalent to putting @code{.set noinsn32} at the
244 start of the assembly file. By default @samp{-mno-insn32} is
245 selected, allowing all instructions to be used.
246
247 @item -mfix7000
248 @itemx -mno-fix7000
249 Cause nops to be inserted if the read of the destination register
250 of an mfhi or mflo instruction occurs in the following two instructions.
251
252 @item -mfix-rm7000
253 @itemx -mno-fix-rm7000
254 Cause nops to be inserted if a dmult or dmultu instruction is
255 followed by a load instruction.
256
257 @item -mfix-loongson2f-jump
258 @itemx -mno-fix-loongson2f-jump
259 Eliminate instruction fetch from outside 256M region to work around the
260 Loongson2F @samp{jump} instructions. Without it, under extreme cases,
261 the kernel may crash. The issue has been solved in latest processor
262 batches, but this fix has no side effect to them.
263
264 @item -mfix-loongson2f-nop
265 @itemx -mno-fix-loongson2f-nop
266 Replace nops by @code{or at,at,zero} to work around the Loongson2F
267 @samp{nop} errata. Without it, under extreme cases, the CPU might
268 deadlock. The issue has been solved in later Loongson2F batches, but
269 this fix has no side effect to them.
270
271 @item -mfix-vr4120
272 @itemx -mno-fix-vr4120
273 Insert nops to work around certain VR4120 errata. This option is
274 intended to be used on GCC-generated code: it is not designed to catch
275 all problems in hand-written assembler code.
276
277 @item -mfix-vr4130
278 @itemx -mno-fix-vr4130
279 Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
280
281 @item -mfix-24k
282 @itemx -mno-fix-24k
283 Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
284
285 @item -mfix-cn63xxp1
286 @itemx -mno-fix-cn63xxp1
287 Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
288 certain CN63XXP1 errata.
289
290 @item -m4010
291 @itemx -no-m4010
292 Generate code for the LSI R4010 chip. This tells the assembler to
293 accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
294 etc.), and to not schedule @samp{nop} instructions around accesses to
295 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
296 option.
297
298 @item -m4650
299 @itemx -no-m4650
300 Generate code for the MIPS R4650 chip. This tells the assembler to accept
301 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
302 instructions around accesses to the @samp{HI} and @samp{LO} registers.
303 @samp{-no-m4650} turns off this option.
304
305 @item -m3900
306 @itemx -no-m3900
307 @itemx -m4100
308 @itemx -no-m4100
309 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
310 R@var{nnnn} chip. This tells the assembler to accept instructions
311 specific to that chip, and to schedule for that chip's hazards.
312
313 @item -march=@var{cpu}
314 Generate code for a particular MIPS CPU. It is exactly equivalent to
315 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
316 understood. Valid @var{cpu} value are:
317
318 @quotation
319 2000,
320 3000,
321 3900,
322 4000,
323 4010,
324 4100,
325 4111,
326 vr4120,
327 vr4130,
328 vr4181,
329 4300,
330 4400,
331 4600,
332 4650,
333 5000,
334 rm5200,
335 rm5230,
336 rm5231,
337 rm5261,
338 rm5721,
339 vr5400,
340 vr5500,
341 6000,
342 rm7000,
343 8000,
344 rm9000,
345 10000,
346 12000,
347 14000,
348 16000,
349 4kc,
350 4km,
351 4kp,
352 4ksc,
353 4kec,
354 4kem,
355 4kep,
356 4ksd,
357 m4k,
358 m4kp,
359 m14k,
360 m14kc,
361 m14ke,
362 m14kec,
363 24kc,
364 24kf2_1,
365 24kf,
366 24kf1_1,
367 24kec,
368 24kef2_1,
369 24kef,
370 24kef1_1,
371 34kc,
372 34kf2_1,
373 34kf,
374 34kf1_1,
375 34kn,
376 74kc,
377 74kf2_1,
378 74kf,
379 74kf1_1,
380 74kf3_2,
381 1004kc,
382 1004kf2_1,
383 1004kf,
384 1004kf1_1,
385 interaptiv,
386 interaptiv-mr2,
387 m5100,
388 m5101,
389 p5600,
390 5kc,
391 5kf,
392 20kc,
393 25kf,
394 sb1,
395 sb1a,
396 i6400,
397 p6600,
398 loongson2e,
399 loongson2f,
400 loongson3a,
401 octeon,
402 octeon+,
403 octeon2,
404 octeon3,
405 xlr,
406 xlp
407 @end quotation
408
409 For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
410 accepted as synonyms for @samp{@var{n}f1_1}. These values are
411 deprecated.
412
413 @item -mtune=@var{cpu}
414 Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
415 identical to @samp{-march=@var{cpu}}.
416
417 @item -mabi=@var{abi}
418 Record which ABI the source code uses. The recognized arguments
419 are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
420
421 @item -msym32
422 @itemx -mno-sym32
423 @cindex -msym32
424 @cindex -mno-sym32
425 Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
426 the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
427
428 @cindex @code{-nocpp} ignored (MIPS)
429 @item -nocpp
430 This option is ignored. It is accepted for command-line compatibility with
431 other assemblers, which use it to turn off C style preprocessing. With
432 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
433 @sc{gnu} assembler itself never runs the C preprocessor.
434
435 @item -msoft-float
436 @itemx -mhard-float
437 Disable or enable floating-point instructions. Note that by default
438 floating-point instructions are always allowed even with CPU targets
439 that don't have support for these instructions.
440
441 @item -msingle-float
442 @itemx -mdouble-float
443 Disable or enable double-precision floating-point operations. Note
444 that by default double-precision floating-point operations are always
445 allowed even with CPU targets that don't have support for these
446 operations.
447
448 @item --construct-floats
449 @itemx --no-construct-floats
450 The @code{--no-construct-floats} option disables the construction of
451 double width floating point constants by loading the two halves of the
452 value into the two single width floating point registers that make up
453 the double width register. This feature is useful if the processor
454 support the FR bit in its status register, and this bit is known (by
455 the programmer) to be set. This bit prevents the aliasing of the double
456 width register by the single width registers.
457
458 By default @code{--construct-floats} is selected, allowing construction
459 of these floating point constants.
460
461 @item --relax-branch
462 @itemx --no-relax-branch
463 The @samp{--relax-branch} option enables the relaxation of out-of-range
464 branches. Any branches whose target cannot be reached directly are
465 converted to a small instruction sequence including an inverse-condition
466 branch to the physically next instruction, and a jump to the original
467 target is inserted between the two instructions. In PIC code the jump
468 will involve further instructions for address calculation.
469
470 The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
471 @code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
472 relaxation, because they have no complementing counterparts. They could
473 be relaxed with the use of a longer sequence involving another branch,
474 however this has not been implemented and if their target turns out of
475 reach, they produce an error even if branch relaxation is enabled.
476
477 Also no MIPS16 branches are ever relaxed.
478
479 By default @samp{--no-relax-branch} is selected, causing any out-of-range
480 branches to produce an error.
481
482 @item -mignore-branch-isa
483 @itemx -mno-ignore-branch-isa
484 Ignore branch checks for invalid transitions between ISA modes.
485
486 The semantics of branches does not provide for an ISA mode switch, so in
487 most cases the ISA mode a branch has been encoded for has to be the same
488 as the ISA mode of the branch's target label. If the ISA modes do not
489 match, then such a branch, if taken, will cause the ISA mode to remain
490 unchanged and instructions that follow will be executed in the wrong ISA
491 mode causing the program to misbehave or crash.
492
493 In the case of the @code{BAL} instruction it may be possible to relax
494 it to an equivalent @code{JALX} instruction so that the ISA mode is
495 switched at the run time as required. For other branches no relaxation
496 is possible and therefore GAS has checks implemented that verify in
497 branch assembly that the two ISA modes match, and report an error
498 otherwise so that the problem with code can be diagnosed at the assembly
499 time rather than at the run time.
500
501 However some assembly code, including generated code produced by some
502 versions of GCC, may incorrectly include branches to data labels, which
503 appear to require a mode switch but are either dead or immediately
504 followed by valid instructions encoded for the same ISA the branch has
505 been encoded for. While not strictly correct at the source level such
506 code will execute as intended, so to help with these cases
507 @samp{-mignore-branch-isa} is supported which disables ISA mode checks
508 for branches.
509
510 By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
511 branch requiring a transition between ISA modes to produce an error.
512
513 @cindex @option{-mnan=} command line option, MIPS
514 @item -mnan=@var{encoding}
515 This option indicates whether the source code uses the IEEE 2008
516 NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
517 (@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
518 directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
519
520 @option{-mnan=legacy} is the default if no @option{-mnan} option or
521 @code{.nan} directive is used.
522
523 @item --trap
524 @itemx --no-break
525 @c FIXME! (1) reflect these options (next item too) in option summaries;
526 @c (2) stop teasing, say _which_ instructions expanded _how_.
527 @code{@value{AS}} automatically macro expands certain division and
528 multiplication instructions to check for overflow and division by zero. This
529 option causes @code{@value{AS}} to generate code to take a trap exception
530 rather than a break exception when an error is detected. The trap instructions
531 are only supported at Instruction Set Architecture level 2 and higher.
532
533 @item --break
534 @itemx --no-trap
535 Generate code to take a break exception rather than a trap exception when an
536 error is detected. This is the default.
537
538 @item -mpdr
539 @itemx -mno-pdr
540 Control generation of @code{.pdr} sections. Off by default on IRIX, on
541 elsewhere.
542
543 @item -mshared
544 @itemx -mno-shared
545 When generating code using the Unix calling conventions (selected by
546 @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
547 which can go into a shared library. The @samp{-mno-shared} option
548 tells gas to generate code which uses the calling convention, but can
549 not go into a shared library. The resulting code is slightly more
550 efficient. This option only affects the handling of the
551 @samp{.cpload} and @samp{.cpsetup} pseudo-ops.
552 @end table
553
554 @node MIPS Macros
555 @section High-level assembly macros
556
557 MIPS assemblers have traditionally provided a wider range of
558 instructions than the MIPS architecture itself. These extra
559 instructions are usually referred to as ``macro'' instructions
560 @footnote{The term ``macro'' is somewhat overloaded here, since
561 these macros have no relation to those defined by @code{.macro},
562 @pxref{Macro,, @code{.macro}}.}.
563
564 Some MIPS macro instructions extend an underlying architectural instruction
565 while others are entirely new. An example of the former type is @code{and},
566 which allows the third operand to be either a register or an arbitrary
567 immediate value. Examples of the latter type include @code{bgt}, which
568 branches to the third operand when the first operand is greater than
569 the second operand, and @code{ulh}, which implements an unaligned
570 2-byte load.
571
572 One of the most common extensions provided by macros is to expand
573 memory offsets to the full address range (32 or 64 bits) and to allow
574 symbolic offsets such as @samp{my_data + 4} to be used in place of
575 integer constants. For example, the architectural instruction
576 @code{lbu} allows only a signed 16-bit offset, whereas the macro
577 @code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
578 The implementation of these symbolic offsets depends on several factors,
579 such as whether the assembler is generating SVR4-style PIC (selected by
580 @option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
581 (@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
582 and the small data limit (@pxref{MIPS Small Data,, Controlling the use
583 of small data accesses}).
584
585 @kindex @code{.set macro}
586 @kindex @code{.set nomacro}
587 Sometimes it is undesirable to have one assembly instruction expand
588 to several machine instructions. The directive @code{.set nomacro}
589 tells the assembler to warn when this happens. @code{.set macro}
590 restores the default behavior.
591
592 @cindex @code{at} register, MIPS
593 @kindex @code{.set at=@var{reg}}
594 Some macro instructions need a temporary register to store intermediate
595 results. This register is usually @code{$1}, also known as @code{$at},
596 but it can be changed to any core register @var{reg} using
597 @code{.set at=@var{reg}}. Note that @code{$at} always refers
598 to @code{$1} regardless of which register is being used as the
599 temporary register.
600
601 @kindex @code{.set at}
602 @kindex @code{.set noat}
603 Implicit uses of the temporary register in macros could interfere with
604 explicit uses in the assembly code. The assembler therefore warns
605 whenever it sees an explicit use of the temporary register. The directive
606 @code{.set noat} silences this warning while @code{.set at} restores
607 the default behavior. It is safe to use @code{.set noat} while
608 @code{.set nomacro} is in effect since single-instruction macros
609 never need a temporary register.
610
611 Note that while the @sc{gnu} assembler provides these macros for compatibility,
612 it does not make any attempt to optimize them with the surrounding code.
613
614 @node MIPS Symbol Sizes
615 @section Directives to override the size of symbols
616
617 @kindex @code{.set sym32}
618 @kindex @code{.set nosym32}
619 The n64 ABI allows symbols to have any 64-bit value. Although this
620 provides a great deal of flexibility, it means that some macros have
621 much longer expansions than their 32-bit counterparts. For example,
622 the non-PIC expansion of @samp{dla $4,sym} is usually:
623
624 @smallexample
625 lui $4,%highest(sym)
626 lui $1,%hi(sym)
627 daddiu $4,$4,%higher(sym)
628 daddiu $1,$1,%lo(sym)
629 dsll32 $4,$4,0
630 daddu $4,$4,$1
631 @end smallexample
632
633 whereas the 32-bit expansion is simply:
634
635 @smallexample
636 lui $4,%hi(sym)
637 daddiu $4,$4,%lo(sym)
638 @end smallexample
639
640 n64 code is sometimes constructed in such a way that all symbolic
641 constants are known to have 32-bit values, and in such cases, it's
642 preferable to use the 32-bit expansion instead of the 64-bit
643 expansion.
644
645 You can use the @code{.set sym32} directive to tell the assembler
646 that, from this point on, all expressions of the form
647 @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
648 have 32-bit values. For example:
649
650 @smallexample
651 .set sym32
652 dla $4,sym
653 lw $4,sym+16
654 sw $4,sym+0x8000($4)
655 @end smallexample
656
657 will cause the assembler to treat @samp{sym}, @code{sym+16} and
658 @code{sym+0x8000} as 32-bit values. The handling of non-symbolic
659 addresses is not affected.
660
661 The directive @code{.set nosym32} ends a @code{.set sym32} block and
662 reverts to the normal behavior. It is also possible to change the
663 symbol size using the command-line options @option{-msym32} and
664 @option{-mno-sym32}.
665
666 These options and directives are always accepted, but at present,
667 they have no effect for anything other than n64.
668
669 @node MIPS Small Data
670 @section Controlling the use of small data accesses
671
672 @c This section deliberately glosses over the possibility of using -G
673 @c in SVR4-style PIC, as could be done on IRIX. We don't support that.
674 @cindex small data, MIPS
675 @cindex @code{gp} register, MIPS
676 It often takes several instructions to load the address of a symbol.
677 For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
678 of @samp{dla $4,addr} is usually:
679
680 @smallexample
681 lui $4,%hi(addr)
682 daddiu $4,$4,%lo(addr)
683 @end smallexample
684
685 The sequence is much longer when @samp{addr} is a 64-bit symbol.
686 @xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
687
688 In order to cut down on this overhead, most embedded MIPS systems
689 set aside a 64-kilobyte ``small data'' area and guarantee that all
690 data of size @var{n} and smaller will be placed in that area.
691 The limit @var{n} is passed to both the assembler and the linker
692 using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
693 Assembler options}. Note that the same value of @var{n} must be used
694 when linking and when assembling all input files to the link; any
695 inconsistency could cause a relocation overflow error.
696
697 The size of an object in the @code{.bss} section is set by the
698 @code{.comm} or @code{.lcomm} directive that defines it. The size of
699 an external object may be set with the @code{.extern} directive. For
700 example, @samp{.extern sym,4} declares that the object at @code{sym}
701 is 4 bytes in length, while leaving @code{sym} otherwise undefined.
702
703 When no @option{-G} option is given, the default limit is 8 bytes.
704 The option @option{-G 0} prevents any data from being automatically
705 classified as small.
706
707 It is also possible to mark specific objects as small by putting them
708 in the special sections @code{.sdata} and @code{.sbss}, which are
709 ``small'' counterparts of @code{.data} and @code{.bss} respectively.
710 The toolchain will treat such data as small regardless of the
711 @option{-G} setting.
712
713 On startup, systems that support a small data area are expected to
714 initialize register @code{$28}, also known as @code{$gp}, in such a
715 way that small data can be accessed using a 16-bit offset from that
716 register. For example, when @samp{addr} is small data,
717 the @samp{dla $4,addr} instruction above is equivalent to:
718
719 @smallexample
720 daddiu $4,$28,%gp_rel(addr)
721 @end smallexample
722
723 Small data is not supported for SVR4-style PIC.
724
725 @node MIPS ISA
726 @section Directives to override the ISA level
727
728 @cindex MIPS ISA override
729 @kindex @code{.set mips@var{n}}
730 @sc{gnu} @code{@value{AS}} supports an additional directive to change
731 the MIPS Instruction Set Architecture level on the fly: @code{.set
732 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
733 32r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
734 The values other than 0 make the assembler accept instructions
735 for the corresponding ISA level, from that point on in the
736 assembly. @code{.set mips@var{n}} affects not only which instructions
737 are permitted, but also how certain macros are expanded. @code{.set
738 mips0} restores the ISA level to its original level: either the
739 level you selected with command line options, or the default for your
740 configuration. You can use this feature to permit specific MIPS III
741 instructions while assembling in 32 bit mode. Use this directive with
742 care!
743
744 @cindex MIPS CPU override
745 @kindex @code{.set arch=@var{cpu}}
746 The @code{.set arch=@var{cpu}} directive provides even finer control.
747 It changes the effective CPU target and allows the assembler to use
748 instructions specific to a particular CPU. All CPUs supported by the
749 @samp{-march} command line option are also selectable by this directive.
750 The original value is restored by @code{.set arch=default}.
751
752 The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
753 in which it will assemble instructions for the MIPS 16 processor. Use
754 @code{.set nomips16} to return to normal 32 bit mode.
755
756 Traditional MIPS assemblers do not support this directive.
757
758 The directive @code{.set micromips} puts the assembler into microMIPS mode,
759 in which it will assemble instructions for the microMIPS processor. Use
760 @code{.set nomicromips} to return to normal 32 bit mode.
761
762 Traditional MIPS assemblers do not support this directive.
763
764 @node MIPS assembly options
765 @section Directives to control code generation
766
767 @cindex MIPS directives to override command line options
768 @kindex @code{.module}
769 The @code{.module} directive allows command line options to be set directly
770 from assembly. The format of the directive matches the @code{.set}
771 directive but only those options which are relevant to a whole module are
772 supported. The effect of a @code{.module} directive is the same as the
773 corresponding command line option. Where @code{.set} directives support
774 returning to a default then the @code{.module} directives do not as they
775 define the defaults.
776
777 These module-level directives must appear first in assembly.
778
779 Traditional MIPS assemblers do not support this directive.
780
781 @cindex MIPS 32-bit microMIPS instruction generation override
782 @kindex @code{.set insn32}
783 @kindex @code{.set noinsn32}
784 The directive @code{.set insn32} makes the assembler only use 32-bit
785 instruction encodings when generating code for the microMIPS processor.
786 This directive inhibits the use of any 16-bit instructions from that
787 point on in the assembly. The @code{.set noinsn32} directive allows
788 16-bit instructions to be accepted.
789
790 Traditional MIPS assemblers do not support this directive.
791
792 @node MIPS autoextend
793 @section Directives for extending MIPS 16 bit instructions
794
795 @kindex @code{.set autoextend}
796 @kindex @code{.set noautoextend}
797 By default, MIPS 16 instructions are automatically extended to 32 bits
798 when necessary. The directive @code{.set noautoextend} will turn this
799 off. When @code{.set noautoextend} is in effect, any 32 bit instruction
800 must be explicitly extended with the @code{.e} modifier (e.g.,
801 @code{li.e $4,1000}). The directive @code{.set autoextend} may be used
802 to once again automatically extend instructions when necessary.
803
804 This directive is only meaningful when in MIPS 16 mode. Traditional
805 MIPS assemblers do not support this directive.
806
807 @node MIPS insn
808 @section Directive to mark data as an instruction
809
810 @kindex @code{.insn}
811 The @code{.insn} directive tells @code{@value{AS}} that the following
812 data is actually instructions. This makes a difference in MIPS 16 and
813 microMIPS modes: when loading the address of a label which precedes
814 instructions, @code{@value{AS}} automatically adds 1 to the value, so
815 that jumping to the loaded address will do the right thing.
816
817 @kindex @code{.global}
818 The @code{.global} and @code{.globl} directives supported by
819 @code{@value{AS}} will by default mark the symbol as pointing to a
820 region of data not code. This means that, for example, any
821 instructions following such a symbol will not be disassembled by
822 @code{objdump} as it will regard them as data. To change this
823 behavior an optional section name can be placed after the symbol name
824 in the @code{.global} directive. If this section exists and is known
825 to be a code section, then the symbol will be marked as pointing at
826 code not data. Ie the syntax for the directive is:
827
828 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
829
830 Here is a short example:
831
832 @example
833 .global foo .text, bar, baz .data
834 foo:
835 nop
836 bar:
837 .word 0x0
838 baz:
839 .word 0x1
840
841 @end example
842
843 @node MIPS FP ABIs
844 @section Directives to control the FP ABI
845 @menu
846 * MIPS FP ABI History:: History of FP ABIs
847 * MIPS FP ABI Variants:: Supported FP ABIs
848 * MIPS FP ABI Selection:: Automatic selection of FP ABI
849 * MIPS FP ABI Compatibility:: Linking different FP ABI variants
850 @end menu
851
852 @node MIPS FP ABI History
853 @subsection History of FP ABIs
854 @cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
855 @cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
856 The MIPS ABIs support a variety of different floating-point extensions
857 where calling-convention and register sizes vary for floating-point data.
858 The extensions exist to support a wide variety of optional architecture
859 features. The resulting ABI variants are generally incompatible with each
860 other and must be tracked carefully.
861
862 Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
863 directive is used to indicate which ABI is in use by a specific module.
864 It was then left to the user to ensure that command line options and the
865 selected ABI were compatible with some potential for inconsistencies.
866
867 @node MIPS FP ABI Variants
868 @subsection Supported FP ABIs
869 The supported floating-point ABI variants are:
870
871 @table @code
872 @item 0 - No floating-point
873 This variant is used to indicate that floating-point is not used within
874 the module at all and therefore has no impact on the ABI. This is the
875 default.
876
877 @item 1 - Double-precision
878 This variant indicates that double-precision support is used. For 64-bit
879 ABIs this means that 64-bit wide floating-point registers are required.
880 For 32-bit ABIs this means that 32-bit wide floating-point registers are
881 required and double-precision operations use pairs of registers.
882
883 @item 2 - Single-precision
884 This variant indicates that single-precision support is used. Double
885 precision operations will be supported via soft-float routines.
886
887 @item 3 - Soft-float
888 This variant indicates that although floating-point support is used all
889 operations are emulated in software. This means the ABI is modified to
890 pass all floating-point data in general-purpose registers.
891
892 @item 4 - Deprecated
893 This variant existed as an initial attempt at supporting 64-bit wide
894 floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
895 superseded by 5, 6 and 7.
896
897 @item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
898 This variant is used by 32-bit ABIs to indicate that the floating-point
899 code in the module has been designed to operate correctly with either
900 32-bit wide or 64-bit wide floating-point registers. Double-precision
901 support is used. Only O32 currently supports this variant and requires
902 a minimum architecture of MIPS II.
903
904 @item 6 - Double-precision 32-bit FPU, 64-bit FPU
905 This variant is used by 32-bit ABIs to indicate that the floating-point
906 code in the module requires 64-bit wide floating-point registers.
907 Double-precision support is used. Only O32 currently supports this
908 variant and requires a minimum architecture of MIPS32r2.
909
910 @item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
911 This variant is used by 32-bit ABIs to indicate that the floating-point
912 code in the module requires 64-bit wide floating-point registers.
913 Double-precision support is used. This differs from the previous ABI
914 as it restricts use of odd-numbered single-precision registers. Only
915 O32 currently supports this variant and requires a minimum architecture
916 of MIPS32r2.
917 @end table
918
919 @node MIPS FP ABI Selection
920 @subsection Automatic selection of FP ABI
921 @cindex @code{.module fp=@var{nn}} directive, MIPS
922 In order to simplify and add safety to the process of selecting the
923 correct floating-point ABI, the assembler will automatically infer the
924 correct @code{.gnu_attribute 4, @var{n}} directive based on command line
925 options and @code{.module} overrides. Where an explicit
926 @code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
927 will be raised if it does not match an inferred setting.
928
929 The floating-point ABI is inferred as follows. If @samp{-msoft-float}
930 has been used the module will be marked as soft-float. If
931 @samp{-msingle-float} has been used then the module will be marked as
932 single-precision. The remaining ABIs are then selected based
933 on the FP register width. Double-precision is selected if the width
934 of GP and FP registers match and the special double-precision variants
935 for 32-bit ABIs are then selected depending on @samp{-mfpxx},
936 @samp{-mfp64} and @samp{-mno-odd-spreg}.
937
938 @node MIPS FP ABI Compatibility
939 @subsection Linking different FP ABI variants
940 Modules using the default FP ABI (no floating-point) can be linked with
941 any other (singular) FP ABI variant.
942
943 Special compatibility support exists for O32 with the four
944 double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
945 designed to be compatible with the standard double-precision ABI and the
946 @samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
947 built as @samp{-mfpxx} to ensure the maximum compatibility with other
948 modules produced for more specific needs. The only FP ABIs which cannot
949 be linked together are the standard double-precision ABI and the full
950 @samp{-mfp64} ABI with @samp{-modd-spreg}.
951
952 @node MIPS NaN Encodings
953 @section Directives to record which NaN encoding is being used
954
955 @cindex MIPS IEEE 754 NaN data encoding selection
956 @cindex @code{.nan} directive, MIPS
957 The IEEE 754 floating-point standard defines two types of not-a-number
958 (NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
959 of the standard did not specify how these two types should be
960 distinguished. Most implementations followed the i387 model, in which
961 the first bit of the significand is set for quiet NaNs and clear for
962 signalling NaNs. However, the original MIPS implementation assigned the
963 opposite meaning to the bit, so that it was set for signalling NaNs and
964 clear for quiet NaNs.
965
966 The 2008 revision of the standard formally suggested the i387 choice
967 and as from Sep 2012 the current release of the MIPS architecture
968 therefore optionally supports that form. Code that uses one NaN encoding
969 would usually be incompatible with code that uses the other NaN encoding,
970 so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
971 encoding is being used.
972
973 Assembly files can use the @code{.nan} directive to select between the
974 two encodings. @samp{.nan 2008} says that the assembly file uses the
975 IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
976 the original MIPS encoding. If several @code{.nan} directives are given,
977 the final setting is the one that is used.
978
979 The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
980 can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
981 respectively. However, any @code{.nan} directive overrides the
982 command-line setting.
983
984 @samp{.nan legacy} is the default if no @code{.nan} directive or
985 @option{-mnan} option is given.
986
987 Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
988 therefore these directives do not affect code generation. They simply
989 control the setting of the @code{EF_MIPS_NAN2008} flag.
990
991 Traditional MIPS assemblers do not support these directives.
992
993 @node MIPS Option Stack
994 @section Directives to save and restore options
995
996 @cindex MIPS option stack
997 @kindex @code{.set push}
998 @kindex @code{.set pop}
999 The directives @code{.set push} and @code{.set pop} may be used to save
1000 and restore the current settings for all the options which are
1001 controlled by @code{.set}. The @code{.set push} directive saves the
1002 current settings on a stack. The @code{.set pop} directive pops the
1003 stack and restores the settings.
1004
1005 These directives can be useful inside an macro which must change an
1006 option such as the ISA level or instruction reordering but does not want
1007 to change the state of the code which invoked the macro.
1008
1009 Traditional MIPS assemblers do not support these directives.
1010
1011 @node MIPS ASE Instruction Generation Overrides
1012 @section Directives to control generation of MIPS ASE instructions
1013
1014 @cindex MIPS MIPS-3D instruction generation override
1015 @kindex @code{.set mips3d}
1016 @kindex @code{.set nomips3d}
1017 The directive @code{.set mips3d} makes the assembler accept instructions
1018 from the MIPS-3D Application Specific Extension from that point on
1019 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1020 instructions from being accepted.
1021
1022 @cindex SmartMIPS instruction generation override
1023 @kindex @code{.set smartmips}
1024 @kindex @code{.set nosmartmips}
1025 The directive @code{.set smartmips} makes the assembler accept
1026 instructions from the SmartMIPS Application Specific Extension to the
1027 MIPS32 ISA from that point on in the assembly. The
1028 @code{.set nosmartmips} directive prevents SmartMIPS instructions from
1029 being accepted.
1030
1031 @cindex MIPS MDMX instruction generation override
1032 @kindex @code{.set mdmx}
1033 @kindex @code{.set nomdmx}
1034 The directive @code{.set mdmx} makes the assembler accept instructions
1035 from the MDMX Application Specific Extension from that point on
1036 in the assembly. The @code{.set nomdmx} directive prevents MDMX
1037 instructions from being accepted.
1038
1039 @cindex MIPS DSP Release 1 instruction generation override
1040 @kindex @code{.set dsp}
1041 @kindex @code{.set nodsp}
1042 The directive @code{.set dsp} makes the assembler accept instructions
1043 from the DSP Release 1 Application Specific Extension from that point
1044 on in the assembly. The @code{.set nodsp} directive prevents DSP
1045 Release 1 instructions from being accepted.
1046
1047 @cindex MIPS DSP Release 2 instruction generation override
1048 @kindex @code{.set dspr2}
1049 @kindex @code{.set nodspr2}
1050 The directive @code{.set dspr2} makes the assembler accept instructions
1051 from the DSP Release 2 Application Specific Extension from that point
1052 on in the assembly. This directive implies @code{.set dsp}. The
1053 @code{.set nodspr2} directive prevents DSP Release 2 instructions from
1054 being accepted.
1055
1056 @cindex MIPS DSP Release 3 instruction generation override
1057 @kindex @code{.set dspr3}
1058 @kindex @code{.set nodspr3}
1059 The directive @code{.set dspr3} makes the assembler accept instructions
1060 from the DSP Release 3 Application Specific Extension from that point
1061 on in the assembly. This directive implies @code{.set dsp} and
1062 @code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1063 Release 3 instructions from being accepted.
1064
1065 @cindex MIPS MT instruction generation override
1066 @kindex @code{.set mt}
1067 @kindex @code{.set nomt}
1068 The directive @code{.set mt} makes the assembler accept instructions
1069 from the MT Application Specific Extension from that point on
1070 in the assembly. The @code{.set nomt} directive prevents MT
1071 instructions from being accepted.
1072
1073 @cindex MIPS MCU instruction generation override
1074 @kindex @code{.set mcu}
1075 @kindex @code{.set nomcu}
1076 The directive @code{.set mcu} makes the assembler accept instructions
1077 from the MCU Application Specific Extension from that point on
1078 in the assembly. The @code{.set nomcu} directive prevents MCU
1079 instructions from being accepted.
1080
1081 @cindex MIPS SIMD Architecture instruction generation override
1082 @kindex @code{.set msa}
1083 @kindex @code{.set nomsa}
1084 The directive @code{.set msa} makes the assembler accept instructions
1085 from the MIPS SIMD Architecture Extension from that point on
1086 in the assembly. The @code{.set nomsa} directive prevents MSA
1087 instructions from being accepted.
1088
1089 @cindex Virtualization instruction generation override
1090 @kindex @code{.set virt}
1091 @kindex @code{.set novirt}
1092 The directive @code{.set virt} makes the assembler accept instructions
1093 from the Virtualization Application Specific Extension from that point
1094 on in the assembly. The @code{.set novirt} directive prevents Virtualization
1095 instructions from being accepted.
1096
1097 @cindex MIPS eXtended Physical Address (XPA) instruction generation override
1098 @kindex @code{.set xpa}
1099 @kindex @code{.set noxpa}
1100 The directive @code{.set xpa} makes the assembler accept instructions
1101 from the XPA Extension from that point on in the assembly. The
1102 @code{.set noxpa} directive prevents XPA instructions from being accepted.
1103
1104 @cindex MIPS16e2 instruction generation override
1105 @kindex @code{.set mips16e2}
1106 @kindex @code{.set nomips16e2}
1107 The directive @code{.set mips16e2} makes the assembler accept instructions
1108 from the MIPS16e2 Application Specific Extension from that point on in the
1109 assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} prevents
1110 MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither
1111 directive affects the state of MIPS16 mode being active itself which has
1112 separate controls.
1113
1114 Traditional MIPS assemblers do not support these directives.
1115
1116 @node MIPS Floating-Point
1117 @section Directives to override floating-point options
1118
1119 @cindex Disable floating-point instructions
1120 @kindex @code{.set softfloat}
1121 @kindex @code{.set hardfloat}
1122 The directives @code{.set softfloat} and @code{.set hardfloat} provide
1123 finer control of disabling and enabling float-point instructions.
1124 These directives always override the default (that hard-float
1125 instructions are accepted) or the command-line options
1126 (@samp{-msoft-float} and @samp{-mhard-float}).
1127
1128 @cindex Disable single-precision floating-point operations
1129 @kindex @code{.set singlefloat}
1130 @kindex @code{.set doublefloat}
1131 The directives @code{.set singlefloat} and @code{.set doublefloat}
1132 provide finer control of disabling and enabling double-precision
1133 float-point operations. These directives always override the default
1134 (that double-precision operations are accepted) or the command-line
1135 options (@samp{-msingle-float} and @samp{-mdouble-float}).
1136
1137 Traditional MIPS assemblers do not support these directives.
1138
1139 @node MIPS Syntax
1140 @section Syntactical considerations for the MIPS assembler
1141 @menu
1142 * MIPS-Chars:: Special Characters
1143 @end menu
1144
1145 @node MIPS-Chars
1146 @subsection Special Characters
1147
1148 @cindex line comment character, MIPS
1149 @cindex MIPS line comment character
1150 The presence of a @samp{#} on a line indicates the start of a comment
1151 that extends to the end of the current line.
1152
1153 If a @samp{#} appears as the first character of a line, the whole line
1154 is treated as a comment, but in this case the line can also be a
1155 logical line number directive (@pxref{Comments}) or a
1156 preprocessor control command (@pxref{Preprocessing}).
1157
1158 @cindex line separator, MIPS
1159 @cindex statement separator, MIPS
1160 @cindex MIPS line separator
1161 The @samp{;} character can be used to separate statements on the same
1162 line.