]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - gas/doc/c-mips.texi
* doc/c-mips.texi (MIPS Opts): Updated list of -mNNNN and
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright (C) 1991, 92, 93, 94, 95, 1997 Free Software Foundation, Inc.
2 @c This is part of the GAS manual.
3 @c For copying conditions, see the file as.texinfo.
4 @ifset GENERIC
5 @page
6 @node MIPS-Dependent
7 @chapter MIPS Dependent Features
8 @end ifset
9 @ifclear GENERIC
10 @node Machine Dependencies
11 @chapter MIPS Dependent Features
12 @end ifclear
13
14 @cindex MIPS processor
15 @sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
16 different @sc{mips} processors, and MIPS ISA levels I through IV. For
17 information about the @sc{mips} instruction set, see @cite{MIPS RISC
18 Architecture}, by Kane and Heindrich (Prentice-Hall). For an overview
19 of @sc{mips} assembly conventions, see ``Appendix D: Assembly Language
20 Programming'' in the same work.
21
22 @menu
23 * MIPS Opts:: Assembler options
24 * MIPS Object:: ECOFF object code
25 * MIPS Stabs:: Directives for debugging information
26 * MIPS ISA:: Directives to override the ISA level
27 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
28 * MIPS insn:: Directive to mark data as an instruction
29 * MIPS option stack:: Directives to save and restore options
30 @end menu
31
32 @node MIPS Opts
33 @section Assembler options
34
35 The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
36 special options:
37
38 @table @code
39 @cindex @code{-G} option (MIPS)
40 @item -G @var{num}
41 This option sets the largest size of an object that can be referenced
42 implicitly with the @code{gp} register. It is only accepted for targets
43 that use @sc{ecoff} format. The default value is 8.
44
45 @cindex @code{-EB} option (MIPS)
46 @cindex @code{-EL} option (MIPS)
47 @cindex MIPS big-endian output
48 @cindex MIPS little-endian output
49 @cindex big-endian output, MIPS
50 @cindex little-endian output, MIPS
51 @item -EB
52 @itemx -EL
53 Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
54 little-endian output at run time (unlike the other @sc{gnu} development
55 tools, which must be configured for one or the other). Use @samp{-EB}
56 to select big-endian output, and @samp{-EL} for little-endian.
57
58 @cindex MIPS architecture options
59 @item -mips1
60 @itemx -mips2
61 @itemx -mips3
62 @itemx -mips4
63 Generate code for a particular MIPS Instruction Set Architecture level.
64 @samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
65 @samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
66 @sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
67 @sc{r10000} processors. You can also switch instruction sets during the
68 assembly; see @ref{MIPS ISA,, Directives to override the ISA level}.
69
70 @item -mips16
71 @itemx -no-mips16
72 Generate code for the MIPS 16 processor. This is equivalent to putting
73 @samp{.set mips16} at the start of the assembly file. @samp{-no-mips16}
74 turns off this option.
75
76 @item -m4010
77 @itemx -no-m4010
78 Generate code for the LSI @sc{r4010} chip. This tells the assembler to
79 accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
80 etc.), and to not schedule @samp{nop} instructions around accesses to
81 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
82 option.
83
84 @item -m4650
85 @itemx -no-m4650
86 Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
87 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
88 instructions around accesses to the @samp{HI} and @samp{LO} registers.
89 @samp{-no-m4650} turns off this option.
90
91 @c start-sanitize-tx19
92 @item -m1900
93 @itemx -no-m1900
94 @c end-sanitize-tx19
95 @itemx -m3900
96 @itemx -no-m3900
97 @itemx -m4100
98 @itemx -no-m4100
99 @c start-sanitize-vr4xxx
100 @itemx -m4121
101 @itemx -no-m4121
102 @c end-sanitize-vr4xxx
103 @c start-sanitize-4320
104 @itemx -m4320
105 @itemx -no-m4320
106 @c end-sanitize-4320
107 @c start-sanitize-tx49
108 @itemx -m4900
109 @itemx -no-m4900
110 @c end-sanitize-tx49
111 @c start-sanitize-cygnus
112 @itemx -m5400
113 @itemx -no-m5400
114 @c end-sanitize-cygnus
115 @c start-sanitize-r5900
116 @itemx -m5900
117 @itemx -no-m5900
118 @c end-sanitize-r5900
119 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
120 @sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
121 specific to that chip, and to schedule for that chip's hazards.
122
123 @item -mcpu=@var{cpu}
124 Generate code for a particular MIPS cpu. It is exactly equivalent to
125 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
126 understood. Valid @var{cpu} value are:
127
128 @quotation
129 @c start-sanitize-tx19
130 1900,
131 @c end-sanitize-tx19
132 2000,
133 3000,
134 3900,
135 4000,
136 4010,
137 4100,
138 @c start-sanitize-vr4xxx
139 4111,
140 4121,
141 @c end-sanitize-vr4xxx
142 4300,
143 @c start-sanitize-vr4320
144 4320,
145 @c end-sanitize-vr4320
146 4400,
147 4600,
148 4650,
149 @c start-sanitize-tx49
150 4900,
151 @c end-sanitize-tx49
152 5000,
153 @c start-sanitize-cygnus
154 5400,
155 @c end-sanitize-cygnus
156 @c start-sanitize-r5900
157 5900,
158 @c end-sanitize-r5900
159 6000,
160 8000,
161 10000
162 @end quotation
163
164
165 @cindex @code{-nocpp} ignored (MIPS)
166 @item -nocpp
167 This option is ignored. It is accepted for command-line compatibility with
168 other assemblers, which use it to turn off C style preprocessing. With
169 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
170 @sc{gnu} assembler itself never runs the C preprocessor.
171
172 @item --trap
173 @itemx --no-break
174 @c FIXME! (1) reflect these options (next item too) in option summaries;
175 @c (2) stop teasing, say _which_ instructions expanded _how_.
176 @code{@value{AS}} automatically macro expands certain division and
177 multiplication instructions to check for overflow and division by zero. This
178 option causes @code{@value{AS}} to generate code to take a trap exception
179 rather than a break exception when an error is detected. The trap instructions
180 are only supported at Instruction Set Architecture level 2 and higher.
181
182 @item --break
183 @itemx --no-trap
184 Generate code to take a break exception rather than a trap exception when an
185 error is detected. This is the default.
186 @end table
187
188 @node MIPS Object
189 @section MIPS ECOFF object code
190
191 @cindex ECOFF sections
192 @cindex MIPS ECOFF sections
193 Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
194 besides the usual @code{.text}, @code{.data} and @code{.bss}. The
195 additional sections are @code{.rdata}, used for read-only data,
196 @code{.sdata}, used for small data, and @code{.sbss}, used for small
197 common objects.
198
199 @cindex small objects, MIPS ECOFF
200 @cindex @code{gp} register, MIPS
201 When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
202 register to form the address of a ``small object''. Any object in the
203 @code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
204 For external objects, or for objects in the @code{.bss} section, you can use
205 the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
206 @code{$gp}; the default value is 8, meaning that a reference to any object
207 eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
208 @code{@value{AS}} prevents it from using the @code{$gp} register on the basis
209 of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
210 or @code{sbss} in any case). The size of an object in the @code{.bss} section
211 is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
212 size of an external object may be set with the @code{.extern} directive. For
213 example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
214 in length, whie leaving @code{sym} otherwise undefined.
215
216 Using small @sc{ecoff} objects requires linker support, and assumes that the
217 @code{$gp} register is correctly initialized (normally done automatically by
218 the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
219 @code{$gp} register.
220
221 @node MIPS Stabs
222 @section Directives for debugging information
223
224 @cindex MIPS debugging directives
225 @sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
226 generating debugging information which are not support by traditional @sc{mips}
227 assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
228 @code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
229 @code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
230 generated by the three @code{.stab} directives can only be read by @sc{gdb},
231 not by traditional @sc{mips} debuggers (this enhancement is required to fully
232 support C++ debugging). These directives are primarily used by compilers, not
233 assembly language programmers!
234
235 @node MIPS ISA
236 @section Directives to override the ISA level
237
238 @cindex MIPS ISA override
239 @kindex @code{.set mips@var{n}}
240 @sc{gnu} @code{@value{AS}} supports an additional directive to change
241 the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
242 mips@var{n}}. @var{n} should be a number from 0 to 4. A value from 1
243 to 4 makes the assembler accept instructions for the corresponding
244 @sc{isa} level, from that point on in the assembly. @code{.set
245 mips@var{n}} affects not only which instructions are permitted, but also
246 how certain macros are expanded. @code{.set mips0} restores the
247 @sc{isa} level to its original level: either the level you selected with
248 command line options, or the default for your configuration. You can
249 use this feature to permit specific @sc{r4000} instructions while
250 assembling in 32 bit mode. Use this directive with care!
251
252 The directive @samp{.set mips16} puts the assembler into MIPS 16 mode,
253 in which it will assemble instructions for the MIPS 16 processor. Use
254 @samp{.set nomips16} to return to normal 32 bit mode.
255
256 Traditional @sc{mips} assemblers do not support this directive.
257
258 @node MIPS autoextend
259 @section Directives for extending MIPS 16 bit instructions
260
261 @kindex @code{.set autoextend}
262 @kindex @code{.set noautoextend}
263 By default, MIPS 16 instructions are automatically extended to 32 bits
264 when necessary. The directive @samp{.set noautoextend} will turn this
265 off. When @samp{.set noautoextend} is in effect, any 32 bit instruction
266 must be explicitly extended with the @samp{.e} modifier (e.g.,
267 @samp{li.e $4,1000}). The directive @samp{.set autoextend} may be used
268 to once again automatically extend instructions when necessary.
269
270 This directive is only meaningful when in MIPS 16 mode. Traditional
271 @sc{mips} assemblers do not support this directive.
272
273 @node MIPS insn
274 @section Directive to mark data as an instruction
275
276 @kindex @code{.insn}
277 The @code{.insn} directive tells @code{@value{AS}} that the following
278 data is actually instructions. This makes a difference in MIPS 16 mode:
279 when loading the address of a label which precedes instructions,
280 @code{@value{AS}} automatically adds 1 to the value, so that jumping to
281 the loaded address will do the right thing.
282
283 @node MIPS option stack
284 @section Directives to save and restore options
285
286 @cindex MIPS option stack
287 @kindex @code{.set push}
288 @kindex @code{.set pop}
289 The directives @code{.set push} and @code{.set pop} may be used to save
290 and restore the current settings for all the options which are
291 controlled by @code{.set}. The @code{.set push} directive saves the
292 current settings on a stack. The @code{.set pop} directive pops the
293 stack and restores the settings.
294
295 These directives can be useful inside an macro which must change an
296 option such as the ISA level or instruction reordering but does not want
297 to change the state of the code which invoked the macro.
298
299 Traditional @sc{mips} assemblers do not support these directives.