2 * VT82C686B south bridge support
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
13 #include "qemu/osdep.h"
14 #include "hw/isa/vt82c686.h"
15 #include "hw/i2c/i2c.h"
16 #include "hw/pci/pci.h"
17 #include "hw/qdev-properties.h"
18 #include "hw/isa/isa.h"
19 #include "hw/isa/superio.h"
20 #include "hw/sysbus.h"
21 #include "migration/vmstate.h"
22 #include "hw/mips/mips.h"
23 #include "hw/isa/apm.h"
24 #include "hw/acpi/acpi.h"
25 #include "hw/i2c/pm_smbus.h"
26 #include "sysemu/reset.h"
27 #include "qemu/module.h"
28 #include "qemu/timer.h"
29 #include "exec/address-spaces.h"
31 //#define DEBUG_VT82C686B
33 #ifdef DEBUG_VT82C686B
34 #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
36 #define DPRINTF(fmt, ...)
39 typedef struct SuperIOConfig
41 uint8_t config
[0x100];
46 typedef struct VT82C686BState
{
49 SuperIOConfig superio_conf
;
52 #define TYPE_VT82C686B_DEVICE "VT82C686B"
53 #define VT82C686B_DEVICE(obj) \
54 OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE)
56 static void superio_ioport_writeb(void *opaque
, hwaddr addr
, uint64_t data
,
59 SuperIOConfig
*superio_conf
= opaque
;
61 DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr
, data
);
63 superio_conf
->index
= data
& 0xff;
65 bool can_write
= true;
67 switch (superio_conf
->index
) {
80 if ((data
& 0xff) != 0xfe) {
81 DPRINTF("change uart 1 base. unsupported yet\n");
86 if ((data
& 0xff) != 0xbe) {
87 DPRINTF("change uart 2 base. unsupported yet\n");
96 superio_conf
->config
[superio_conf
->index
] = data
& 0xff;
101 static uint64_t superio_ioport_readb(void *opaque
, hwaddr addr
, unsigned size
)
103 SuperIOConfig
*superio_conf
= opaque
;
105 DPRINTF("superio_ioport_readb address 0x%x\n", addr
);
106 return (superio_conf
->config
[superio_conf
->index
]);
109 static const MemoryRegionOps superio_ops
= {
110 .read
= superio_ioport_readb
,
111 .write
= superio_ioport_writeb
,
112 .endianness
= DEVICE_NATIVE_ENDIAN
,
114 .min_access_size
= 1,
115 .max_access_size
= 1,
119 static void vt82c686b_reset(void * opaque
)
121 PCIDevice
*d
= opaque
;
122 uint8_t *pci_conf
= d
->config
;
123 VT82C686BState
*vt82c
= VT82C686B_DEVICE(d
);
125 pci_set_long(pci_conf
+ PCI_CAPABILITY_LIST
, 0x000000c0);
126 pci_set_word(pci_conf
+ PCI_COMMAND
, PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
|
127 PCI_COMMAND_MASTER
| PCI_COMMAND_SPECIAL
);
128 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_DEVSEL_MEDIUM
);
130 pci_conf
[0x48] = 0x01; /* Miscellaneous Control 3 */
131 pci_conf
[0x4a] = 0x04; /* IDE interrupt Routing */
132 pci_conf
[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
133 pci_conf
[0x50] = 0x2d; /* PnP DMA Request Control */
134 pci_conf
[0x59] = 0x04;
135 pci_conf
[0x5a] = 0x04; /* KBC/RTC Control*/
136 pci_conf
[0x5f] = 0x04;
137 pci_conf
[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
139 vt82c
->superio_conf
.config
[0xe0] = 0x3c;
140 vt82c
->superio_conf
.config
[0xe2] = 0x03;
141 vt82c
->superio_conf
.config
[0xe3] = 0xfc;
142 vt82c
->superio_conf
.config
[0xe6] = 0xde;
143 vt82c
->superio_conf
.config
[0xe7] = 0xfe;
144 vt82c
->superio_conf
.config
[0xe8] = 0xbe;
147 /* write config pci function0 registers. PCI-ISA bridge */
148 static void vt82c686b_write_config(PCIDevice
* d
, uint32_t address
,
149 uint32_t val
, int len
)
151 VT82C686BState
*vt686
= VT82C686B_DEVICE(d
);
153 DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n",
156 pci_default_write_config(d
, address
, val
, len
);
157 if (address
== 0x85) { /* enable or disable super IO configure */
158 memory_region_set_enabled(&vt686
->superio
, val
& 0x2);
162 #define ACPI_DBG_IO_ADDR 0xb044
164 typedef struct VT686PMState
{
170 uint32_t smb_io_base
;
173 typedef struct VT686AC97State
{
177 typedef struct VT686MC97State
{
181 #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM"
182 #define VT82C686B_PM_DEVICE(obj) \
183 OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE)
185 #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97"
186 #define VT82C686B_MC97_DEVICE(obj) \
187 OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE)
189 #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97"
190 #define VT82C686B_AC97_DEVICE(obj) \
191 OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE)
193 static void pm_update_sci(VT686PMState
*s
)
195 int sci_level
, pmsts
;
197 pmsts
= acpi_pm1_evt_get_sts(&s
->ar
);
198 sci_level
= (((pmsts
& s
->ar
.pm1
.evt
.en
) &
199 (ACPI_BITMASK_RT_CLOCK_ENABLE
|
200 ACPI_BITMASK_POWER_BUTTON_ENABLE
|
201 ACPI_BITMASK_GLOBAL_LOCK_ENABLE
|
202 ACPI_BITMASK_TIMER_ENABLE
)) != 0);
203 pci_set_irq(&s
->dev
, sci_level
);
204 /* schedule a timer interruption if needed */
205 acpi_pm_tmr_update(&s
->ar
, (s
->ar
.pm1
.evt
.en
& ACPI_BITMASK_TIMER_ENABLE
) &&
206 !(pmsts
& ACPI_BITMASK_TIMER_STATUS
));
209 static void pm_tmr_timer(ACPIREGS
*ar
)
211 VT686PMState
*s
= container_of(ar
, VT686PMState
, ar
);
215 static void pm_io_space_update(VT686PMState
*s
)
219 pm_io_base
= pci_get_long(s
->dev
.config
+ 0x40);
220 pm_io_base
&= 0xffc0;
222 memory_region_transaction_begin();
223 memory_region_set_enabled(&s
->io
, s
->dev
.config
[0x80] & 1);
224 memory_region_set_address(&s
->io
, pm_io_base
);
225 memory_region_transaction_commit();
228 static void pm_write_config(PCIDevice
*d
,
229 uint32_t address
, uint32_t val
, int len
)
231 DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n",
233 pci_default_write_config(d
, address
, val
, len
);
236 static int vmstate_acpi_post_load(void *opaque
, int version_id
)
238 VT686PMState
*s
= opaque
;
240 pm_io_space_update(s
);
244 static const VMStateDescription vmstate_acpi
= {
245 .name
= "vt82c686b_pm",
247 .minimum_version_id
= 1,
248 .post_load
= vmstate_acpi_post_load
,
249 .fields
= (VMStateField
[]) {
250 VMSTATE_PCI_DEVICE(dev
, VT686PMState
),
251 VMSTATE_UINT16(ar
.pm1
.evt
.sts
, VT686PMState
),
252 VMSTATE_UINT16(ar
.pm1
.evt
.en
, VT686PMState
),
253 VMSTATE_UINT16(ar
.pm1
.cnt
.cnt
, VT686PMState
),
254 VMSTATE_STRUCT(apm
, VT686PMState
, 0, vmstate_apm
, APMState
),
255 VMSTATE_TIMER_PTR(ar
.tmr
.timer
, VT686PMState
),
256 VMSTATE_INT64(ar
.tmr
.overflow_time
, VT686PMState
),
257 VMSTATE_END_OF_LIST()
262 * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
263 * just register a PCI device now, functionalities will be implemented later.
266 static void vt82c686b_ac97_realize(PCIDevice
*dev
, Error
**errp
)
268 VT686AC97State
*s
= VT82C686B_AC97_DEVICE(dev
);
269 uint8_t *pci_conf
= s
->dev
.config
;
271 pci_set_word(pci_conf
+ PCI_COMMAND
, PCI_COMMAND_INVALIDATE
|
273 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_CAP_LIST
|
274 PCI_STATUS_DEVSEL_MEDIUM
);
275 pci_set_long(pci_conf
+ PCI_INTERRUPT_PIN
, 0x03);
278 void vt82c686b_ac97_init(PCIBus
*bus
, int devfn
)
282 dev
= pci_create(bus
, devfn
, TYPE_VT82C686B_AC97_DEVICE
);
283 qdev_init_nofail(&dev
->qdev
);
286 static void via_ac97_class_init(ObjectClass
*klass
, void *data
)
288 DeviceClass
*dc
= DEVICE_CLASS(klass
);
289 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
291 k
->realize
= vt82c686b_ac97_realize
;
292 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
293 k
->device_id
= PCI_DEVICE_ID_VIA_AC97
;
295 k
->class_id
= PCI_CLASS_MULTIMEDIA_AUDIO
;
296 set_bit(DEVICE_CATEGORY_SOUND
, dc
->categories
);
300 static const TypeInfo via_ac97_info
= {
301 .name
= TYPE_VT82C686B_AC97_DEVICE
,
302 .parent
= TYPE_PCI_DEVICE
,
303 .instance_size
= sizeof(VT686AC97State
),
304 .class_init
= via_ac97_class_init
,
305 .interfaces
= (InterfaceInfo
[]) {
306 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
311 static void vt82c686b_mc97_realize(PCIDevice
*dev
, Error
**errp
)
313 VT686MC97State
*s
= VT82C686B_MC97_DEVICE(dev
);
314 uint8_t *pci_conf
= s
->dev
.config
;
316 pci_set_word(pci_conf
+ PCI_COMMAND
, PCI_COMMAND_INVALIDATE
|
317 PCI_COMMAND_VGA_PALETTE
);
318 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_DEVSEL_MEDIUM
);
319 pci_set_long(pci_conf
+ PCI_INTERRUPT_PIN
, 0x03);
322 void vt82c686b_mc97_init(PCIBus
*bus
, int devfn
)
326 dev
= pci_create(bus
, devfn
, TYPE_VT82C686B_MC97_DEVICE
);
327 qdev_init_nofail(&dev
->qdev
);
330 static void via_mc97_class_init(ObjectClass
*klass
, void *data
)
332 DeviceClass
*dc
= DEVICE_CLASS(klass
);
333 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
335 k
->realize
= vt82c686b_mc97_realize
;
336 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
337 k
->device_id
= PCI_DEVICE_ID_VIA_MC97
;
338 k
->class_id
= PCI_CLASS_COMMUNICATION_OTHER
;
340 set_bit(DEVICE_CATEGORY_NETWORK
, dc
->categories
);
344 static const TypeInfo via_mc97_info
= {
345 .name
= TYPE_VT82C686B_MC97_DEVICE
,
346 .parent
= TYPE_PCI_DEVICE
,
347 .instance_size
= sizeof(VT686MC97State
),
348 .class_init
= via_mc97_class_init
,
349 .interfaces
= (InterfaceInfo
[]) {
350 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
355 /* vt82c686 pm init */
356 static void vt82c686b_pm_realize(PCIDevice
*dev
, Error
**errp
)
358 VT686PMState
*s
= VT82C686B_PM_DEVICE(dev
);
361 pci_conf
= s
->dev
.config
;
362 pci_set_word(pci_conf
+ PCI_COMMAND
, 0);
363 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_FAST_BACK
|
364 PCI_STATUS_DEVSEL_MEDIUM
);
366 /* 0x48-0x4B is Power Management I/O Base */
367 pci_set_long(pci_conf
+ 0x48, 0x00000001);
369 /* SMB ports:0xeee0~0xeeef */
370 s
->smb_io_base
=((s
->smb_io_base
& 0xfff0) + 0x0);
371 pci_conf
[0x90] = s
->smb_io_base
| 1;
372 pci_conf
[0x91] = s
->smb_io_base
>> 8;
373 pci_conf
[0xd2] = 0x90;
374 pm_smbus_init(DEVICE(s
), &s
->smb
, false);
375 memory_region_add_subregion(get_system_io(), s
->smb_io_base
, &s
->smb
.io
);
377 apm_init(dev
, &s
->apm
, NULL
, s
);
379 memory_region_init(&s
->io
, OBJECT(dev
), "vt82c686-pm", 64);
380 memory_region_set_enabled(&s
->io
, false);
381 memory_region_add_subregion(get_system_io(), 0, &s
->io
);
383 acpi_pm_tmr_init(&s
->ar
, pm_tmr_timer
, &s
->io
);
384 acpi_pm1_evt_init(&s
->ar
, pm_tmr_timer
, &s
->io
);
385 acpi_pm1_cnt_init(&s
->ar
, &s
->io
, false, false, 2);
388 I2CBus
*vt82c686b_pm_init(PCIBus
*bus
, int devfn
, uint32_t smb_io_base
,
394 dev
= pci_create(bus
, devfn
, TYPE_VT82C686B_PM_DEVICE
);
395 qdev_prop_set_uint32(&dev
->qdev
, "smb_io_base", smb_io_base
);
397 s
= VT82C686B_PM_DEVICE(dev
);
399 qdev_init_nofail(&dev
->qdev
);
404 static Property via_pm_properties
[] = {
405 DEFINE_PROP_UINT32("smb_io_base", VT686PMState
, smb_io_base
, 0),
406 DEFINE_PROP_END_OF_LIST(),
409 static void via_pm_class_init(ObjectClass
*klass
, void *data
)
411 DeviceClass
*dc
= DEVICE_CLASS(klass
);
412 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
414 k
->realize
= vt82c686b_pm_realize
;
415 k
->config_write
= pm_write_config
;
416 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
417 k
->device_id
= PCI_DEVICE_ID_VIA_ACPI
;
418 k
->class_id
= PCI_CLASS_BRIDGE_OTHER
;
421 dc
->vmsd
= &vmstate_acpi
;
422 set_bit(DEVICE_CATEGORY_BRIDGE
, dc
->categories
);
423 dc
->props
= via_pm_properties
;
426 static const TypeInfo via_pm_info
= {
427 .name
= TYPE_VT82C686B_PM_DEVICE
,
428 .parent
= TYPE_PCI_DEVICE
,
429 .instance_size
= sizeof(VT686PMState
),
430 .class_init
= via_pm_class_init
,
431 .interfaces
= (InterfaceInfo
[]) {
432 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
437 static const VMStateDescription vmstate_via
= {
440 .minimum_version_id
= 1,
441 .fields
= (VMStateField
[]) {
442 VMSTATE_PCI_DEVICE(dev
, VT82C686BState
),
443 VMSTATE_END_OF_LIST()
447 /* init the PCI-to-ISA bridge */
448 static void vt82c686b_realize(PCIDevice
*d
, Error
**errp
)
450 VT82C686BState
*vt82c
= VT82C686B_DEVICE(d
);
456 isa_bus
= isa_bus_new(DEVICE(d
), get_system_memory(),
457 pci_address_space_io(d
), errp
);
462 pci_conf
= d
->config
;
463 pci_config_set_prog_interface(pci_conf
, 0x0);
466 for (i
= 0x00; i
< 0xff; i
++) {
467 if (i
<=0x03 || (i
>=0x08 && i
<=0x3f)) {
472 memory_region_init_io(&vt82c
->superio
, OBJECT(d
), &superio_ops
,
473 &vt82c
->superio_conf
, "superio", 2);
474 memory_region_set_enabled(&vt82c
->superio
, false);
475 /* The floppy also uses 0x3f0 and 0x3f1.
476 * But we do not emulate a floppy, so just set it here. */
477 memory_region_add_subregion(isa_bus
->address_space_io
, 0x3f0,
480 qemu_register_reset(vt82c686b_reset
, d
);
483 ISABus
*vt82c686b_isa_init(PCIBus
*bus
, int devfn
)
487 d
= pci_create_simple_multifunction(bus
, devfn
, true,
488 TYPE_VT82C686B_DEVICE
);
490 return ISA_BUS(qdev_get_child_bus(DEVICE(d
), "isa.0"));
493 static void via_class_init(ObjectClass
*klass
, void *data
)
495 DeviceClass
*dc
= DEVICE_CLASS(klass
);
496 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
498 k
->realize
= vt82c686b_realize
;
499 k
->config_write
= vt82c686b_write_config
;
500 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
501 k
->device_id
= PCI_DEVICE_ID_VIA_ISA_BRIDGE
;
502 k
->class_id
= PCI_CLASS_BRIDGE_ISA
;
504 dc
->desc
= "ISA bridge";
505 dc
->vmsd
= &vmstate_via
;
507 * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
508 * e.g. by mips_fulong2e_init()
510 dc
->user_creatable
= false;
513 static const TypeInfo via_info
= {
514 .name
= TYPE_VT82C686B_DEVICE
,
515 .parent
= TYPE_PCI_DEVICE
,
516 .instance_size
= sizeof(VT82C686BState
),
517 .class_init
= via_class_init
,
518 .interfaces
= (InterfaceInfo
[]) {
519 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
524 static void vt82c686b_superio_class_init(ObjectClass
*klass
, void *data
)
526 ISASuperIOClass
*sc
= ISA_SUPERIO_CLASS(klass
);
528 sc
->serial
.count
= 2;
529 sc
->parallel
.count
= 1;
531 sc
->floppy
.count
= 1;
534 static const TypeInfo via_superio_info
= {
535 .name
= TYPE_VT82C686B_SUPERIO
,
536 .parent
= TYPE_ISA_SUPERIO
,
537 .instance_size
= sizeof(ISASuperIODevice
),
538 .class_size
= sizeof(ISASuperIOClass
),
539 .class_init
= vt82c686b_superio_class_init
,
542 static void vt82c686b_register_types(void)
544 type_register_static(&via_ac97_info
);
545 type_register_static(&via_mc97_info
);
546 type_register_static(&via_pm_info
);
547 type_register_static(&via_superio_info
);
548 type_register_static(&via_info
);
551 type_init(vt82c686b_register_types
)