]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/CPU86.h
USB: This patch fix readl in ohci swap reg access.
[people/ms/u-boot.git] / include / configs / CPU86.h
1 /*
2 * (C) Copyright 2001-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24 /*
25 * board/config.h - configuration options, board specific
26 */
27
28 #ifndef __CONFIG_H
29 #define __CONFIG_H
30
31 /*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37 #define CONFIG_CPU86 1 /* ...on a CPU86 board */
38 #define CONFIG_CPM2 1 /* Has a CPM2 */
39
40 /*
41 * select serial console configuration
42 *
43 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
44 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
45 * for SCC).
46 *
47 * if CONFIG_CONS_NONE is defined, then the serial console routines must
48 * defined elsewhere (for example, on the cogent platform, there are serial
49 * ports on the motherboard which are used for the serial console - see
50 * cogent/cma101/serial.[ch]).
51 */
52 #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
53 #define CONFIG_CONS_ON_SCC /* define if console on SCC */
54 #undef CONFIG_CONS_NONE /* define if console on something else*/
55 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
56
57 #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
58 #define CONFIG_BAUDRATE 230400
59 #else
60 #define CONFIG_BAUDRATE 9600
61 #endif
62
63 /*
64 * select ethernet configuration
65 *
66 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
67 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
68 * for FCC)
69 *
70 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
71 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
72 * from CONFIG_COMMANDS to remove support for networking.
73 *
74 */
75 #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
76 #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
77 #undef CONFIG_ETHER_NONE /* define if ether on something else */
78 #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
79
80 #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
81
82 /*
83 * - Rx-CLK is CLK11
84 * - Tx-CLK is CLK12
85 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
86 * - Enable Full Duplex in FSMR
87 */
88 # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
89 # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
90 # define CFG_CPMFCR_RAMTYPE 0
91 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
92
93 #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
94
95 /*
96 * - Rx-CLK is CLK13
97 * - Tx-CLK is CLK14
98 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
99 * - Enable Full Duplex in FSMR
100 */
101 # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
102 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
103 # define CFG_CPMFCR_RAMTYPE 0
104 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
105
106 #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
107
108 /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
109 #define CONFIG_8260_CLKIN 64000000 /* in Hz */
110
111 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
112
113 #define CONFIG_PREBOOT \
114 "echo; " \
115 "echo Type \"run flash_nfs\" to mount root filesystem over NFS; " \
116 "echo"
117
118 #undef CONFIG_BOOTARGS
119 #define CONFIG_BOOTCOMMAND \
120 "bootp; " \
121 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
122 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
123 "bootm"
124
125 /*-----------------------------------------------------------------------
126 * I2C/EEPROM/RTC configuration
127 */
128 #define CONFIG_SOFT_I2C /* Software I2C support enabled */
129
130 # define CFG_I2C_SPEED 50000
131 # define CFG_I2C_SLAVE 0xFE
132 /*
133 * Software (bit-bang) I2C driver configuration
134 */
135 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
136 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
137 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
138 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
139 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
140 else iop->pdat &= ~0x00010000
141 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
142 else iop->pdat &= ~0x00020000
143 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
144
145 #define CONFIG_RTC_PCF8563
146 #define CFG_I2C_RTC_ADDR 0x51
147
148 #undef CONFIG_WATCHDOG /* watchdog disabled */
149
150 /*-----------------------------------------------------------------------
151 * Disk-On-Chip configuration
152 */
153
154 #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
155
156 #define CFG_DOC_SUPPORT_2000
157 #define CFG_DOC_SUPPORT_MILLENNIUM
158
159 /*-----------------------------------------------------------------------
160 * Miscellaneous configuration options
161 */
162
163 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
164 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
165
166 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
167
168 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
169 CFG_CMD_BEDBUG | \
170 CFG_CMD_DATE | \
171 CFG_CMD_DHCP | \
172 CFG_CMD_DOC | \
173 CFG_CMD_EEPROM | \
174 CFG_CMD_I2C | \
175 CFG_CMD_NFS | \
176 CFG_CMD_SNTP )
177
178 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
179 #include <cmd_confdefs.h>
180
181 /*
182 * Miscellaneous configurable options
183 */
184 #define CFG_LONGHELP /* undef to save memory */
185 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
186 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
187 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
188 #else
189 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
190 #endif
191 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
192 #define CFG_MAXARGS 16 /* max number of command args */
193 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
194
195 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
196 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
197
198 #define CFG_LOAD_ADDR 0x100000 /* default load address */
199
200 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
201
202 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
203
204 #define CFG_RESET_ADDRESS 0xFFF00100 /* "bad" address */
205
206 /*
207 * For booting Linux, the board info and command line data
208 * have to be in the first 8 MB of memory, since this is
209 * the maximum mapped by the Linux kernel during initialization.
210 */
211 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
212
213 /*-----------------------------------------------------------------------
214 * Flash configuration
215 */
216
217 #define CFG_BOOTROM_BASE 0xFF800000
218 #define CFG_BOOTROM_SIZE 0x00080000
219 #define CFG_FLASH_BASE 0xFF000000
220 #define CFG_FLASH_SIZE 0x00800000
221
222 /*-----------------------------------------------------------------------
223 * FLASH organization
224 */
225 #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
226 #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
227
228 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
229 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
230
231 /*-----------------------------------------------------------------------
232 * Other areas to be mapped
233 */
234
235 /* CS3: Dual ported SRAM */
236 #define CFG_DPSRAM_BASE 0x40000000
237 #define CFG_DPSRAM_SIZE 0x00020000
238
239 /* CS4: DiskOnChip */
240 #define CFG_DOC_BASE 0xF4000000
241 #define CFG_DOC_SIZE 0x00100000
242
243 /* CS5: FDC37C78 controller */
244 #define CFG_FDC37C78_BASE 0xF1000000
245 #define CFG_FDC37C78_SIZE 0x00100000
246
247 /* CS6: Board configuration registers */
248 #define CFG_BCRS_BASE 0xF2000000
249 #define CFG_BCRS_SIZE 0x00010000
250
251 /* CS7: VME Extended Access Range */
252 #define CFG_VMEEAR_BASE 0x80000000
253 #define CFG_VMEEAR_SIZE 0x01000000
254
255 /* CS8: VME Standard Access Range */
256 #define CFG_VMESAR_BASE 0xFE000000
257 #define CFG_VMESAR_SIZE 0x01000000
258
259 /* CS9: VME Short I/O Access Range */
260 #define CFG_VMESIOAR_BASE 0xFD000000
261 #define CFG_VMESIOAR_SIZE 0x01000000
262
263 /*-----------------------------------------------------------------------
264 * Hard Reset Configuration Words
265 *
266 * if you change bits in the HRCW, you must also change the CFG_*
267 * defines for the various registers affected by the HRCW e.g. changing
268 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
269 */
270 #if defined(CONFIG_BOOT_ROM)
271 #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
272 HRCW_BPS01 | HRCW_CS10PC01)
273 #else
274 #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
275 #endif
276
277 /* no slaves so just fill with zeros */
278 #define CFG_HRCW_SLAVE1 0
279 #define CFG_HRCW_SLAVE2 0
280 #define CFG_HRCW_SLAVE3 0
281 #define CFG_HRCW_SLAVE4 0
282 #define CFG_HRCW_SLAVE5 0
283 #define CFG_HRCW_SLAVE6 0
284 #define CFG_HRCW_SLAVE7 0
285
286 /*-----------------------------------------------------------------------
287 * Internal Memory Mapped Register
288 */
289 #define CFG_IMMR 0xF0000000
290
291 /*-----------------------------------------------------------------------
292 * Definitions for initial stack pointer and data area (in DPRAM)
293 */
294 #define CFG_INIT_RAM_ADDR CFG_IMMR
295 #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
296 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
297 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
298 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
299
300 /*-----------------------------------------------------------------------
301 * Start addresses for the final memory configuration
302 * (Set up by the startup code)
303 * Please note that CFG_SDRAM_BASE _must_ start at 0
304 *
305 * 60x SDRAM is mapped at CFG_SDRAM_BASE.
306 */
307 #define CFG_SDRAM_BASE 0x00000000
308 #define CFG_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
309 #define CFG_MONITOR_BASE TEXT_BASE
310 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
311 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
312
313 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
314 # define CFG_RAMBOOT
315 #endif
316
317 #if 0
318 /* environment is in Flash */
319 #define CFG_ENV_IS_IN_FLASH 1
320 #ifdef CONFIG_BOOT_ROM
321 # define CFG_ENV_ADDR (CFG_FLASH_BASE+0x70000)
322 # define CFG_ENV_SIZE 0x10000
323 # define CFG_ENV_SECT_SIZE 0x10000
324 #endif
325 #else
326 /* environment is in EEPROM */
327 #define CFG_ENV_IS_IN_EEPROM 1
328 #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
329 #define CFG_I2C_EEPROM_ADDR_LEN 1
330 /* mask of address bits that overflow into the "EEPROM chip address" */
331 #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
332 #define CFG_EEPROM_PAGE_WRITE_BITS 4
333 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
334 #define CFG_ENV_OFFSET 512
335 #define CFG_ENV_SIZE (2048 - 512)
336 #endif
337
338 /*
339 * Internal Definitions
340 *
341 * Boot Flags
342 */
343 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
344 #define BOOTFLAG_WARM 0x02 /* Software reboot */
345
346
347 /*-----------------------------------------------------------------------
348 * Cache Configuration
349 */
350 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
351 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
352 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
353 #endif
354
355 /*-----------------------------------------------------------------------
356 * HIDx - Hardware Implementation-dependent Registers 2-11
357 *-----------------------------------------------------------------------
358 * HID0 also contains cache control - initially enable both caches and
359 * invalidate contents, then the final state leaves only the instruction
360 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
361 * but Soft reset does not.
362 *
363 * HID1 has only read-only information - nothing to set.
364 */
365 #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
366 HID0_DCI|HID0_IFEM|HID0_ABE)
367 #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
368 #define CFG_HID2 0
369
370 /*-----------------------------------------------------------------------
371 * RMR - Reset Mode Register 5-5
372 *-----------------------------------------------------------------------
373 * turn on Checkstop Reset Enable
374 */
375 #define CFG_RMR RMR_CSRE
376
377 /*-----------------------------------------------------------------------
378 * BCR - Bus Configuration 4-25
379 *-----------------------------------------------------------------------
380 */
381 #define BCR_APD01 0x10000000
382 #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
383
384 /*-----------------------------------------------------------------------
385 * SIUMCR - SIU Module Configuration 4-31
386 *-----------------------------------------------------------------------
387 */
388 #define CFG_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
389 SIUMCR_CS10PC01|SIUMCR_BCTLC10)
390
391 /*-----------------------------------------------------------------------
392 * SYPCR - System Protection Control 4-35
393 * SYPCR can only be written once after reset!
394 *-----------------------------------------------------------------------
395 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
396 */
397 #if defined(CONFIG_WATCHDOG)
398 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
399 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
400 #else
401 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
402 SYPCR_SWRI|SYPCR_SWP)
403 #endif /* CONFIG_WATCHDOG */
404
405 /*-----------------------------------------------------------------------
406 * TMCNTSC - Time Counter Status and Control 4-40
407 *-----------------------------------------------------------------------
408 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
409 * and enable Time Counter
410 */
411 #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
412
413 /*-----------------------------------------------------------------------
414 * PISCR - Periodic Interrupt Status and Control 4-42
415 *-----------------------------------------------------------------------
416 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
417 * Periodic timer
418 */
419 #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
420
421 /*-----------------------------------------------------------------------
422 * SCCR - System Clock Control 9-8
423 *-----------------------------------------------------------------------
424 * Ensure DFBRG is Divide by 16
425 */
426 #define CFG_SCCR SCCR_DFBRG01
427
428 /*-----------------------------------------------------------------------
429 * RCCR - RISC Controller Configuration 13-7
430 *-----------------------------------------------------------------------
431 */
432 #define CFG_RCCR 0
433
434 #define CFG_MIN_AM_MASK 0xC0000000
435 /*-----------------------------------------------------------------------
436 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
437 *-----------------------------------------------------------------------
438 */
439 #define CFG_MPTPR 0x1F00
440
441 /*-----------------------------------------------------------------------
442 * PSRT - Refresh Timer Register 10-16
443 *-----------------------------------------------------------------------
444 */
445 #define CFG_PSRT 0x0f
446
447 /*-----------------------------------------------------------------------
448 * PSRT - SDRAM Mode Register 10-10
449 *-----------------------------------------------------------------------
450 */
451
452 /* SDRAM initialization values for 8-column chips
453 */
454 #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
455 ORxS_BPD_4 |\
456 ORxS_ROWST_PBI0_A9 |\
457 ORxS_NUMR_12)
458
459 #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
460 PSDMR_BSMA_A14_A16 |\
461 PSDMR_SDA10_PBI0_A10 |\
462 PSDMR_RFRC_7_CLK |\
463 PSDMR_PRETOACT_2W |\
464 PSDMR_ACTTORW_1W |\
465 PSDMR_LDOTOPRE_1C |\
466 PSDMR_WRC_1C |\
467 PSDMR_CL_2)
468
469 /* SDRAM initialization values for 9-column chips
470 */
471 #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
472 ORxS_BPD_4 |\
473 ORxS_ROWST_PBI0_A7 |\
474 ORxS_NUMR_13)
475
476 #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
477 PSDMR_BSMA_A13_A15 |\
478 PSDMR_SDA10_PBI0_A9 |\
479 PSDMR_RFRC_7_CLK |\
480 PSDMR_PRETOACT_2W |\
481 PSDMR_ACTTORW_1W |\
482 PSDMR_LDOTOPRE_1C |\
483 PSDMR_WRC_1C |\
484 PSDMR_CL_2)
485
486 /*
487 * Init Memory Controller:
488 *
489 * Bank Bus Machine PortSz Device
490 * ---- --- ------- ------ ------
491 * 0 60x GPCM 8 bit Boot ROM
492 * 1 60x GPCM 64 bit FLASH
493 * 2 60x SDRAM 64 bit SDRAM
494 *
495 */
496
497 #define CFG_MRS_OFFS 0x00000000
498
499 #ifdef CONFIG_BOOT_ROM
500 /* Bank 0 - Boot ROM
501 */
502 #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
503 BRx_PS_8 |\
504 BRx_MS_GPCM_P |\
505 BRx_V)
506
507 #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
508 ORxG_CSNT |\
509 ORxG_ACS_DIV1 |\
510 ORxG_SCY_3_CLK |\
511 ORxU_EHTR_8IDLE)
512
513 /* Bank 1 - FLASH
514 */
515 #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
516 BRx_PS_64 |\
517 BRx_MS_GPCM_P |\
518 BRx_V)
519
520 #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
521 ORxG_CSNT |\
522 ORxG_ACS_DIV1 |\
523 ORxG_SCY_3_CLK |\
524 ORxU_EHTR_8IDLE)
525
526 #else /* CONFIG_BOOT_ROM */
527 /* Bank 0 - FLASH
528 */
529 #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
530 BRx_PS_64 |\
531 BRx_MS_GPCM_P |\
532 BRx_V)
533
534 #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
535 ORxG_CSNT |\
536 ORxG_ACS_DIV1 |\
537 ORxG_SCY_3_CLK |\
538 ORxU_EHTR_8IDLE)
539
540 /* Bank 1 - Boot ROM
541 */
542 #define CFG_BR1_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
543 BRx_PS_8 |\
544 BRx_MS_GPCM_P |\
545 BRx_V)
546
547 #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
548 ORxG_CSNT |\
549 ORxG_ACS_DIV1 |\
550 ORxG_SCY_3_CLK |\
551 ORxU_EHTR_8IDLE)
552
553 #endif /* CONFIG_BOOT_ROM */
554
555
556 /* Bank 2 - 60x bus SDRAM
557 */
558 #ifndef CFG_RAMBOOT
559 #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
560 BRx_PS_64 |\
561 BRx_MS_SDRAM_P |\
562 BRx_V)
563
564 #define CFG_OR2_PRELIM CFG_OR2_9COL
565
566 #define CFG_PSDMR CFG_PSDMR_9COL
567 #endif /* CFG_RAMBOOT */
568
569 /* Bank 3 - Dual Ported SRAM
570 */
571 #define CFG_BR3_PRELIM ((CFG_DPSRAM_BASE & BRx_BA_MSK) |\
572 BRx_PS_16 |\
573 BRx_MS_GPCM_P |\
574 BRx_V)
575
576 #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_DPSRAM_SIZE) |\
577 ORxG_CSNT |\
578 ORxG_ACS_DIV1 |\
579 ORxG_SCY_5_CLK |\
580 ORxG_SETA)
581
582 /* Bank 4 - DiskOnChip
583 */
584 #define CFG_BR4_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
585 BRx_PS_8 |\
586 BRx_MS_GPCM_P |\
587 BRx_V)
588
589 #define CFG_OR4_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
590 ORxG_ACS_DIV2 |\
591 ORxG_SCY_5_CLK |\
592 ORxU_EHTR_8IDLE)
593
594 /* Bank 5 - FDC37C78 controller
595 */
596 #define CFG_BR5_PRELIM ((CFG_FDC37C78_BASE & BRx_BA_MSK) |\
597 BRx_PS_8 |\
598 BRx_MS_GPCM_P |\
599 BRx_V)
600
601 #define CFG_OR5_PRELIM (P2SZ_TO_AM(CFG_FDC37C78_SIZE) |\
602 ORxG_ACS_DIV2 |\
603 ORxG_SCY_8_CLK |\
604 ORxU_EHTR_8IDLE)
605
606 /* Bank 6 - Board control registers
607 */
608 #define CFG_BR6_PRELIM ((CFG_BCRS_BASE & BRx_BA_MSK) |\
609 BRx_PS_8 |\
610 BRx_MS_GPCM_P |\
611 BRx_V)
612
613 #define CFG_OR6_PRELIM (P2SZ_TO_AM(CFG_BCRS_SIZE) |\
614 ORxG_CSNT |\
615 ORxG_SCY_5_CLK)
616
617 /* Bank 7 - VME Extended Access Range
618 */
619 #define CFG_BR7_PRELIM ((CFG_VMEEAR_BASE & BRx_BA_MSK) |\
620 BRx_PS_32 |\
621 BRx_MS_GPCM_P |\
622 BRx_V)
623
624 #define CFG_OR7_PRELIM (P2SZ_TO_AM(CFG_VMEEAR_SIZE) |\
625 ORxG_CSNT |\
626 ORxG_ACS_DIV1 |\
627 ORxG_SCY_5_CLK |\
628 ORxG_SETA)
629
630 /* Bank 8 - VME Standard Access Range
631 */
632 #define CFG_BR8_PRELIM ((CFG_VMESAR_BASE & BRx_BA_MSK) |\
633 BRx_PS_16 |\
634 BRx_MS_GPCM_P |\
635 BRx_V)
636
637 #define CFG_OR8_PRELIM (P2SZ_TO_AM(CFG_VMESAR_SIZE) |\
638 ORxG_CSNT |\
639 ORxG_ACS_DIV1 |\
640 ORxG_SCY_5_CLK |\
641 ORxG_SETA)
642
643 /* Bank 9 - VME Short I/O Access Range
644 */
645 #define CFG_BR9_PRELIM ((CFG_VMESIOAR_BASE & BRx_BA_MSK) |\
646 BRx_PS_16 |\
647 BRx_MS_GPCM_P |\
648 BRx_V)
649
650 #define CFG_OR9_PRELIM (P2SZ_TO_AM(CFG_VMESIOAR_SIZE) |\
651 ORxG_CSNT |\
652 ORxG_ACS_DIV1 |\
653 ORxG_SCY_5_CLK |\
654 ORxG_SETA)
655
656 #endif /* __CONFIG_H */