]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8610HPCD.h
ddr: fsl: Move macro CONFIG_NUM_DDR_CONTROLLERS to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8610HPCD.h
1 /*
2 * Copyright 2007-2011 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0
5 */
6
7 /*
8 * MPC8610HPCD board configuration file
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /* High Level Configuration Options */
15 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
16
17 #define CONFIG_SYS_TEXT_BASE 0xfff00000
18
19 /* video */
20 #define CONFIG_FSL_DIU_FB
21
22 #ifdef CONFIG_FSL_DIU_FB
23 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
24 #define CONFIG_CMD_BMP
25 #define CONFIG_VIDEO_LOGO
26 #define CONFIG_VIDEO_BMP_LOGO
27 #endif
28
29 #ifdef RUN_DIAG
30 #define CONFIG_SYS_DIAG_ADDR 0xff800000
31 #endif
32
33 /*
34 * virtual address to be used for temporary mappings. There
35 * should be 128k free at this VA.
36 */
37 #define CONFIG_SYS_SCRATCH_VA 0xc0000000
38
39 #define CONFIG_PCI1 1 /* PCI controller 1 */
40 #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
41 #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
42 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
43 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
44 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
45
46 #define CONFIG_ENV_OVERWRITE
47 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
48
49 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
50 #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
51 #define CONFIG_ALTIVEC 1
52
53 /*
54 * L2CR setup -- make sure this is right for your board!
55 */
56 #define CONFIG_SYS_L2
57 #define L2_INIT 0
58 #define L2_ENABLE (L2CR_L2E |0x00100000 )
59
60 #ifndef CONFIG_SYS_CLK_FREQ
61 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
62 #endif
63
64 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
65 #define CONFIG_MISC_INIT_R 1
66
67 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
68 #define CONFIG_SYS_MEMTEST_END 0x00400000
69
70 /*
71 * Base addresses -- Note these are effective addresses where the
72 * actual resources get mapped (not physical addresses)
73 */
74 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
75 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
76
77 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
78 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
79 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
80
81 /* DDR Setup */
82 #undef CONFIG_FSL_DDR_INTERACTIVE
83 #define CONFIG_SPD_EEPROM /* Use SPD for DDR */
84 #define CONFIG_DDR_SPD
85
86 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
87 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
88
89 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
90 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
91 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
92 #define CONFIG_VERY_BIG_RAM
93
94 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
95 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
96
97 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
98
99 /* These are used when DDR doesn't use SPD. */
100 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
101
102 #if 0 /* TODO */
103 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
104 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
105 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
106 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
107 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
108 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
109 #define CONFIG_SYS_DDR_MODE_1 0x00480432
110 #define CONFIG_SYS_DDR_MODE_2 0x00000000
111 #define CONFIG_SYS_DDR_INTERVAL 0x06180100
112 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
113 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
114 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
115 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
116 #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
117 #define CONFIG_SYS_DDR_CONTROL2 0x04400010
118
119 #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
120 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
121 #define CONFIG_SYS_DDR_SBE 0x000f0000
122
123 #endif
124
125 #define CONFIG_ID_EEPROM
126 #define CONFIG_SYS_I2C_EEPROM_NXID
127 #define CONFIG_ID_EEPROM
128 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
129 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
130
131 #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
132 #define CONFIG_SYS_FLASH_BASE2 0xf8000000
133
134 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
135
136 #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
137 #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
138
139 #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
140 #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
141 #if 0 /* TODO */
142 #define CONFIG_SYS_BR2_PRELIM 0xf0000000
143 #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
144 #endif
145 #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
146 #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
147
148 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
149 #define PIXIS_BASE 0xe8000000 /* PIXIS registers */
150 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
151 #define PIXIS_VER 0x1 /* Board version at offset 1 */
152 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
153 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
154 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
155 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
156 #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
157 #define PIXIS_VCTL 0x10 /* VELA Control Register */
158 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
159 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
160 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
161 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
162 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
163 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
164 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
165 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
166
167 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
168 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
169
170 #undef CONFIG_SYS_FLASH_CHECKSUM
171 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
172 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
173 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
174 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
175
176 #define CONFIG_FLASH_CFI_DRIVER
177 #define CONFIG_SYS_FLASH_CFI
178 #define CONFIG_SYS_FLASH_EMPTY_INFO
179
180 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
181 #define CONFIG_SYS_RAMBOOT
182 #else
183 #undef CONFIG_SYS_RAMBOOT
184 #endif
185
186 #if defined(CONFIG_SYS_RAMBOOT)
187 #undef CONFIG_SPD_EEPROM
188 #define CONFIG_SYS_SDRAM_SIZE 256
189 #endif
190
191 #undef CONFIG_CLOCKS_IN_MHZ
192
193 #define CONFIG_SYS_INIT_RAM_LOCK 1
194 #ifndef CONFIG_SYS_INIT_RAM_LOCK
195 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
196 #else
197 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
198 #endif
199 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
200
201 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
202 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
203
204 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
205 #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
206
207 /* Serial Port */
208 #define CONFIG_CONS_INDEX 1
209 #define CONFIG_SYS_NS16550_SERIAL
210 #define CONFIG_SYS_NS16550_REG_SIZE 1
211 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
212
213 #define CONFIG_SYS_BAUDRATE_TABLE \
214 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
215
216 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
217 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
218
219 /* maximum size of the flat tree (8K) */
220 #define OF_FLAT_TREE_MAX_SIZE 8192
221
222 /*
223 * I2C
224 */
225 #define CONFIG_SYS_I2C
226 #define CONFIG_SYS_I2C_FSL
227 #define CONFIG_SYS_FSL_I2C_SPEED 400000
228 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
229 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
230 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
231
232 /*
233 * General PCI
234 * Addresses are mapped 1-1.
235 */
236 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
237 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
238 #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
239 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
240 #define CONFIG_SYS_PCI1_IO_BUS 0x0000000
241 #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
242 #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
243 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
244
245 /* controller 1, Base address 0xa000 */
246 #define CONFIG_SYS_PCIE1_NAME "ULI"
247 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
248 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
249 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
250 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
251 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
252 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
253
254 /* controller 2, Base Address 0x9000 */
255 #define CONFIG_SYS_PCIE2_NAME "Slot 1"
256 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
257 #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
258 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
259 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
260 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
261 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
262
263 #if defined(CONFIG_PCI)
264
265 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
266
267 #define CONFIG_CMD_REGINFO
268
269 #define CONFIG_ULI526X
270 #ifdef CONFIG_ULI526X
271 #endif
272
273 /************************************************************
274 * USB support
275 ************************************************************/
276 #define CONFIG_PCI_OHCI 1
277 #define CONFIG_USB_OHCI_NEW 1
278 #define CONFIG_SYS_USB_EVENT_POLL 1
279 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
280 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
281 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
282
283 #if !defined(CONFIG_PCI_PNP)
284 #define PCI_ENET0_IOADDR 0xe0000000
285 #define PCI_ENET0_MEMADDR 0xe0000000
286 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
287 #endif
288
289 #define CONFIG_DOS_PARTITION
290 #define CONFIG_SCSI_AHCI
291
292 #ifdef CONFIG_SCSI_AHCI
293 #define CONFIG_LIBATA
294 #define CONFIG_SATA_ULI5288
295 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
296 #define CONFIG_SYS_SCSI_MAX_LUN 1
297 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
298 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
299 #endif
300
301 #endif /* CONFIG_PCI */
302
303 /*
304 * BAT0 2G Cacheable, non-guarded
305 * 0x0000_0000 2G DDR
306 */
307 #define CONFIG_SYS_DBAT0L (BATL_PP_RW)
308 #define CONFIG_SYS_IBAT0L (BATL_PP_RW)
309
310 /*
311 * BAT1 1G Cache-inhibited, guarded
312 * 0x8000_0000 256M PCI-1 Memory
313 * 0xa000_0000 256M PCI-Express 1 Memory
314 * 0x9000_0000 256M PCI-Express 2 Memory
315 */
316
317 #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
318 | BATL_GUARDEDSTORAGE)
319 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
320 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
321 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
322
323 /*
324 * BAT2 16M Cache-inhibited, guarded
325 * 0xe100_0000 1M PCI-1 I/O
326 */
327
328 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
329 | BATL_GUARDEDSTORAGE)
330 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
331 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
332 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
333
334 /*
335 * BAT3 4M Cache-inhibited, guarded
336 * 0xe000_0000 4M CCSR
337 */
338
339 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
340 | BATL_GUARDEDSTORAGE)
341 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
342 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
343 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
344
345 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
346 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
347 | BATL_PP_RW | BATL_CACHEINHIBIT \
348 | BATL_GUARDEDSTORAGE)
349 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
350 | BATU_BL_1M | BATU_VS | BATU_VP)
351 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
352 | BATL_PP_RW | BATL_CACHEINHIBIT)
353 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
354 #endif
355
356 /*
357 * BAT4 32M Cache-inhibited, guarded
358 * 0xe200_0000 1M PCI-Express 2 I/O
359 * 0xe300_0000 1M PCI-Express 1 I/O
360 */
361
362 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
363 | BATL_GUARDEDSTORAGE)
364 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
365 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
366 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
367
368 /*
369 * BAT5 128K Cacheable, non-guarded
370 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
371 */
372 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
373 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
374 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
375 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
376
377 /*
378 * BAT6 256M Cache-inhibited, guarded
379 * 0xf000_0000 256M FLASH
380 */
381 #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
382 | BATL_GUARDEDSTORAGE)
383 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
384 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
385 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
386
387 /* Map the last 1M of flash where we're running from reset */
388 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
389 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
390 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
391 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
392 | BATL_MEMCOHERENCE)
393 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
394
395 /*
396 * BAT7 4M Cache-inhibited, guarded
397 * 0xe800_0000 4M PIXIS
398 */
399 #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
400 | BATL_GUARDEDSTORAGE)
401 #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
402 #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
403 #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
404
405 /*
406 * Environment
407 */
408 #ifndef CONFIG_SYS_RAMBOOT
409 #define CONFIG_ENV_IS_IN_FLASH 1
410 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
411 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
412 #define CONFIG_ENV_SIZE 0x2000
413 #else
414 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
415 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
416 #define CONFIG_ENV_SIZE 0x2000
417 #endif
418
419 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
420 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
421
422 /*
423 * BOOTP options
424 */
425 #define CONFIG_BOOTP_BOOTFILESIZE
426 #define CONFIG_BOOTP_BOOTPATH
427 #define CONFIG_BOOTP_GATEWAY
428 #define CONFIG_BOOTP_HOSTNAME
429
430 /*
431 * Command line configuration.
432 */
433
434 #if defined(CONFIG_PCI)
435 #define CONFIG_CMD_PCI
436 #define CONFIG_SCSI
437 #endif
438
439 #define CONFIG_WATCHDOG /* watchdog enabled */
440 #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
441
442 /*
443 * Miscellaneous configurable options
444 */
445 #define CONFIG_SYS_LONGHELP /* undef to save memory */
446 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
447 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
448
449 #if defined(CONFIG_CMD_KGDB)
450 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
451 #else
452 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
453 #endif
454
455 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
456 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
457 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
458
459 /*
460 * For booting Linux, the board info and command line data
461 * have to be in the first 8 MB of memory, since this is
462 * the maximum mapped by the Linux kernel during initialization.
463 */
464 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
465 #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
466
467 #if defined(CONFIG_CMD_KGDB)
468 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
469 #endif
470
471 /*
472 * Environment Configuration
473 */
474 #define CONFIG_IPADDR 192.168.1.100
475
476 #define CONFIG_HOSTNAME unknown
477 #define CONFIG_ROOTPATH "/opt/nfsroot"
478 #define CONFIG_BOOTFILE "uImage"
479 #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
480
481 #define CONFIG_SERVERIP 192.168.1.1
482 #define CONFIG_GATEWAYIP 192.168.1.1
483 #define CONFIG_NETMASK 255.255.255.0
484
485 /* default location for tftp and bootm */
486 #define CONFIG_LOADADDR 0x10000000
487
488 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
489
490 #define CONFIG_BAUDRATE 115200
491
492 #if defined(CONFIG_PCI1)
493 #define PCI_ENV \
494 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
495 "echo e;md ${a}e00 9\0" \
496 "pci1regs=setenv a e0008; run pcireg\0" \
497 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
498 "pci d.w $b.0 56 1\0" \
499 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
500 "pci w.w $b.0 56 ffff\0" \
501 "pci1err=setenv a e0008; run pcierr\0" \
502 "pci1errc=setenv a e0008; run pcierrc\0"
503 #else
504 #define PCI_ENV ""
505 #endif
506
507 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
508 #define PCIE_ENV \
509 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
510 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
511 "pcie1regs=setenv a e000a; run pciereg\0" \
512 "pcie2regs=setenv a e0009; run pciereg\0" \
513 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
514 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
515 "pci d $b.0 130 1\0" \
516 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
517 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
518 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
519 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
520 "pcie1err=setenv a e000a; run pcieerr\0" \
521 "pcie2err=setenv a e0009; run pcieerr\0" \
522 "pcie1errc=setenv a e000a; run pcieerrc\0" \
523 "pcie2errc=setenv a e0009; run pcieerrc\0"
524 #else
525 #define PCIE_ENV ""
526 #endif
527
528 #define DMA_ENV \
529 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
530 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
531 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
532 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
533 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
534 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
535 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
536 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
537
538 #ifdef ENV_DEBUG
539 #define CONFIG_EXTRA_ENV_SETTINGS \
540 "netdev=eth0\0" \
541 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
542 "tftpflash=tftpboot $loadaddr $uboot; " \
543 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
544 " +$filesize; " \
545 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
546 " +$filesize; " \
547 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
548 " $filesize; " \
549 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
550 " +$filesize; " \
551 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
552 " $filesize\0" \
553 "consoledev=ttyS0\0" \
554 "ramdiskaddr=0x18000000\0" \
555 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
556 "fdtaddr=0x17c00000\0" \
557 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
558 "bdev=sda3\0" \
559 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
560 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
561 "maxcpus=1" \
562 "eoi=mw e00400b0 0\0" \
563 "iack=md e00400a0 1\0" \
564 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
565 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
566 "md ${a}f00 5\0" \
567 "ddr1regs=setenv a e0002; run ddrreg\0" \
568 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
569 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
570 "md ${a}e60 1; md ${a}ef0 1d\0" \
571 "guregs=setenv a e00e0; run gureg\0" \
572 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
573 "mcmregs=setenv a e0001; run mcmreg\0" \
574 "diuregs=md e002c000 1d\0" \
575 "dium=mw e002c01c\0" \
576 "diuerr=md e002c014 1\0" \
577 "pmregs=md e00e1000 2b\0" \
578 "lawregs=md e0000c08 4b\0" \
579 "lbcregs=md e0005000 36\0" \
580 "dma0regs=md e0021100 12\0" \
581 "dma1regs=md e0021180 12\0" \
582 "dma2regs=md e0021200 12\0" \
583 "dma3regs=md e0021280 12\0" \
584 PCI_ENV \
585 PCIE_ENV \
586 DMA_ENV
587 #else
588 #define CONFIG_EXTRA_ENV_SETTINGS \
589 "netdev=eth0\0" \
590 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
591 "consoledev=ttyS0\0" \
592 "ramdiskaddr=0x18000000\0" \
593 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
594 "fdtaddr=0x17c00000\0" \
595 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
596 "bdev=sda3\0"
597 #endif
598
599 #define CONFIG_NFSBOOTCOMMAND \
600 "setenv bootargs root=/dev/nfs rw " \
601 "nfsroot=$serverip:$rootpath " \
602 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
603 "console=$consoledev,$baudrate $othbootargs;" \
604 "tftp $loadaddr $bootfile;" \
605 "tftp $fdtaddr $fdtfile;" \
606 "bootm $loadaddr - $fdtaddr"
607
608 #define CONFIG_RAMBOOTCOMMAND \
609 "setenv bootargs root=/dev/ram rw " \
610 "console=$consoledev,$baudrate $othbootargs;" \
611 "tftp $ramdiskaddr $ramdiskfile;" \
612 "tftp $loadaddr $bootfile;" \
613 "tftp $fdtaddr $fdtfile;" \
614 "bootm $loadaddr $ramdiskaddr $fdtaddr"
615
616 #define CONFIG_BOOTCOMMAND \
617 "setenv bootargs root=/dev/$bdev rw " \
618 "console=$consoledev,$baudrate $othbootargs;" \
619 "tftp $loadaddr $bootfile;" \
620 "tftp $fdtaddr $fdtfile;" \
621 "bootm $loadaddr - $fdtaddr"
622
623 #endif /* __CONFIG_H */