]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/T208xQDS.h
Convert CONFIG_SPL_SPI_FLASH_SUPPORT to Kconfig
[people/ms/u-boot.git] / include / configs / T208xQDS.h
1 /*
2 * Copyright 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * T2080/T2081 QDS board configuration file
9 */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #define CONFIG_DISPLAY_BOARDINFO
15 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
16 #define CONFIG_MMC
17 #define CONFIG_USB_EHCI
18 #if defined(CONFIG_PPC_T2080)
19 #define CONFIG_T2080QDS
20 #define CONFIG_FSL_SATA_V2
21 #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
22 #define CONFIG_SRIO1 /* SRIO port 1 */
23 #define CONFIG_SRIO2 /* SRIO port 2 */
24 #elif defined(CONFIG_PPC_T2081)
25 #define CONFIG_T2081QDS
26 #endif
27
28 /* High Level Configuration Options */
29 #define CONFIG_BOOKE
30 #define CONFIG_E500 /* BOOKE e500 family */
31 #define CONFIG_E500MC /* BOOKE e500mc family */
32 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
33 #define CONFIG_MP /* support multiple processors */
34 #define CONFIG_ENABLE_36BIT_PHYS
35
36 #ifdef CONFIG_PHYS_64BIT
37 #define CONFIG_ADDR_MAP 1
38 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
39 #endif
40
41 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
42 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
43 #define CONFIG_FSL_IFC /* Enable IFC Support */
44 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
45 #define CONFIG_FSL_LAW /* Use common FSL init code */
46 #define CONFIG_ENV_OVERWRITE
47
48 #ifdef CONFIG_RAMBOOT_PBL
49 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
50 #if defined(CONFIG_PPC_T2080)
51 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
52 #elif defined(CONFIG_PPC_T2081)
53 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
54 #endif
55
56 #define CONFIG_SPL_FLUSH_IMAGE
57 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
58 #define CONFIG_FSL_LAW /* Use common FSL init code */
59 #define CONFIG_SYS_TEXT_BASE 0x00201000
60 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
61 #define CONFIG_SPL_PAD_TO 0x40000
62 #define CONFIG_SPL_MAX_SIZE 0x28000
63 #define RESET_VECTOR_OFFSET 0x27FFC
64 #define BOOT_PAGE_OFFSET 0x27000
65 #ifdef CONFIG_SPL_BUILD
66 #define CONFIG_SPL_SKIP_RELOCATE
67 #define CONFIG_SPL_COMMON_INIT_DDR
68 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
69 #define CONFIG_SYS_NO_FLASH
70 #endif
71
72 #ifdef CONFIG_NAND
73 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
74 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
75 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
76 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
77 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
78 #define CONFIG_SPL_NAND_BOOT
79 #endif
80
81 #ifdef CONFIG_SPIFLASH
82 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
83 #define CONFIG_SPL_SPI_SUPPORT
84 #define CONFIG_SPL_SPI_FLASH_MINIMAL
85 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
86 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
87 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
88 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
89 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
90 #ifndef CONFIG_SPL_BUILD
91 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
92 #endif
93 #define CONFIG_SPL_SPI_BOOT
94 #endif
95
96 #ifdef CONFIG_SDCARD
97 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
98 #define CONFIG_SPL_MMC_MINIMAL
99 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
100 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
101 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
102 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
103 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
104 #ifndef CONFIG_SPL_BUILD
105 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
106 #endif
107 #define CONFIG_SPL_MMC_BOOT
108 #endif
109
110 #endif /* CONFIG_RAMBOOT_PBL */
111
112 #define CONFIG_SRIO_PCIE_BOOT_MASTER
113 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
114 /* Set 1M boot space */
115 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
116 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
117 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
118 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
119 #define CONFIG_SYS_NO_FLASH
120 #endif
121
122 #ifndef CONFIG_SYS_TEXT_BASE
123 #define CONFIG_SYS_TEXT_BASE 0xeff40000
124 #endif
125
126 #ifndef CONFIG_RESET_VECTOR_ADDRESS
127 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
128 #endif
129
130 /*
131 * These can be toggled for performance analysis, otherwise use default.
132 */
133 #define CONFIG_SYS_CACHE_STASHING
134 #define CONFIG_BTB /* toggle branch predition */
135 #define CONFIG_DDR_ECC
136 #ifdef CONFIG_DDR_ECC
137 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
138 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
139 #endif
140
141 #ifndef CONFIG_SYS_NO_FLASH
142 #define CONFIG_FLASH_CFI_DRIVER
143 #define CONFIG_SYS_FLASH_CFI
144 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
145 #endif
146
147 #if defined(CONFIG_SPIFLASH)
148 #define CONFIG_SYS_EXTRA_ENV_RELOC
149 #define CONFIG_ENV_IS_IN_SPI_FLASH
150 #define CONFIG_ENV_SPI_BUS 0
151 #define CONFIG_ENV_SPI_CS 0
152 #define CONFIG_ENV_SPI_MAX_HZ 10000000
153 #define CONFIG_ENV_SPI_MODE 0
154 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
155 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
156 #define CONFIG_ENV_SECT_SIZE 0x10000
157 #elif defined(CONFIG_SDCARD)
158 #define CONFIG_SYS_EXTRA_ENV_RELOC
159 #define CONFIG_ENV_IS_IN_MMC
160 #define CONFIG_SYS_MMC_ENV_DEV 0
161 #define CONFIG_ENV_SIZE 0x2000
162 #define CONFIG_ENV_OFFSET (512 * 0x800)
163 #elif defined(CONFIG_NAND)
164 #define CONFIG_SYS_EXTRA_ENV_RELOC
165 #define CONFIG_ENV_IS_IN_NAND
166 #define CONFIG_ENV_SIZE 0x2000
167 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
168 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
169 #define CONFIG_ENV_IS_IN_REMOTE
170 #define CONFIG_ENV_ADDR 0xffe20000
171 #define CONFIG_ENV_SIZE 0x2000
172 #elif defined(CONFIG_ENV_IS_NOWHERE)
173 #define CONFIG_ENV_SIZE 0x2000
174 #else
175 #define CONFIG_ENV_IS_IN_FLASH
176 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
177 #define CONFIG_ENV_SIZE 0x2000
178 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
179 #endif
180
181 #ifndef __ASSEMBLY__
182 unsigned long get_board_sys_clk(void);
183 unsigned long get_board_ddr_clk(void);
184 #endif
185
186 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
187 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
188
189 /*
190 * Config the L3 Cache as L3 SRAM
191 */
192 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
193 #define CONFIG_SYS_L3_SIZE (512 << 10)
194 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
195 #ifdef CONFIG_RAMBOOT_PBL
196 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
197 #endif
198 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
199 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
200 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
201 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
202
203 #define CONFIG_SYS_DCSRBAR 0xf0000000
204 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
205
206 /* EEPROM */
207 #define CONFIG_ID_EEPROM
208 #define CONFIG_SYS_I2C_EEPROM_NXID
209 #define CONFIG_SYS_EEPROM_BUS_NUM 0
210 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
211 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
212
213 /*
214 * DDR Setup
215 */
216 #define CONFIG_VERY_BIG_RAM
217 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
218 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
219 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
220 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
221 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
222 #define CONFIG_DDR_SPD
223 #define CONFIG_SYS_FSL_DDR3
224 #define CONFIG_FSL_DDR_INTERACTIVE
225 #define CONFIG_SYS_SPD_BUS_NUM 0
226 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
227 #define SPD_EEPROM_ADDRESS1 0x51
228 #define SPD_EEPROM_ADDRESS2 0x52
229 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
230 #define CTRL_INTLV_PREFERED cacheline
231
232 /*
233 * IFC Definitions
234 */
235 #define CONFIG_SYS_FLASH_BASE 0xe0000000
236 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
237 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
238 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
239 + 0x8000000) | \
240 CSPR_PORT_SIZE_16 | \
241 CSPR_MSEL_NOR | \
242 CSPR_V)
243 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
244 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
245 CSPR_PORT_SIZE_16 | \
246 CSPR_MSEL_NOR | \
247 CSPR_V)
248 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
249 /* NOR Flash Timing Params */
250 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
251
252 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
253 FTIM0_NOR_TEADC(0x5) | \
254 FTIM0_NOR_TEAHC(0x5))
255 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
256 FTIM1_NOR_TRAD_NOR(0x1A) |\
257 FTIM1_NOR_TSEQRAD_NOR(0x13))
258 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
259 FTIM2_NOR_TCH(0x4) | \
260 FTIM2_NOR_TWPH(0x0E) | \
261 FTIM2_NOR_TWP(0x1c))
262 #define CONFIG_SYS_NOR_FTIM3 0x0
263
264 #define CONFIG_SYS_FLASH_QUIET_TEST
265 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
266
267 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
268 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
269 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
270 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
271
272 #define CONFIG_SYS_FLASH_EMPTY_INFO
273 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
274 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
275
276 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
277 #define QIXIS_BASE 0xffdf0000
278 #define QIXIS_LBMAP_SWITCH 6
279 #define QIXIS_LBMAP_MASK 0x0f
280 #define QIXIS_LBMAP_SHIFT 0
281 #define QIXIS_LBMAP_DFLTBANK 0x00
282 #define QIXIS_LBMAP_ALTBANK 0x04
283 #define QIXIS_LBMAP_NAND 0x09
284 #define QIXIS_LBMAP_SD 0x00
285 #define QIXIS_RCW_SRC_NAND 0x104
286 #define QIXIS_RCW_SRC_SD 0x040
287 #define QIXIS_RST_CTL_RESET 0x83
288 #define QIXIS_RST_FORCE_MEM 0x1
289 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
290 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
291 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
292 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
293
294 #define CONFIG_SYS_CSPR3_EXT (0xf)
295 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
296 | CSPR_PORT_SIZE_8 \
297 | CSPR_MSEL_GPCM \
298 | CSPR_V)
299 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
300 #define CONFIG_SYS_CSOR3 0x0
301 /* QIXIS Timing parameters for IFC CS3 */
302 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
303 FTIM0_GPCM_TEADC(0x0e) | \
304 FTIM0_GPCM_TEAHC(0x0e))
305 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
306 FTIM1_GPCM_TRAD(0x3f))
307 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
308 FTIM2_GPCM_TCH(0x8) | \
309 FTIM2_GPCM_TWP(0x1f))
310 #define CONFIG_SYS_CS3_FTIM3 0x0
311
312 /* NAND Flash on IFC */
313 #define CONFIG_NAND_FSL_IFC
314 #define CONFIG_SYS_NAND_BASE 0xff800000
315 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
316
317 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
318 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
319 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
320 | CSPR_MSEL_NAND /* MSEL = NAND */ \
321 | CSPR_V)
322 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
323
324 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
325 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
326 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
327 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
328 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
329 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
330 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
331
332 #define CONFIG_SYS_NAND_ONFI_DETECTION
333
334 /* ONFI NAND Flash mode0 Timing Params */
335 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
336 FTIM0_NAND_TWP(0x18) | \
337 FTIM0_NAND_TWCHT(0x07) | \
338 FTIM0_NAND_TWH(0x0a))
339 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
340 FTIM1_NAND_TWBE(0x39) | \
341 FTIM1_NAND_TRR(0x0e) | \
342 FTIM1_NAND_TRP(0x18))
343 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
344 FTIM2_NAND_TREH(0x0a) | \
345 FTIM2_NAND_TWHRE(0x1e))
346 #define CONFIG_SYS_NAND_FTIM3 0x0
347
348 #define CONFIG_SYS_NAND_DDR_LAW 11
349 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
350 #define CONFIG_SYS_MAX_NAND_DEVICE 1
351 #define CONFIG_CMD_NAND
352 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
353
354 #if defined(CONFIG_NAND)
355 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
356 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
357 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
358 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
359 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
360 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
361 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
362 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
363 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
364 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
365 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
366 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
367 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
368 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
369 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
370 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
371 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
372 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
373 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
374 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
375 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
376 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
377 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
378 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
379 #else
380 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
381 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
382 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
383 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
384 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
385 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
386 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
387 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
388 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
389 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
390 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
391 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
392 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
393 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
394 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
395 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
396 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
397 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
398 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
399 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
400 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
401 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
402 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
403 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
404 #endif
405
406 #if defined(CONFIG_RAMBOOT_PBL)
407 #define CONFIG_SYS_RAMBOOT
408 #endif
409
410 #ifdef CONFIG_SPL_BUILD
411 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
412 #else
413 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
414 #endif
415
416 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
417 #define CONFIG_MISC_INIT_R
418 #define CONFIG_HWCONFIG
419
420 /* define to use L1 as initial stack */
421 #define CONFIG_L1_INIT_RAM
422 #define CONFIG_SYS_INIT_RAM_LOCK
423 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
424 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
425 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
426 /* The assembler doesn't like typecast */
427 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
428 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
429 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
430 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
431 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
432 GENERATED_GBL_DATA_SIZE)
433 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
434 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
435 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
436
437 /*
438 * Serial Port
439 */
440 #define CONFIG_CONS_INDEX 1
441 #define CONFIG_SYS_NS16550_SERIAL
442 #define CONFIG_SYS_NS16550_REG_SIZE 1
443 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
444 #define CONFIG_SYS_BAUDRATE_TABLE \
445 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
446 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
447 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
448 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
449 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
450
451 /*
452 * I2C
453 */
454 #define CONFIG_SYS_I2C
455 #define CONFIG_SYS_I2C_FSL
456 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
457 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
458 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
459 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
460 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
461 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
462 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
463 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
464 #define CONFIG_SYS_FSL_I2C_SPEED 100000
465 #define CONFIG_SYS_FSL_I2C2_SPEED 100000
466 #define CONFIG_SYS_FSL_I2C3_SPEED 100000
467 #define CONFIG_SYS_FSL_I2C4_SPEED 100000
468 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
469 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
470 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
471 #define I2C_MUX_CH_DEFAULT 0x8
472
473 #define I2C_MUX_CH_VOL_MONITOR 0xa
474
475 /* Voltage monitor on channel 2*/
476 #define I2C_VOL_MONITOR_ADDR 0x40
477 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
478 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
479 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
480
481 #define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
482 #ifndef CONFIG_SPL_BUILD
483 #define CONFIG_VID
484 #endif
485 #define CONFIG_VOL_MONITOR_IR36021_SET
486 #define CONFIG_VOL_MONITOR_IR36021_READ
487 /* The lowest and highest voltage allowed for T208xQDS */
488 #define VDD_MV_MIN 819
489 #define VDD_MV_MAX 1212
490
491 /*
492 * RapidIO
493 */
494 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
495 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
496 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
497 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
498 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
499 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
500 /*
501 * for slave u-boot IMAGE instored in master memory space,
502 * PHYS must be aligned based on the SIZE
503 */
504 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
505 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
506 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
507 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
508 /*
509 * for slave UCODE and ENV instored in master memory space,
510 * PHYS must be aligned based on the SIZE
511 */
512 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
513 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
514 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
515
516 /* slave core release by master*/
517 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
518 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
519
520 /*
521 * SRIO_PCIE_BOOT - SLAVE
522 */
523 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
524 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
525 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
526 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
527 #endif
528
529 /*
530 * eSPI - Enhanced SPI
531 */
532 #ifdef CONFIG_SPI_FLASH
533 #ifndef CONFIG_SPL_BUILD
534 #endif
535
536 #define CONFIG_SPI_FLASH_BAR
537 #define CONFIG_SF_DEFAULT_SPEED 10000000
538 #define CONFIG_SF_DEFAULT_MODE 0
539 #endif
540
541 /*
542 * General PCI
543 * Memory space is mapped 1-1, but I/O space must start from 0.
544 */
545 #define CONFIG_PCI /* Enable PCI/PCIE */
546 #define CONFIG_PCIE1 /* PCIE controller 1 */
547 #define CONFIG_PCIE2 /* PCIE controller 2 */
548 #define CONFIG_PCIE3 /* PCIE controller 3 */
549 #define CONFIG_PCIE4 /* PCIE controller 4 */
550 #define CONFIG_FSL_PCIE_RESET
551 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
552 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
553 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
554 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
555 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
556 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
557 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
558 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
559 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
560 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
561 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
562
563 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
564 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
565 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
566 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
567 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
568 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
569 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
570 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
571 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
572
573 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
574 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
575 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
576 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
577 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
578 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
579 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
580 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
581 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
582
583 /* controller 4, Base address 203000 */
584 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
585 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
586 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
587 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
588 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
589 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
590 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
591
592 #ifdef CONFIG_PCI
593 #define CONFIG_PCI_INDIRECT_BRIDGE
594 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
595 #define CONFIG_PCI_PNP /* do pci plug-and-play */
596 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
597 #define CONFIG_DOS_PARTITION
598 #endif
599
600 /* Qman/Bman */
601 #ifndef CONFIG_NOBQFMAN
602 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
603 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
604 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
605 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
606 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
607 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
608 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
609 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
610 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
611 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
612 CONFIG_SYS_BMAN_CENA_SIZE)
613 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
614 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
615 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
616 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
617 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
618 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
619 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
620 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
621 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
622 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
623 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
624 CONFIG_SYS_QMAN_CENA_SIZE)
625 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
626 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
627
628 #define CONFIG_SYS_DPAA_FMAN
629 #define CONFIG_SYS_DPAA_PME
630 #define CONFIG_SYS_PMAN
631 #define CONFIG_SYS_DPAA_DCE
632 #define CONFIG_SYS_DPAA_RMAN /* RMan */
633 #define CONFIG_SYS_INTERLAKEN
634
635 /* Default address of microcode for the Linux Fman driver */
636 #if defined(CONFIG_SPIFLASH)
637 /*
638 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
639 * env, so we got 0x110000.
640 */
641 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
642 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
643 #elif defined(CONFIG_SDCARD)
644 /*
645 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
646 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
647 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
648 */
649 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
650 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
651 #elif defined(CONFIG_NAND)
652 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
653 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
654 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
655 /*
656 * Slave has no ucode locally, it can fetch this from remote. When implementing
657 * in two corenet boards, slave's ucode could be stored in master's memory
658 * space, the address can be mapped from slave TLB->slave LAW->
659 * slave SRIO or PCIE outbound window->master inbound window->
660 * master LAW->the ucode address in master's memory space.
661 */
662 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
663 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
664 #else
665 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
666 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
667 #endif
668 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
669 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
670 #endif /* CONFIG_NOBQFMAN */
671
672 #ifdef CONFIG_SYS_DPAA_FMAN
673 #define CONFIG_FMAN_ENET
674 #define CONFIG_PHYLIB_10G
675 #define CONFIG_PHY_VITESSE
676 #define CONFIG_PHY_REALTEK
677 #define CONFIG_PHY_TERANETICS
678 #define RGMII_PHY1_ADDR 0x1
679 #define RGMII_PHY2_ADDR 0x2
680 #define FM1_10GEC1_PHY_ADDR 0x3
681 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
682 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
683 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
684 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
685 #endif
686
687 #ifdef CONFIG_FMAN_ENET
688 #define CONFIG_MII /* MII PHY management */
689 #define CONFIG_ETHPRIME "FM1@DTSEC3"
690 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
691 #endif
692
693 /*
694 * SATA
695 */
696 #ifdef CONFIG_FSL_SATA_V2
697 #define CONFIG_LIBATA
698 #define CONFIG_FSL_SATA
699 #define CONFIG_SYS_SATA_MAX_DEVICE 2
700 #define CONFIG_SATA1
701 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
702 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
703 #define CONFIG_SATA2
704 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
705 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
706 #define CONFIG_LBA48
707 #define CONFIG_CMD_SATA
708 #define CONFIG_DOS_PARTITION
709 #endif
710
711 /*
712 * USB
713 */
714 #ifdef CONFIG_USB_EHCI
715 #define CONFIG_USB_EHCI_FSL
716 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
717 #define CONFIG_HAS_FSL_DR_USB
718 #endif
719
720 /*
721 * SDHC
722 */
723 #ifdef CONFIG_MMC
724 #define CONFIG_FSL_ESDHC
725 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
726 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
727 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
728 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
729 #define CONFIG_GENERIC_MMC
730 #define CONFIG_DOS_PARTITION
731 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
732 #endif
733
734 /*
735 * Dynamic MTD Partition support with mtdparts
736 */
737 #ifndef CONFIG_SYS_NO_FLASH
738 #define CONFIG_MTD_DEVICE
739 #define CONFIG_MTD_PARTITIONS
740 #define CONFIG_CMD_MTDPARTS
741 #define CONFIG_FLASH_CFI_MTD
742 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
743 "spi0=spife110000.0"
744 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
745 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
746 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
747 "1m(uboot),5m(kernel),128k(dtb),-(user)"
748 #endif
749
750 /*
751 * Environment
752 */
753 #define CONFIG_LOADS_ECHO /* echo on for serial download */
754 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
755
756 /*
757 * Command line configuration.
758 */
759 #define CONFIG_CMD_ERRATA
760 #define CONFIG_CMD_IRQ
761 #define CONFIG_CMD_REGINFO
762
763 #ifdef CONFIG_PCI
764 #define CONFIG_CMD_PCI
765 #endif
766
767 /* Hash command with SHA acceleration supported in hardware */
768 #ifdef CONFIG_FSL_CAAM
769 #define CONFIG_CMD_HASH
770 #define CONFIG_SHA_HW_ACCEL
771 #endif
772
773 /*
774 * Miscellaneous configurable options
775 */
776 #define CONFIG_SYS_LONGHELP /* undef to save memory */
777 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
778 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
779 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
780 #ifdef CONFIG_CMD_KGDB
781 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
782 #else
783 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
784 #endif
785 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
786 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
787 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
788
789 /*
790 * For booting Linux, the board info and command line data
791 * have to be in the first 64 MB of memory, since this is
792 * the maximum mapped by the Linux kernel during initialization.
793 */
794 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
795 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
796
797 #ifdef CONFIG_CMD_KGDB
798 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
799 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
800 #endif
801
802 /*
803 * Environment Configuration
804 */
805 #define CONFIG_ROOTPATH "/opt/nfsroot"
806 #define CONFIG_BOOTFILE "uImage"
807 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
808
809 /* default location for tftp and bootm */
810 #define CONFIG_LOADADDR 1000000
811 #define CONFIG_BAUDRATE 115200
812 #define __USB_PHY_TYPE utmi
813
814 #define CONFIG_EXTRA_ENV_SETTINGS \
815 "hwconfig=fsl_ddr:" \
816 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
817 "bank_intlv=auto;" \
818 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
819 "netdev=eth0\0" \
820 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
821 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
822 "tftpflash=tftpboot $loadaddr $uboot && " \
823 "protect off $ubootaddr +$filesize && " \
824 "erase $ubootaddr +$filesize && " \
825 "cp.b $loadaddr $ubootaddr $filesize && " \
826 "protect on $ubootaddr +$filesize && " \
827 "cmp.b $loadaddr $ubootaddr $filesize\0" \
828 "consoledev=ttyS0\0" \
829 "ramdiskaddr=2000000\0" \
830 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
831 "fdtaddr=1e00000\0" \
832 "fdtfile=t2080qds/t2080qds.dtb\0" \
833 "bdev=sda3\0"
834
835 /*
836 * For emulation this causes u-boot to jump to the start of the
837 * proof point app code automatically
838 */
839 #define CONFIG_PROOF_POINTS \
840 "setenv bootargs root=/dev/$bdev rw " \
841 "console=$consoledev,$baudrate $othbootargs;" \
842 "cpu 1 release 0x29000000 - - -;" \
843 "cpu 2 release 0x29000000 - - -;" \
844 "cpu 3 release 0x29000000 - - -;" \
845 "cpu 4 release 0x29000000 - - -;" \
846 "cpu 5 release 0x29000000 - - -;" \
847 "cpu 6 release 0x29000000 - - -;" \
848 "cpu 7 release 0x29000000 - - -;" \
849 "go 0x29000000"
850
851 #define CONFIG_HVBOOT \
852 "setenv bootargs config-addr=0x60000000; " \
853 "bootm 0x01000000 - 0x00f00000"
854
855 #define CONFIG_ALU \
856 "setenv bootargs root=/dev/$bdev rw " \
857 "console=$consoledev,$baudrate $othbootargs;" \
858 "cpu 1 release 0x01000000 - - -;" \
859 "cpu 2 release 0x01000000 - - -;" \
860 "cpu 3 release 0x01000000 - - -;" \
861 "cpu 4 release 0x01000000 - - -;" \
862 "cpu 5 release 0x01000000 - - -;" \
863 "cpu 6 release 0x01000000 - - -;" \
864 "cpu 7 release 0x01000000 - - -;" \
865 "go 0x01000000"
866
867 #define CONFIG_LINUX \
868 "setenv bootargs root=/dev/ram rw " \
869 "console=$consoledev,$baudrate $othbootargs;" \
870 "setenv ramdiskaddr 0x02000000;" \
871 "setenv fdtaddr 0x00c00000;" \
872 "setenv loadaddr 0x1000000;" \
873 "bootm $loadaddr $ramdiskaddr $fdtaddr"
874
875 #define CONFIG_HDBOOT \
876 "setenv bootargs root=/dev/$bdev rw " \
877 "console=$consoledev,$baudrate $othbootargs;" \
878 "tftp $loadaddr $bootfile;" \
879 "tftp $fdtaddr $fdtfile;" \
880 "bootm $loadaddr - $fdtaddr"
881
882 #define CONFIG_NFSBOOTCOMMAND \
883 "setenv bootargs root=/dev/nfs rw " \
884 "nfsroot=$serverip:$rootpath " \
885 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
886 "console=$consoledev,$baudrate $othbootargs;" \
887 "tftp $loadaddr $bootfile;" \
888 "tftp $fdtaddr $fdtfile;" \
889 "bootm $loadaddr - $fdtaddr"
890
891 #define CONFIG_RAMBOOTCOMMAND \
892 "setenv bootargs root=/dev/ram rw " \
893 "console=$consoledev,$baudrate $othbootargs;" \
894 "tftp $ramdiskaddr $ramdiskfile;" \
895 "tftp $loadaddr $bootfile;" \
896 "tftp $fdtaddr $fdtfile;" \
897 "bootm $loadaddr $ramdiskaddr $fdtaddr"
898
899 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
900
901 #include <asm/fsl_secure_boot.h>
902
903 #endif /* __T208xQDS_H */