]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/a4m072.h
Convert SILENT_CONSOLE options to Kconfig
[people/ms/u-boot.git] / include / configs / a4m072.h
1 /*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2010
6 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
19 #define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
20 #define CONFIG_A4M072 1 /* ... on A4M072 board */
21 #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
22
23 #define CONFIG_SYS_TEXT_BASE 0xFE000000
24
25 #define CONFIG_MISC_INIT_R
26
27 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
28
29 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
30
31 /*
32 * Serial console configuration
33 */
34 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
35 #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
36 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
37 /* define to enable silent console */
38 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
39
40 /*
41 * PCI Mapping:
42 * 0x40000000 - 0x4fffffff - PCI Memory
43 * 0x50000000 - 0x50ffffff - PCI IO Space
44 */
45 #define CONFIG_PCI
46
47 #if defined(CONFIG_PCI)
48 #define CONFIG_PCI_PNP 1
49 #define CONFIG_PCI_SCAN_SHOW 1
50 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
51
52 #define CONFIG_PCI_MEM_BUS 0x40000000
53 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
54 #define CONFIG_PCI_MEM_SIZE 0x10000000
55
56 #define CONFIG_PCI_IO_BUS 0x50000000
57 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
58 #define CONFIG_PCI_IO_SIZE 0x01000000
59 #endif
60
61 #define CONFIG_SYS_XLB_PIPELINING 1
62
63 #undef CONFIG_EEPRO100
64
65 /* Partitions */
66 #define CONFIG_MAC_PARTITION
67 #define CONFIG_DOS_PARTITION
68
69 /* USB */
70 #define CONFIG_USB_OHCI_NEW
71 #define CONFIG_SYS_OHCI_BE_CONTROLLER
72 #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
73 #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
74 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
75 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
76 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
77
78 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
79
80 /*
81 * BOOTP options
82 */
83 #define CONFIG_BOOTP_BOOTFILESIZE
84 #define CONFIG_BOOTP_BOOTPATH
85 #define CONFIG_BOOTP_GATEWAY
86 #define CONFIG_BOOTP_HOSTNAME
87
88 /*
89 * Command line configuration.
90 */
91 #define CONFIG_CMD_EEPROM
92 #define CONFIG_CMD_IDE
93 #define CONFIG_CMD_DISPLAY
94
95 #if defined(CONFIG_PCI)
96 #define CONFIG_CMD_PCI
97 #endif
98
99 #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
100 #define CONFIG_SYS_LOWBOOT 1
101 #define CONFIG_SYS_LOWBOOT32 1
102 #endif
103
104 /*
105 * Autobooting
106 */
107
108 #define CONFIG_SYS_AUTOLOAD "n"
109
110 #undef CONFIG_BOOTARGS
111 #define CONFIG_PREBOOT "run try_update"
112
113 #define CONFIG_EXTRA_ENV_SETTINGS \
114 "bk=run add_mtd ; run add_consolespec ; bootm 200000\0" \
115 "cf1=diskboot 200000 0:1\0" \
116 "bootcmd_cf1=run bcf1\0" \
117 "bcf=setenv bootargs root=/dev/hda3\0" \
118 "bootcmd_nfs=run bnfs\0" \
119 "norargs=setenv bootargs root=/dev/mtdblock3 rootfstype=cramfs "\
120 "panic=1\0" \
121 "bootcmd_nor=cp.b ${kernel_addr} 200000 100000;" \
122 "run norargs addip; run bk\0" \
123 "bnfs=nfs 200000 ${rootpath}/boot/uImage;" \
124 "run nfsargs addip ; run bk\0" \
125 "nfsargs=setenv bootargs root=/dev/nfs rw " \
126 "nfsroot=${serverip}:${rootpath}\0" \
127 "try_update=usb start;sleep 2;usb start;sleep 1;" \
128 "fatload usb 0 2F0000 PCPUUPDT 2FF;usb stop;" \
129 "source 2F0000\0" \
130 "env_addr=FE060000\0" \
131 "kernel_addr=FE100000\0" \
132 "rootfs_addr=FE200000\0" \
133 "add_mtd=setenv bootargs ${bootargs} mtdparts=" \
134 "phys_mapped_flash:384k(u),640k(e),1m(k),30m(r)\0" \
135 "bcf1=run cf1; run bcf; run addip; run bk\0" \
136 "add_consolespec=setenv bootargs ${bootargs} " \
137 "console=/dev/null quiet\0" \
138 "addip=if test -n ${ethaddr};" \
139 "then if test -n ${ipaddr};" \
140 "then setenv bootargs ${bootargs} " \
141 "ip=${ipaddr}:${serverip}:${gatewayip}:"\
142 "${netmask}:${hostname}:${netdev}:off;" \
143 "fi;" \
144 "else;" \
145 "setenv bootargs ${bootargs} no_ethaddr;" \
146 "fi\0" \
147 "hostname=CPUP0\0" \
148 "netdev=eth0\0" \
149 "bootcmd=run bootcmd_nor\0" \
150 ""
151 /*
152 * IPB Bus clocking configuration.
153 */
154 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
155
156 /*
157 * I2C configuration
158 */
159 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
160 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
161
162 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
163 #define CONFIG_SYS_I2C_SLAVE 0x7F
164
165 /*
166 * EEPROM configuration
167 */
168 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010010x */
169 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
170 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
171 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
172 #define CONFIG_SYS_EEPROM_WREN 1
173 #define CONFIG_SYS_EEPROM_WP GPIO_PSC2_4
174
175 /*
176 * Flash configuration
177 */
178 #define CONFIG_SYS_FLASH_BASE 0xFE000000
179 #define CONFIG_SYS_FLASH_SIZE 0x02000000
180 #if !defined(CONFIG_SYS_LOWBOOT)
181 #error "CONFIG_SYS_LOWBOOT not defined?"
182 #else /* CONFIG_SYS_LOWBOOT */
183 #if defined(CONFIG_SYS_LOWBOOT32)
184 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
185 #endif
186 #endif /* CONFIG_SYS_LOWBOOT */
187
188 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
189 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
190 #define CONFIG_FLASH_CFI_DRIVER
191 #define CONFIG_SYS_FLASH_CFI
192 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
193 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS0_START}
194 #define CONFIG_SYS_FLASH_BANKS_SIZES {CONFIG_SYS_CS0_SIZE}
195
196 /*
197 * Environment settings
198 */
199 #define CONFIG_ENV_IS_IN_FLASH 1
200 #define CONFIG_ENV_SIZE 0x10000
201 #define CONFIG_ENV_SECT_SIZE 0x20000
202 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
203 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
204
205 #define CONFIG_ENV_OVERWRITE 1
206
207 /*
208 * Memory map
209 */
210 #define CONFIG_SYS_MBAR 0xF0000000
211 #define CONFIG_SYS_SDRAM_BASE 0x00000000
212 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
213
214 /* Use SRAM until RAM will be available */
215 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
216 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
217
218 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
219 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
220
221 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
222 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
223 # define CONFIG_SYS_RAMBOOT 1
224 #endif
225
226 #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
227 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
228 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
229
230 /*
231 * Ethernet configuration
232 */
233 #define CONFIG_MPC5xxx_FEC 1
234 #define CONFIG_MPC5xxx_FEC_MII100
235 /*
236 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
237 */
238 /* #define CONFIG_MPC5xxx_FEC_MII10 */
239 #define CONFIG_PHY_ADDR 0x1f
240 #define CONFIG_PHY_TYPE 0x79c874 /* AMD Phy Controller */
241
242 /*
243 * GPIO configuration
244 */
245 #define CONFIG_SYS_GPS_PORT_CONFIG 0x18000004
246
247 /*
248 * Miscellaneous configurable options
249 */
250 #define CONFIG_CMDLINE_EDITING 1
251 #define CONFIG_SYS_LONGHELP /* undef to save memory */
252 #if defined(CONFIG_CMD_KGDB)
253 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
254 #else
255 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
256 #endif
257 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
258 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
259 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
260
261 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
262 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
263
264 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
265
266 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
267 #if defined(CONFIG_CMD_KGDB)
268 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
269 #endif
270
271 /*
272 * Various low-level settings
273 */
274 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
275 #define CONFIG_SYS_HID0_FINAL HID0_ICE
276 /* Flash at CSBoot, CS0 */
277 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
278 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
279 #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
280 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
281 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
282 /* External SRAM at CS1 */
283 #define CONFIG_SYS_CS1_START 0x62000000
284 #define CONFIG_SYS_CS1_SIZE 0x00400000
285 #define CONFIG_SYS_CS1_CFG 0x00009930
286 #define CONFIG_SYS_SRAM_BASE CONFIG_SYS_CS1_START
287 #define CONFIG_SYS_SRAM_SIZE CONFIG_SYS_CS1_SIZE
288 /* LED display at CS7 */
289 #define CONFIG_SYS_CS7_START 0x6a000000
290 #define CONFIG_SYS_CS7_SIZE (64*1024)
291 #define CONFIG_SYS_CS7_CFG 0x0000bf30
292
293 #define CONFIG_SYS_CS_BURST 0x00000000
294 #define CONFIG_SYS_CS_DEADCYCLE 0x33333003
295
296 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
297
298 /*-----------------------------------------------------------------------
299 * USB stuff
300 *-----------------------------------------------------------------------
301 */
302 #define CONFIG_USB_CLOCK 0x0001BBBB
303 #define CONFIG_USB_CONFIG 0x00001000 /* 0x4000 for SE mode */
304
305 /*-----------------------------------------------------------------------
306 * IDE/ATA stuff Supports IDE harddisk
307 *-----------------------------------------------------------------------
308 */
309
310 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
311
312 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
313 #undef CONFIG_IDE_LED /* LED for ide not supported */
314
315 #define CONFIG_IDE_PREINIT
316
317 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
318 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
319
320 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
321
322 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
323
324 /* Offset for data I/O */
325 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
326
327 /* Offset for normal register accesses */
328 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
329
330 /* Offset for alternate registers */
331 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
332
333 /* Interval between registers */
334 #define CONFIG_SYS_ATA_STRIDE 4
335
336 #define CONFIG_ATAPI 1
337
338 /*-----------------------------------------------------------------------
339 * Open firmware flat tree support
340 *-----------------------------------------------------------------------
341 */
342 #define OF_CPU "PowerPC,5200@0"
343 #define OF_SOC "soc5200@f0000000"
344 #define OF_TBCLK (bd->bi_busfreq / 4)
345 #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
346
347 /* Support for the 7-segment display */
348 #define CONFIG_SYS_DISP_CHR_RAM CONFIG_SYS_CS7_START
349 #define CONFIG_SHOW_ACTIVITY /* used for display realization */
350
351 #define CONFIG_SHOW_BOOT_PROGRESS
352
353 #endif /* __CONFIG_H */