]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/am3517_crane.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / am3517_crane.h
1 /*
2 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3 *
4 * Author: Srinath.R <srinath@mistralsolutions.com>
5 *
6 * Based on include/configs/am3517evm.h
7 *
8 * Copyright (C) 2011 Mistral Solutions pvt Ltd
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15
16 /*
17 * High Level Configuration Options
18 */
19 #define CONFIG_OMAP 1 /* in a TI OMAP core */
20 #define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */
21 /* Common ARM Erratas */
22 #define CONFIG_ARM_ERRATA_454179
23 #define CONFIG_ARM_ERRATA_430973
24 #define CONFIG_ARM_ERRATA_621766
25
26 #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
27
28 #include <asm/arch/cpu.h> /* get chip and board defs */
29 #include <asm/arch/omap.h>
30
31 /* Clock Defines */
32 #define V_OSCK 26000000 /* Clock output from T2 */
33 #define V_SCLK (V_OSCK >> 1)
34
35 #define CONFIG_MISC_INIT_R
36
37 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
38 #define CONFIG_SETUP_MEMORY_TAGS 1
39 #define CONFIG_INITRD_TAG 1
40 #define CONFIG_REVISION_TAG 1
41
42 /*
43 * Size of malloc() pool
44 */
45 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
46 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
47 /* initial data */
48 /*
49 * DDR related
50 */
51 #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
52
53 /*
54 * Hardware drivers
55 */
56
57 /*
58 * NS16550 Configuration
59 */
60 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
61
62 #define CONFIG_SYS_NS16550_SERIAL
63 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
64 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
65
66 /*
67 * select serial console configuration
68 */
69 #define CONFIG_CONS_INDEX 3
70 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
71 #define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
72
73 /* allow to overwrite serial and ethaddr */
74 #define CONFIG_ENV_OVERWRITE
75 #define CONFIG_BAUDRATE 115200
76 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
77 115200}
78
79 /*
80 * USB configuration
81 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
82 * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
83 */
84 #define CONFIG_USB_AM35X 1
85 #define CONFIG_USB_MUSB_HCD 1
86
87 #ifdef CONFIG_USB_AM35X
88
89 #ifdef CONFIG_USB_MUSB_HCD
90
91 #define CONGIG_CMD_STORAGE
92
93 #ifdef CONFIG_USB_KEYBOARD
94 #define CONFIG_SYS_USB_EVENT_POLL
95 #define CONFIG_PREBOOT "usb start"
96 #endif /* CONFIG_USB_KEYBOARD */
97
98 #endif /* CONFIG_USB_MUSB_HCD */
99
100 #ifdef CONFIG_USB_MUSB_UDC
101 /* USB device configuration */
102 #define CONFIG_USB_DEVICE 1
103 #define CONFIG_USB_TTY 1
104 /* Change these to suit your needs */
105 #define CONFIG_USBD_VENDORID 0x0451
106 #define CONFIG_USBD_PRODUCTID 0x5678
107 #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
108 #define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
109 #endif /* CONFIG_USB_MUSB_UDC */
110
111 #endif /* CONFIG_USB_AM35X */
112
113 /* commands to include */
114 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
115
116 #define CONFIG_CMD_NAND /* NAND support */
117
118 #define CONFIG_SYS_NO_FLASH
119 #define CONFIG_SYS_I2C
120 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
121 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
122 #define CONFIG_SYS_I2C_OMAP34XX
123
124 /*
125 * Board NAND Info.
126 */
127 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
128 /* to access nand */
129 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
130 /* to access */
131 /* nand at CS0 */
132
133 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
134 /* NAND devices */
135
136 #define CONFIG_JFFS2_NAND
137 /* nand device jffs2 lives on */
138 #define CONFIG_JFFS2_DEV "nand0"
139 /* start of jffs2 partition */
140 #define CONFIG_JFFS2_PART_OFFSET 0x680000
141 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
142
143 /* Environment information */
144
145 #define CONFIG_BOOTFILE "uImage"
146
147 #define CONFIG_EXTRA_ENV_SETTINGS \
148 "loadaddr=0x82000000\0" \
149 "console=ttyS2,115200n8\0" \
150 "mmcdev=0\0" \
151 "mmcargs=setenv bootargs console=${console} " \
152 "root=/dev/mmcblk0p2 rw " \
153 "rootfstype=ext3 rootwait\0" \
154 "nandargs=setenv bootargs console=${console} " \
155 "root=/dev/mtdblock4 rw " \
156 "rootfstype=jffs2\0" \
157 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
158 "bootscript=echo Running bootscript from mmc ...; " \
159 "source ${loadaddr}\0" \
160 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
161 "mmcboot=echo Booting from mmc ...; " \
162 "run mmcargs; " \
163 "bootm ${loadaddr}\0" \
164 "nandboot=echo Booting from nand ...; " \
165 "run nandargs; " \
166 "nand read ${loadaddr} 280000 400000; " \
167 "bootm ${loadaddr}\0" \
168
169 #define CONFIG_BOOTCOMMAND \
170 "mmc dev ${mmcdev}; if mmc rescan; then " \
171 "if run loadbootscript; then " \
172 "run bootscript; " \
173 "else " \
174 "if run loaduimage; then " \
175 "run mmcboot; " \
176 "else run nandboot; " \
177 "fi; " \
178 "fi; " \
179 "else run nandboot; fi"
180
181 #define CONFIG_AUTO_COMPLETE 1
182 /*
183 * Miscellaneous configurable options
184 */
185 #define CONFIG_SYS_LONGHELP /* undef to save memory */
186 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
187 /* Print Buffer Size */
188 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
189 sizeof(CONFIG_SYS_PROMPT) + 16)
190 #define CONFIG_SYS_MAXARGS 32 /* max number of command */
191 /* args */
192 /* Boot Argument Buffer Size */
193 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
194 /* memtest works on */
195 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
196 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
197 0x01F00000) /* 31MB */
198
199 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
200 /* address */
201
202 /*
203 * AM3517 has 12 GP timers, they can be driven by the system clock
204 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
205 * This rate is divided by a local divisor.
206 */
207 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
208 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
209
210 /*-----------------------------------------------------------------------
211 * Physical Memory Map
212 */
213 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
214 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
215 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
216
217 /*-----------------------------------------------------------------------
218 * FLASH and environment organization
219 */
220
221 /* **** PISMO SUPPORT *** */
222 #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
223 /* on one chip */
224 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
225 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
226
227 #define CONFIG_SYS_FLASH_BASE NAND_BASE
228
229 /* Monitor at start of flash */
230 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
231
232 #define CONFIG_NAND_OMAP_GPMC
233 #define CONFIG_ENV_IS_IN_NAND 1
234 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
235
236 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
237 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
238 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
239
240 /*-----------------------------------------------------------------------
241 * CFI FLASH driver setup
242 */
243 /* timeout values are in ticks */
244 #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
245 #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
246
247 /* Flash banks JFFS2 should use */
248 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
249 CONFIG_SYS_MAX_NAND_DEVICE)
250 #define CONFIG_SYS_JFFS2_MEM_NAND
251 /* use flash_info[2] */
252 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
253 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
254
255 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
256 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
257 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
258 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
259 CONFIG_SYS_INIT_RAM_SIZE - \
260 GENERATED_GBL_DATA_SIZE)
261
262 /* Defines for SPL */
263 #define CONFIG_SPL_FRAMEWORK
264 #define CONFIG_SPL_BOARD_INIT
265 #define CONFIG_SPL_NAND_SIMPLE
266 #define CONFIG_SPL_TEXT_BASE 0x40200800
267 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
268 CONFIG_SPL_TEXT_BASE)
269
270 #define CONFIG_SPL_BSS_START_ADDR 0x80000000
271 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
272
273 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
274 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
275
276 #define CONFIG_SPL_NAND_BASE
277 #define CONFIG_SPL_NAND_DRIVERS
278 #define CONFIG_SPL_NAND_ECC
279 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
280
281 /* NAND boot config */
282 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
283 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
284 #define CONFIG_SYS_NAND_PAGE_COUNT 64
285 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
286 #define CONFIG_SYS_NAND_OOBSIZE 64
287 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
288 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
289 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
290 10, 11, 12, 13}
291 #define CONFIG_SYS_NAND_ECCSIZE 512
292 #define CONFIG_SYS_NAND_ECCBYTES 3
293 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
294 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
295 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
296
297 /*
298 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
299 * 64 bytes before this address should be set aside for u-boot.img's
300 * header. That is 0x800FFFC0--0x80100000 should not be used for any
301 * other needs.
302 */
303 #define CONFIG_SYS_TEXT_BASE 0x80100000
304 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
305 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
306
307 #endif /* __CONFIG_H */