]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/corenet_ds.h
powerpc/corenet_ds: Master module for boot from SRIO
[people/ms/u-boot.git] / include / configs / corenet_ds.h
1 /*
2 * Copyright 2009-2011 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23 /*
24 * Corenet DS style board configuration file
25 */
26 #ifndef __CONFIG_H
27 #define __CONFIG_H
28
29 #include "../board/freescale/common/ics307_clk.h"
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
33 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
34 #endif
35
36 /* High Level Configuration Options */
37 #define CONFIG_BOOKE
38 #define CONFIG_E500 /* BOOKE e500 family */
39 #define CONFIG_E500MC /* BOOKE e500mc family */
40 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
41 #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
42 #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
43 #define CONFIG_MP /* support multiple processors */
44
45 #ifndef CONFIG_SYS_TEXT_BASE
46 #define CONFIG_SYS_TEXT_BASE 0xeff80000
47 #endif
48
49 #ifndef CONFIG_RESET_VECTOR_ADDRESS
50 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
51 #endif
52
53 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
54 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
55 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
56 #define CONFIG_PCI /* Enable PCI/PCIE */
57 #define CONFIG_PCIE1 /* PCIE controler 1 */
58 #define CONFIG_PCIE2 /* PCIE controler 2 */
59 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
60 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
61
62 #define CONFIG_SYS_SRIO
63 #define CONFIG_SRIO1 /* SRIO port 1 */
64 #define CONFIG_SRIO2 /* SRIO port 2 */
65
66 #define CONFIG_FSL_LAW /* Use common FSL init code */
67
68 #define CONFIG_ENV_OVERWRITE
69
70 #ifdef CONFIG_SYS_NO_FLASH
71 #define CONFIG_ENV_IS_NOWHERE
72 #else
73 #define CONFIG_FLASH_CFI_DRIVER
74 #define CONFIG_SYS_FLASH_CFI
75 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
76 #endif
77
78 #if defined(CONFIG_SPIFLASH)
79 #define CONFIG_SYS_EXTRA_ENV_RELOC
80 #define CONFIG_ENV_IS_IN_SPI_FLASH
81 #define CONFIG_ENV_SPI_BUS 0
82 #define CONFIG_ENV_SPI_CS 0
83 #define CONFIG_ENV_SPI_MAX_HZ 10000000
84 #define CONFIG_ENV_SPI_MODE 0
85 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
86 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
87 #define CONFIG_ENV_SECT_SIZE 0x10000
88 #elif defined(CONFIG_SDCARD)
89 #define CONFIG_SYS_EXTRA_ENV_RELOC
90 #define CONFIG_ENV_IS_IN_MMC
91 #define CONFIG_FSL_FIXED_MMC_LOCATION
92 #define CONFIG_SYS_MMC_ENV_DEV 0
93 #define CONFIG_ENV_SIZE 0x2000
94 #define CONFIG_ENV_OFFSET (512 * 1097)
95 #elif defined(CONFIG_NAND)
96 #define CONFIG_SYS_EXTRA_ENV_RELOC
97 #define CONFIG_ENV_IS_IN_NAND
98 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
99 #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
100 #elif defined(CONFIG_ENV_IS_NOWHERE)
101 #define CONFIG_ENV_SIZE 0x2000
102 #else
103 #define CONFIG_ENV_IS_IN_FLASH
104 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
105 #define CONFIG_ENV_SIZE 0x2000
106 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
107 #endif
108
109 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
110
111 /*
112 * These can be toggled for performance analysis, otherwise use default.
113 */
114 #define CONFIG_SYS_CACHE_STASHING
115 #define CONFIG_BACKSIDE_L2_CACHE
116 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
117 #define CONFIG_BTB /* toggle branch predition */
118 #define CONFIG_DDR_ECC
119 #ifdef CONFIG_DDR_ECC
120 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
121 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
122 #endif
123
124 #define CONFIG_ENABLE_36BIT_PHYS
125
126 #ifdef CONFIG_PHYS_64BIT
127 #define CONFIG_ADDR_MAP
128 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
129 #endif
130
131 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
132 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
133 #define CONFIG_SYS_MEMTEST_END 0x00400000
134 #define CONFIG_SYS_ALT_MEMTEST
135 #define CONFIG_PANIC_HANG /* do not reset board on panic */
136
137 /*
138 * Config the L3 Cache as L3 SRAM
139 */
140 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
143 #else
144 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
145 #endif
146 #define CONFIG_SYS_L3_SIZE (1024 << 10)
147 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
148
149 #ifdef CONFIG_PHYS_64BIT
150 #define CONFIG_SYS_DCSRBAR 0xf0000000
151 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
152 #endif
153
154 /* EEPROM */
155 #define CONFIG_ID_EEPROM
156 #define CONFIG_SYS_I2C_EEPROM_NXID
157 #define CONFIG_SYS_EEPROM_BUS_NUM 0
158 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
159 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
160
161 /*
162 * DDR Setup
163 */
164 #define CONFIG_VERY_BIG_RAM
165 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
166 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
167
168 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
169 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
170
171 #define CONFIG_DDR_SPD
172 #define CONFIG_FSL_DDR3
173
174 #ifdef CONFIG_P3060QDS
175 #define CONFIG_SYS_SPD_BUS_NUM 0
176 #else
177 #define CONFIG_SYS_SPD_BUS_NUM 1
178 #endif
179 #define SPD_EEPROM_ADDRESS1 0x51
180 #define SPD_EEPROM_ADDRESS2 0x52
181 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
182 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
183
184 /*
185 * Local Bus Definitions
186 */
187
188 /* Set the local bus clock 1/8 of platform clock */
189 #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
190
191 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
192 #ifdef CONFIG_PHYS_64BIT
193 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
194 #else
195 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
196 #endif
197
198 #define CONFIG_SYS_FLASH_BR_PRELIM \
199 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
200 | BR_PS_16 | BR_V)
201 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
202 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
203
204 #define CONFIG_SYS_BR1_PRELIM \
205 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
206 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
207
208 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
209 #ifdef CONFIG_PHYS_64BIT
210 #define PIXIS_BASE_PHYS 0xfffdf0000ull
211 #else
212 #define PIXIS_BASE_PHYS PIXIS_BASE
213 #endif
214
215 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
216 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
217
218 #define PIXIS_LBMAP_SWITCH 7
219 #define PIXIS_LBMAP_MASK 0xf0
220 #define PIXIS_LBMAP_SHIFT 4
221 #define PIXIS_LBMAP_ALTBANK 0x40
222
223 #define CONFIG_SYS_FLASH_QUIET_TEST
224 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
225
226 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
227 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
228 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
229 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
230
231 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
232
233 #if defined(CONFIG_RAMBOOT_PBL)
234 #define CONFIG_SYS_RAMBOOT
235 #endif
236
237 /* Nand Flash */
238 #ifdef CONFIG_NAND_FSL_ELBC
239 #define CONFIG_SYS_NAND_BASE 0xffa00000
240 #ifdef CONFIG_PHYS_64BIT
241 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
242 #else
243 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
244 #endif
245
246 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
247 #define CONFIG_SYS_MAX_NAND_DEVICE 1
248 #define CONFIG_MTD_NAND_VERIFY_WRITE
249 #define CONFIG_CMD_NAND
250 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
251
252 /* NAND flash config */
253 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
254 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
255 | BR_PS_8 /* Port Size = 8 bit */ \
256 | BR_MS_FCM /* MSEL = FCM */ \
257 | BR_V) /* valid */
258 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
259 | OR_FCM_PGS /* Large Page*/ \
260 | OR_FCM_CSCT \
261 | OR_FCM_CST \
262 | OR_FCM_CHT \
263 | OR_FCM_SCY_1 \
264 | OR_FCM_TRLX \
265 | OR_FCM_EHTR)
266
267 #ifdef CONFIG_NAND
268 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
269 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
270 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
271 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
272 #else
273 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
274 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
275 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
276 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
277 #endif
278 #else
279 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
280 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
281 #endif /* CONFIG_NAND_FSL_ELBC */
282
283 #define CONFIG_SYS_FLASH_EMPTY_INFO
284 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
285 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
286
287 #define CONFIG_BOARD_EARLY_INIT_F
288 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
289 #define CONFIG_MISC_INIT_R
290
291 #define CONFIG_HWCONFIG
292
293 /* define to use L1 as initial stack */
294 #define CONFIG_L1_INIT_RAM
295 #define CONFIG_SYS_INIT_RAM_LOCK
296 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
297 #ifdef CONFIG_PHYS_64BIT
298 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
299 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
300 /* The assembler doesn't like typecast */
301 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
302 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
303 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
304 #else
305 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
306 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
307 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
308 #endif
309 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
310
311 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
312 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
313
314 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
315 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
316
317 /* Serial Port - controlled on board with jumper J8
318 * open - index 2
319 * shorted - index 1
320 */
321 #define CONFIG_CONS_INDEX 1
322 #define CONFIG_SYS_NS16550
323 #define CONFIG_SYS_NS16550_SERIAL
324 #define CONFIG_SYS_NS16550_REG_SIZE 1
325 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
326
327 #define CONFIG_SYS_BAUDRATE_TABLE \
328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329
330 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
331 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
332 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
333 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
334
335 /* Use the HUSH parser */
336 #define CONFIG_SYS_HUSH_PARSER
337 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
338
339 /* pass open firmware flat tree */
340 #define CONFIG_OF_LIBFDT
341 #define CONFIG_OF_BOARD_SETUP
342 #define CONFIG_OF_STDOUT_VIA_ALIAS
343
344 /* new uImage format support */
345 #define CONFIG_FIT
346 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
347
348 /* I2C */
349 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
350 #define CONFIG_HARD_I2C /* I2C with hardware support */
351 #define CONFIG_I2C_MULTI_BUS
352 #define CONFIG_I2C_CMD_TREE
353 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
354 #define CONFIG_SYS_I2C_SLAVE 0x7F
355 #define CONFIG_SYS_I2C_OFFSET 0x118000
356 #define CONFIG_SYS_I2C2_OFFSET 0x118100
357
358 /*
359 * RapidIO
360 */
361 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
362 #ifdef CONFIG_PHYS_64BIT
363 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
364 #else
365 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
366 #endif
367 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
368
369 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
370 #ifdef CONFIG_PHYS_64BIT
371 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
372 #else
373 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
374 #endif
375 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
376
377 /*
378 * SRIOBOOT - MASTER
379 */
380 #ifdef CONFIG_SRIOBOOT_MASTER
381 /* master port for srioboot*/
382 #define CONFIG_SRIOBOOT_MASTER_PORT 0
383 /* #define CONFIG_SRIOBOOT_MASTER_PORT 1 */
384 /*
385 * for slave u-boot IMAGE instored in master memory space,
386 * PHYS must be aligned based on the SIZE
387 */
388 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_LAW_PHYS1 0xfef080000ull
389 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SRIO_PHYS1 0xfff80000ull
390 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SIZE 0x80000 /* 512K */
391 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_LAW_PHYS2 0xfef080000ull
392 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SRIO_PHYS2 0x3fff80000ull
393 #endif
394
395 /*
396 * eSPI - Enhanced SPI
397 */
398 #define CONFIG_FSL_ESPI
399 #define CONFIG_SPI_FLASH
400 #define CONFIG_SPI_FLASH_SPANSION
401 #define CONFIG_CMD_SF
402 #define CONFIG_SF_DEFAULT_SPEED 10000000
403 #define CONFIG_SF_DEFAULT_MODE 0
404
405 /*
406 * General PCI
407 * Memory space is mapped 1-1, but I/O space must start from 0.
408 */
409
410 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
411 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
412 #ifdef CONFIG_PHYS_64BIT
413 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
414 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
415 #else
416 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
417 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
418 #endif
419 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
420 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
421 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
422 #ifdef CONFIG_PHYS_64BIT
423 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
424 #else
425 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
426 #endif
427 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
428
429 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
430 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
431 #ifdef CONFIG_PHYS_64BIT
432 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
433 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
434 #else
435 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
436 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
437 #endif
438 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
439 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
440 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
441 #ifdef CONFIG_PHYS_64BIT
442 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
443 #else
444 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
445 #endif
446 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
447
448 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
449 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
450 #ifdef CONFIG_PHYS_64BIT
451 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
452 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
453 #else
454 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
455 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
456 #endif
457 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
458 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
459 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
460 #ifdef CONFIG_PHYS_64BIT
461 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
462 #else
463 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
464 #endif
465 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
466
467 /* controller 4, Base address 203000 */
468 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
469 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
470 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
471 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
472 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
473 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
474
475 /* Qman/Bman */
476 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
477 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
478 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
479 #ifdef CONFIG_PHYS_64BIT
480 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
481 #else
482 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
483 #endif
484 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
485 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
486 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
487 #ifdef CONFIG_PHYS_64BIT
488 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
489 #else
490 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
491 #endif
492 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
493
494 #define CONFIG_SYS_DPAA_FMAN
495 #define CONFIG_SYS_DPAA_PME
496 /* Default address of microcode for the Linux Fman driver */
497 #if defined(CONFIG_SPIFLASH)
498 /*
499 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
500 * env, so we got 0x110000.
501 */
502 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
503 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
504 #elif defined(CONFIG_SDCARD)
505 /*
506 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
507 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
508 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
509 */
510 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
511 #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
512 #elif defined(CONFIG_NAND)
513 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
514 #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
515 #else
516 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
517 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000
518 #endif
519 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
520 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
521
522 #ifdef CONFIG_SYS_DPAA_FMAN
523 #define CONFIG_FMAN_ENET
524 #define CONFIG_PHYLIB_10G
525 #define CONFIG_PHY_VITESSE
526 #define CONFIG_PHY_TERANETICS
527 #endif
528
529 #ifdef CONFIG_PCI
530 #define CONFIG_PCI_PNP /* do pci plug-and-play */
531 #define CONFIG_E1000
532
533 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
534 #define CONFIG_DOS_PARTITION
535 #endif /* CONFIG_PCI */
536
537 /* SATA */
538 #ifdef CONFIG_FSL_SATA_V2
539 #define CONFIG_LIBATA
540 #define CONFIG_FSL_SATA
541
542 #define CONFIG_SYS_SATA_MAX_DEVICE 2
543 #define CONFIG_SATA1
544 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
545 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
546 #define CONFIG_SATA2
547 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
548 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
549
550 #define CONFIG_LBA48
551 #define CONFIG_CMD_SATA
552 #define CONFIG_DOS_PARTITION
553 #define CONFIG_CMD_EXT2
554 #endif
555
556 #ifdef CONFIG_FMAN_ENET
557 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
558 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
559 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
560 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
561 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
562
563 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
564 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
565 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
566 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
567 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
568
569 #define CONFIG_SYS_TBIPA_VALUE 8
570 #define CONFIG_MII /* MII PHY management */
571 #define CONFIG_ETHPRIME "FM1@DTSEC1"
572 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
573 #endif
574
575 /*
576 * Environment
577 */
578 #define CONFIG_LOADS_ECHO /* echo on for serial download */
579 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
580
581 /*
582 * Command line configuration.
583 */
584 #include <config_cmd_default.h>
585
586 #define CONFIG_CMD_DHCP
587 #define CONFIG_CMD_ELF
588 #define CONFIG_CMD_ERRATA
589 #define CONFIG_CMD_GREPENV
590 #define CONFIG_CMD_IRQ
591 #define CONFIG_CMD_I2C
592 #define CONFIG_CMD_MII
593 #define CONFIG_CMD_PING
594 #define CONFIG_CMD_SETEXPR
595 #define CONFIG_CMD_REGINFO
596
597 #ifdef CONFIG_PCI
598 #define CONFIG_CMD_PCI
599 #define CONFIG_CMD_NET
600 #endif
601
602 /*
603 * USB
604 */
605 #define CONFIG_CMD_USB
606 #define CONFIG_USB_STORAGE
607 #define CONFIG_USB_EHCI
608 #define CONFIG_USB_EHCI_FSL
609 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
610 #define CONFIG_CMD_EXT2
611 #define CONFIG_HAS_FSL_DR_USB
612
613 #ifdef CONFIG_MMC
614 #define CONFIG_FSL_ESDHC
615 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
616 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
617 #define CONFIG_CMD_MMC
618 #define CONFIG_GENERIC_MMC
619 #define CONFIG_CMD_EXT2
620 #define CONFIG_CMD_FAT
621 #define CONFIG_DOS_PARTITION
622 #endif
623
624 /*
625 * Miscellaneous configurable options
626 */
627 #define CONFIG_SYS_LONGHELP /* undef to save memory */
628 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
629 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
630 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
631 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
632 #ifdef CONFIG_CMD_KGDB
633 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
634 #else
635 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
636 #endif
637 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
638 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
639 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
640 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
641
642 /*
643 * For booting Linux, the board info and command line data
644 * have to be in the first 64 MB of memory, since this is
645 * the maximum mapped by the Linux kernel during initialization.
646 */
647 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
648 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
649
650 #ifdef CONFIG_CMD_KGDB
651 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
652 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
653 #endif
654
655 /*
656 * Environment Configuration
657 */
658 #define CONFIG_ROOTPATH "/opt/nfsroot"
659 #define CONFIG_BOOTFILE "uImage"
660 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
661
662 /* default location for tftp and bootm */
663 #define CONFIG_LOADADDR 1000000
664
665 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
666
667 #define CONFIG_BAUDRATE 115200
668
669 #if defined(CONFIG_P4080DS) || defined(CONFIG_P3060QDS)
670 #define __USB_PHY_TYPE ulpi
671 #else
672 #define __USB_PHY_TYPE utmi
673 #endif
674
675 #define CONFIG_EXTRA_ENV_SETTINGS \
676 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
677 "bank_intlv=cs0_cs1;" \
678 "usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\
679 "netdev=eth0\0" \
680 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
681 "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
682 "tftpflash=tftpboot $loadaddr $uboot && " \
683 "protect off $ubootaddr +$filesize && " \
684 "erase $ubootaddr +$filesize && " \
685 "cp.b $loadaddr $ubootaddr $filesize && " \
686 "protect on $ubootaddr +$filesize && " \
687 "cmp.b $loadaddr $ubootaddr $filesize\0" \
688 "consoledev=ttyS0\0" \
689 "ramdiskaddr=2000000\0" \
690 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
691 "fdtaddr=c00000\0" \
692 "fdtfile=p4080ds/p4080ds.dtb\0" \
693 "bdev=sda3\0" \
694 "c=ffe\0"
695
696 #define CONFIG_HDBOOT \
697 "setenv bootargs root=/dev/$bdev rw " \
698 "console=$consoledev,$baudrate $othbootargs;" \
699 "tftp $loadaddr $bootfile;" \
700 "tftp $fdtaddr $fdtfile;" \
701 "bootm $loadaddr - $fdtaddr"
702
703 #define CONFIG_NFSBOOTCOMMAND \
704 "setenv bootargs root=/dev/nfs rw " \
705 "nfsroot=$serverip:$rootpath " \
706 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
707 "console=$consoledev,$baudrate $othbootargs;" \
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712 #define CONFIG_RAMBOOTCOMMAND \
713 "setenv bootargs root=/dev/ram rw " \
714 "console=$consoledev,$baudrate $othbootargs;" \
715 "tftp $ramdiskaddr $ramdiskfile;" \
716 "tftp $loadaddr $bootfile;" \
717 "tftp $fdtaddr $fdtfile;" \
718 "bootm $loadaddr $ramdiskaddr $fdtaddr"
719
720 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
721
722 #ifdef CONFIG_SECURE_BOOT
723 #include <asm/fsl_secure_boot.h>
724 #endif
725
726 #endif /* __CONFIG_H */