]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/pxa255_idp.h
USB: This patch fix readl in ohci swap reg access.
[people/ms/u-boot.git] / include / configs / pxa255_idp.h
1 /*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Copied from lubbock.h
10 *
11 * (C) Copyright 2004
12 * BEC Systems <http://bec-systems.com>
13 * Cliff Brake <cliff.brake@gmail.com>
14 * Configuation settings for the Accelent/Vibren PXA255 IDP
15 *
16 * See file CREDITS for list of people who contributed to this
17 * project.
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License as
21 * published by the Free Software Foundation; either version 2 of
22 * the License, or (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 * MA 02111-1307 USA
33 */
34
35 #ifndef __CONFIG_H
36 #define __CONFIG_H
37
38 #include <asm/arch/pxa-regs.h>
39
40 /*
41 * If we are developing, we might want to start armboot from ram
42 * so we MUST NOT initialize critical regs like mem-timing ...
43 */
44 #define CONFIG_INIT_CRITICAL /* undef for developing */
45
46 /*
47 * define the following to enable debug blinks. A debug blink function
48 * must be defined in memsetup.S
49 */
50 #undef DEBUG_BLINK_ENABLE
51 #undef DEBUG_BLINKC_ENABLE
52
53 /*
54 * High Level Configuration Options
55 * (easy to change)
56 */
57 #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
58
59 #undef CONFIG_LCD
60 #ifdef CONFIG_LCD
61 #define CONFIG_SHARP_LM8V31
62 #endif
63
64 #define CONFIG_MMC 1
65 #define BOARD_LATE_INIT 1
66
67 #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
68
69 /*
70 * Size of malloc() pool
71 */
72 #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
73 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
74
75 /*
76 * PXA250 IDP memory map information
77 */
78
79 #define IDP_CS5_ETH_OFFSET 0x03400000
80
81
82 /*
83 * Hardware drivers
84 */
85 #define CONFIG_DRIVER_SMC91111
86 #define CONFIG_SMC91111_BASE (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
87 #define CONFIG_SMC_USE_32_BIT 1
88 /* #define CONFIG_SMC_USE_IOFUNCS */
89
90 /* the following has to be set high -- suspect something is wrong with
91 * with the tftp timeout routines. FIXME!!!
92 */
93 #define CONFIG_NET_RETRY_COUNT 100
94
95 /*
96 * select serial console configuration
97 */
98 #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
99
100 /* allow to overwrite serial and ethaddr */
101 #define CONFIG_ENV_OVERWRITE
102
103 #define CONFIG_BAUDRATE 115200
104
105 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_MMC | CFG_CMD_FAT | CFG_CMD_DHCP )
106
107 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
108 #include <cmd_confdefs.h>
109
110 #define CONFIG_BOOTDELAY 3
111 #define CONFIG_BOOTCOMMAND "bootm 40000"
112 #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
113 #define CONFIG_CMDLINE_TAG
114
115 /*
116 * Current memory map for Vibren supplied Linux images:
117 *
118 * Flash:
119 * 0 - 0x3ffff (size = 0x40000): bootloader
120 * 0x40000 - 0x13ffff (size = 0x100000): kernel
121 * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
122 *
123 * RAM:
124 * 0xa0008000 - kernel is loaded
125 * 0xa3000000 - Uboot runs (48MB into RAM)
126 *
127 */
128
129 #define CONFIG_EXTRA_ENV_SETTINGS \
130 "prog_boot_mmc=" \
131 "mw.b 0xa0000000 0xff 0x40000; " \
132 "if mmcinit && " \
133 "fatload mmc 0 0xa0000000 u-boot.bin; " \
134 "then " \
135 "protect off 0x0 0x3ffff; " \
136 "erase 0x0 0x3ffff; " \
137 "cp.b 0xa0000000 0x0 0x40000; " \
138 "reset;" \
139 "fi\0" \
140 "prog_uzImage_mmc=" \
141 "mw.b 0xa0000000 0xff 0x100000; " \
142 "if mmcinit && " \
143 "fatload mmc 0 0xa0000000 uzImage; " \
144 "then " \
145 "protect off 0x40000 0xfffff; " \
146 "erase 0x40000 0xfffff; " \
147 "cp.b 0xa0000000 0x40000 0x100000; " \
148 "fi\0" \
149 "prog_jffs_mmc=" \
150 "mw.b 0xa0000000 0xff 0x1e00000; " \
151 "if mmcinit && " \
152 "fatload mmc 0 0xa0000000 root.jffs; " \
153 "then " \
154 "protect off 0x140000 0x1f3ffff; " \
155 "erase 0x140000 0x1f3ffff; " \
156 "cp.b 0xa0000000 0x140000 0x1e00000; " \
157 "fi\0" \
158 "boot_mmc=" \
159 "if mmcinit && " \
160 "fatload mmc 0 0xa1000000 uzImage && " \
161 "then " \
162 "bootm 0xa1000000; " \
163 "fi\0" \
164 "prog_boot_net=" \
165 "mw.b 0xa0000000 0xff 0x100000; " \
166 "if bootp 0xa0000000 u-boot.bin; " \
167 "then " \
168 "protect off 0x0 0x3ffff; " \
169 "erase 0x0 0x3ffff; " \
170 "cp.b 0xa0000000 0x0 0x40000; " \
171 "reset; " \
172 "fi\0" \
173 "prog_uzImage_net=" \
174 "mw.b 0xa0000000 0xff 0x100000; " \
175 "if bootp 0xa0000000 uzImage; " \
176 "then " \
177 "protect off 0x40000 0xfffff; " \
178 "erase 0x40000 0xfffff; " \
179 "cp.b 0xa0000000 0x40000 0x100000; " \
180 "fi\0" \
181 "prog_jffs_net=" \
182 "mw.b 0xa0000000 0xff 0x1e00000; " \
183 "if bootp 0xa0000000 root.jffs; " \
184 "then " \
185 "protect off 0x140000 0x1f3ffff; " \
186 "erase 0x140000 0x1f3ffff; " \
187 "cp.b 0xa0000000 0x140000 0x1e00000; " \
188 "fi\0"
189
190
191 /* "erase_env=" */
192 /* "protect off" */
193
194
195 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
196 #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
197 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
198 #endif
199
200 /*
201 * Miscellaneous configurable options
202 */
203 #define CFG_HUSH_PARSER 1
204 #define CFG_PROMPT_HUSH_PS2 "> "
205
206 #define CFG_LONGHELP /* undef to save memory */
207 #ifdef CFG_HUSH_PARSER
208 #define CFG_PROMPT "$ " /* Monitor Command Prompt */
209 #else
210 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
211 #endif
212 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
213 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
214 #define CFG_MAXARGS 16 /* max number of command args */
215 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
216 #define CFG_DEVICE_NULLDEV 1
217
218 #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
219 #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
220
221 #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
222
223 #define CFG_LOAD_ADDR 0xa0800000 /* default load address */
224
225 #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
226 #define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
227
228 #define RTC 1 /* enable 32KHz osc */
229
230 /* valid baudrates */
231 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
232
233 #define CFG_MMC_BASE 0xF0000000
234
235 /*
236 * Stack sizes
237 *
238 * The stack sizes are set up in start.S using the settings below
239 */
240 #define CONFIG_STACKSIZE (128*1024) /* regular stack */
241 #ifdef CONFIG_USE_IRQ
242 #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
243 #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
244 #endif
245
246 /*
247 * Physical Memory Map
248 */
249 #define CONFIG_NR_DRAM_BANKS 4 /* we have 1 banks of DRAM */
250 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
251 #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
252 #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
253 #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
254 #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
255 #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
256 #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
257 #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
258
259 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
260 #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
261 #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
262 #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
263 #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
264
265 #define CFG_DRAM_BASE 0xa0000000
266 #define CFG_DRAM_SIZE 0x04000000
267
268 #define CFG_FLASH_BASE PHYS_FLASH_1
269
270 /*
271 * GPIO settings
272 */
273
274 #define CFG_GAFR0_L_VAL 0x80001005
275 #define CFG_GAFR0_U_VAL 0xa5128012
276 #define CFG_GAFR1_L_VAL 0x699a9558
277 #define CFG_GAFR1_U_VAL 0xaaa5aa6a
278 #define CFG_GAFR2_L_VAL 0xaaaaaaaa
279 #define CFG_GAFR2_U_VAL 0x2
280 #define CFG_GPCR0_VAL 0x1800400
281 #define CFG_GPCR1_VAL 0x0
282 #define CFG_GPCR2_VAL 0x0
283 #define CFG_GPDR0_VAL 0xc1818440
284 #define CFG_GPDR1_VAL 0xfcffab82
285 #define CFG_GPDR2_VAL 0x1ffff
286 #define CFG_GPSR0_VAL 0x8000
287 #define CFG_GPSR1_VAL 0x3f0002
288 #define CFG_GPSR2_VAL 0x1c000
289
290 #define CFG_PSSR_VAL 0x20
291
292 /*
293 * Memory settings
294 */
295 #define CFG_MSC0_VAL 0x29DCA4D2
296 #define CFG_MSC1_VAL 0x43AC494C
297 #define CFG_MSC2_VAL 0x39D449D4
298 #define CFG_MDCNFG_VAL 0x090009C9
299 #define CFG_MDREFR_VAL 0x0085C017
300 #define CFG_MDMRS_VAL 0x00220022
301
302 /*
303 * PCMCIA and CF Interfaces
304 */
305 #define CFG_MECR_VAL 0x00000003
306 #define CFG_MCMEM0_VAL 0x00014405
307 #define CFG_MCMEM1_VAL 0x00014405
308 #define CFG_MCATT0_VAL 0x00014405
309 #define CFG_MCATT1_VAL 0x00014405
310 #define CFG_MCIO0_VAL 0x00014405
311 #define CFG_MCIO1_VAL 0x00014405
312
313 /*
314 * FLASH and environment organization
315 */
316 #define CFG_FLASH_CFI
317 #define CFG_FLASH_CFI_DRIVER 1
318
319 #define CFG_MONITOR_BASE 0
320 #define CFG_MONITOR_LEN 0x40000
321
322 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
323 #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
324
325 #define CFG_FLASH_USE_BUFFER_WRITE 1
326
327 /* timeout values are in ticks */
328 #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
329 #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
330
331 /* put cfg at end of flash for now */
332 #define CFG_ENV_IS_IN_FLASH 1
333 /* Addr of Environment Sector */
334 #define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
335 #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
336 #define CFG_ENV_SECT_SIZE 0x40000
337
338 #endif /* __CONFIG_H */