]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - include/opcode/m68k.h
new defines for Coldfire V4.
[thirdparty/binutils-gdb.git] / include / opcode / m68k.h
1 /* Opcode table header for m680[01234]0/m6888[12]/m68851.
2 Copyright 1989, 91, 92, 93, 94, 95, 96, 97, 1999, 2001 Free Software Foundation.
3
4 This file is part of GDB, GAS, and the GNU binutils.
5
6 GDB, GAS, and the GNU binutils are free software; you can redistribute
7 them and/or modify them under the terms of the GNU General Public
8 License as published by the Free Software Foundation; either version
9 1, or (at your option) any later version.
10
11 GDB, GAS, and the GNU binutils are distributed in the hope that they
12 will be useful, but WITHOUT ANY WARRANTY; without even the implied
13 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
14 the GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this file; see the file COPYING. If not, write to the Free
18 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
19 02111-1307, USA. */
20
21 /* These are used as bit flags for the arch field in the m68k_opcode
22 structure. */
23 #define _m68k_undef 0
24 #define m68000 0x001
25 #define m68008 m68000 /* synonym for -m68000. otherwise unused. */
26 #define m68010 0x002
27 #define m68020 0x004
28 #define m68030 0x008
29 #define m68ec030 m68030 /* similar enough to -m68030 to ignore differences;
30 gas will deal with the few differences. */
31 #define m68040 0x010
32 /* there is no 68050 */
33 #define m68060 0x020
34 #define m68881 0x040
35 #define m68882 m68881 /* synonym for -m68881. otherwise unused. */
36 #define m68851 0x080
37 #define cpu32 0x100 /* e.g., 68332 */
38 #define mcf5200 0x200
39 #define mcf5206e 0x400
40 #define mcf5307 0x800
41 #define mcf5407 0x1000
42
43 /* handy aliases */
44 #define m68040up (m68040 | m68060)
45 #define m68030up (m68030 | m68040up)
46 #define m68020up (m68020 | m68030up)
47 #define m68010up (m68010 | cpu32 | m68020up)
48 #define m68000up (m68000 | m68010up)
49 #define mcf (mcf5200 | mcf5206e | mcf5307 | mcf5407)
50 #define mcf5307up (mcf5307 | mcf5407)
51
52 #define mfloat (m68881 | m68882 | m68040 | m68060)
53 #define mmmu (m68851 | m68030 | m68040 | m68060)
54
55 /* The structure used to hold information for an opcode. */
56
57 struct m68k_opcode
58 {
59 /* The opcode name. */
60 const char *name;
61 /* The opcode itself. */
62 unsigned long opcode;
63 /* The mask used by the disassembler. */
64 unsigned long match;
65 /* The arguments. */
66 const char *args;
67 /* The architectures which support this opcode. */
68 unsigned int arch;
69 };
70
71 /* The structure used to hold information for an opcode alias. */
72
73 struct m68k_opcode_alias
74 {
75 /* The alias name. */
76 const char *alias;
77 /* The instruction for which this is an alias. */
78 const char *primary;
79 };
80
81 /* We store four bytes of opcode for all opcodes because that is the
82 most any of them need. The actual length of an instruction is
83 always at least 2 bytes, and is as much longer as necessary to hold
84 the operands it has.
85
86 The match field is a mask saying which bits must match particular
87 opcode in order for an instruction to be an instance of that
88 opcode.
89
90 The args field is a string containing two characters for each
91 operand of the instruction. The first specifies the kind of
92 operand; the second, the place it is stored. */
93
94 /* Kinds of operands:
95 Characters used: AaBCcDdEFfGHIJkLlMmnOopQqRrSsTtU VvWXYZ0123|*~%;@!&$?/<>#^+-
96
97 D data register only. Stored as 3 bits.
98 A address register only. Stored as 3 bits.
99 a address register indirect only. Stored as 3 bits.
100 R either kind of register. Stored as 4 bits.
101 r either kind of register indirect only. Stored as 4 bits.
102 At the moment, used only for cas2 instruction.
103 F floating point coprocessor register only. Stored as 3 bits.
104 O an offset (or width): immediate data 0-31 or data register.
105 Stored as 6 bits in special format for BF... insns.
106 + autoincrement only. Stored as 3 bits (number of the address register).
107 - autodecrement only. Stored as 3 bits (number of the address register).
108 Q quick immediate data. Stored as 3 bits.
109 This matches an immediate operand only when value is in range 1 .. 8.
110 M moveq immediate data. Stored as 8 bits.
111 This matches an immediate operand only when value is in range -128..127
112 T trap vector immediate data. Stored as 4 bits.
113
114 k K-factor for fmove.p instruction. Stored as a 7-bit constant or
115 a three bit register offset, depending on the field type.
116
117 # immediate data. Stored in special places (b, w or l)
118 which say how many bits to store.
119 ^ immediate data for floating point instructions. Special places
120 are offset by 2 bytes from '#'...
121 B pc-relative address, converted to an offset
122 that is treated as immediate data.
123 d displacement and register. Stores the register as 3 bits
124 and stores the displacement in the entire second word.
125
126 C the CCR. No need to store it; this is just for filtering validity.
127 S the SR. No need to store, just as with CCR.
128 U the USP. No need to store, just as with CCR.
129 E the ACC. No need to store, just as with CCR.
130 G the MACSR. No need to store, just as with CCR.
131 H the MASK. No need to store, just as with CCR.
132
133 I Coprocessor ID. Not printed if 1. The Coprocessor ID is always
134 extracted from the 'd' field of word one, which means that an extended
135 coprocessor opcode can be skipped using the 'i' place, if needed.
136
137 s System Control register for the floating point coprocessor.
138
139 J Misc register for movec instruction, stored in 'j' format.
140 Possible values:
141 0x000 SFC Source Function Code reg [60, 40, 30, 20, 10]
142 0x001 DFC Data Function Code reg [60, 40, 30, 20, 10]
143 0x002 CACR Cache Control Register [60, 40, 30, 20]
144 0x003 TC MMU Translation Control [60, 40]
145 0x004 ITT0 Instruction Transparent
146 Translation reg 0 [60, 40]
147 0x005 ITT1 Instruction Transparent
148 Translation reg 1 [60, 40]
149 0x006 DTT0 Data Transparent
150 Translation reg 0 [60, 40]
151 0x007 DTT1 Data Transparent
152 Translation reg 1 [60, 40]
153 0x008 BUSCR Bus Control Register [60]
154 0x800 USP User Stack Pointer [60, 40, 30, 20, 10]
155 0x801 VBR Vector Base reg [60, 40, 30, 20, 10]
156 0x802 CAAR Cache Address Register [ 30, 20]
157 0x803 MSP Master Stack Pointer [ 40, 30, 20]
158 0x804 ISP Interrupt Stack Pointer [ 40, 30, 20]
159 0x805 MMUSR MMU Status reg [ 40]
160 0x806 URP User Root Pointer [60, 40]
161 0x807 SRP Supervisor Root Pointer [60, 40]
162 0x808 PCR Processor Configuration reg [60]
163 0xC00 ROMBAR ROM Base Address Register [520X]
164 0xC04 RAMBAR0 RAM Base Address Register 0 [520X]
165 0xC05 RAMBAR1 RAM Base Address Register 0 [520X]
166 0xC0F MBAR0 RAM Base Address Register 0 [520X]
167
168 L Register list of the type d0-d7/a0-a7 etc.
169 (New! Improved! Can also hold fp0-fp7, as well!)
170 The assembler tries to see if the registers match the insn by
171 looking at where the insn wants them stored.
172
173 l Register list like L, but with all the bits reversed.
174 Used for going the other way. . .
175
176 c cache identifier which may be "nc" for no cache, "ic"
177 for instruction cache, "dc" for data cache, or "bc"
178 for both caches. Used in cinv and cpush. Always
179 stored in position "d".
180
181 u Any register, with ``upper'' or ``lower'' specification. Used
182 in the mac instructions with size word.
183
184 The remainder are all stored as 6 bits using an address mode and a
185 register number; they differ in which addressing modes they match.
186
187 * all (modes 0-6,7.0-4)
188 ~ alterable memory (modes 2-6,7.0,7.1)
189 (not 0,1,7.2-4)
190 % alterable (modes 0-6,7.0,7.1)
191 (not 7.2-4)
192 ; data (modes 0,2-6,7.0-4)
193 (not 1)
194 @ data, but not immediate (modes 0,2-6,7.0-3)
195 (not 1,7.4)
196 ! control (modes 2,5,6,7.0-3)
197 (not 0,1,3,4,7.4)
198 & alterable control (modes 2,5,6,7.0,7.1)
199 (not 0,1,7.2-4)
200 $ alterable data (modes 0,2-6,7.0,7.1)
201 (not 1,7.2-4)
202 ? alterable control, or data register (modes 0,2,5,6,7.0,7.1)
203 (not 1,3,4,7.2-4)
204 / control, or data register (modes 0,2,5,6,7.0-3)
205 (not 1,3,4,7.4)
206 > *save operands (modes 2,4,5,6,7.0,7.1)
207 (not 0,1,3,7.2-4)
208 < *restore operands (modes 2,3,5,6,7.0-3)
209 (not 0,1,4,7.4)
210
211 coldfire move operands:
212 m (modes 0-4)
213 n (modes 5,7.2)
214 o (modes 6,7.0,7.1,7.3,7.4)
215 p (modes 0-5)
216
217 coldfire bset/bclr/btst/mulsl/mulul operands:
218 q (modes 0,2-5)
219 v (modes 0,2-5,7.0,7.1)
220 */
221
222 /* For the 68851: */
223 /*
224 I didn't use much imagination in choosing the
225 following codes, so many of them aren't very
226 mnemonic. -rab
227
228 0 32 bit pmmu register
229 Possible values:
230 000 TC Translation Control Register (68030, 68851)
231
232 1 16 bit pmmu register
233 111 AC Access Control (68851)
234
235 2 8 bit pmmu register
236 100 CAL Current Access Level (68851)
237 101 VAL Validate Access Level (68851)
238 110 SCC Stack Change Control (68851)
239
240 3 68030-only pmmu registers (32 bit)
241 010 TT0 Transparent Translation reg 0
242 (aka Access Control reg 0 -- AC0 -- on 68ec030)
243 011 TT1 Transparent Translation reg 1
244 (aka Access Control reg 1 -- AC1 -- on 68ec030)
245
246 W wide pmmu registers
247 Possible values:
248 001 DRP Dma Root Pointer (68851)
249 010 SRP Supervisor Root Pointer (68030, 68851)
250 011 CRP Cpu Root Pointer (68030, 68851)
251
252 f function code register (68030, 68851)
253 0 SFC
254 1 DFC
255
256 V VAL register only (68851)
257
258 X BADx, BACx (16 bit)
259 100 BAD Breakpoint Acknowledge Data (68851)
260 101 BAC Breakpoint Acknowledge Control (68851)
261
262 Y PSR (68851) (MMUSR on 68030) (ACUSR on 68ec030)
263 Z PCSR (68851)
264
265 | memory (modes 2-6, 7.*)
266
267 t address test level (68030 only)
268 Stored as 3 bits, range 0-7.
269 Also used for breakpoint instruction now.
270
271 */
272
273 /* Places to put an operand, for non-general operands:
274 Characters used: BbCcDdghijkLlMmNnostWw123456789
275
276 s source, low bits of first word.
277 d dest, shifted 9 in first word
278 1 second word, shifted 12
279 2 second word, shifted 6
280 3 second word, shifted 0
281 4 third word, shifted 12
282 5 third word, shifted 6
283 6 third word, shifted 0
284 7 second word, shifted 7
285 8 second word, shifted 10
286 9 second word, shifted 5
287 D store in both place 1 and place 3; for divul and divsl.
288 B first word, low byte, for branch displacements
289 W second word (entire), for branch displacements
290 L second and third words (entire), for branch displacements
291 (also overloaded for move16)
292 b second word, low byte
293 w second word (entire) [variable word/long branch offset for dbra]
294 W second word (entire) (must be signed 16 bit value)
295 l second and third word (entire)
296 g variable branch offset for bra and similar instructions.
297 The place to store depends on the magnitude of offset.
298 t store in both place 7 and place 8; for floating point operations
299 c branch offset for cpBcc operations.
300 The place to store is word two if bit six of word one is zero,
301 and words two and three if bit six of word one is one.
302 i Increment by two, to skip over coprocessor extended operands. Only
303 works with the 'I' format.
304 k Dynamic K-factor field. Bits 6-4 of word 2, used as a register number.
305 Also used for dynamic fmovem instruction.
306 C floating point coprocessor constant - 7 bits. Also used for static
307 K-factors...
308 j Movec register #, stored in 12 low bits of second word.
309 m For M[S]ACx; 4 bits split with MSB shifted 6 bits in first word
310 and remaining 3 bits of register shifted 9 bits in first word.
311 Indicate upper/lower in 1 bit shifted 7 bits in second word.
312 Use with `R' or `u' format.
313 n `m' withouth upper/lower indication. (For M[S]ACx; 4 bits split
314 with MSB shifted 6 bits in first word and remaining 3 bits of
315 register shifted 9 bits in first word. No upper/lower
316 indication is done.) Use with `R' or `u' format.
317 o For M[S]ACw; 4 bits shifted 12 in second word (like `1').
318 Indicate upper/lower in 1 bit shifted 7 bits in second word.
319 Use with `R' or `u' format.
320 M For M[S]ACw; 4 bits in low bits of first word. Indicate
321 upper/lower in 1 bit shifted 6 bits in second word. Use with
322 `R' or `u' format.
323 N For M[S]ACw; 4 bits in low bits of second word. Indicate
324 upper/lower in 1 bit shifted 6 bits in second word. Use with
325 `R' or `u' format.
326 h shift indicator (scale factor), 1 bit shifted 10 in second word
327
328 Places to put operand, for general operands:
329 d destination, shifted 6 bits in first word
330 b source, at low bit of first word, and immediate uses one byte
331 w source, at low bit of first word, and immediate uses two bytes
332 l source, at low bit of first word, and immediate uses four bytes
333 s source, at low bit of first word.
334 Used sometimes in contexts where immediate is not allowed anyway.
335 f single precision float, low bit of 1st word, immediate uses 4 bytes
336 F double precision float, low bit of 1st word, immediate uses 8 bytes
337 x extended precision float, low bit of 1st word, immediate uses 12 bytes
338 p packed float, low bit of 1st word, immediate uses 12 bytes
339 */
340
341 extern const struct m68k_opcode m68k_opcodes[];
342 extern const struct m68k_opcode_alias m68k_opcode_aliases[];
343
344 extern const int m68k_numopcodes, m68k_numaliases;
345
346 /* end of m68k-opcode.h */