]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - sim/m32r/modelx.c
This commit was generated by cvs2svn to track changes on a CVS vendor
[thirdparty/binutils-gdb.git] / sim / m32r / modelx.c
1 /* Simulator model support for m32rx.
2
3 This file is machine generated with CGEN.
4
5 Copyright (C) 1996, 1997, 1998 Free Software Foundation, Inc.
6
7 This file is part of the GNU Simulators.
8
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2, or (at your option)
12 any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License along
20 with this program; if not, write to the Free Software Foundation, Inc.,
21 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
22
23 */
24
25 #define WANT_CPU
26 #define WANT_CPU_M32RX
27
28 #include "sim-main.h"
29 #include "cpu-sim.h"
30 #include "cpu-opc.h"
31
32 /* The profiling data is recorded here, but is accessed via the profiling
33 mechanism. After all, this is information for profiling. */
34
35 #if WITH_PROFILE_MODEL_P
36
37 /* Track function unit usage for an instruction. */
38
39 void
40 m32rx_model_profile_insn (SIM_CPU *current_cpu, ARGBUF *abuf)
41 {
42 const MODEL *model = CPU_MODEL (current_cpu);
43 const INSN_TIMING *timing = MODEL_TIMING (model);
44 const CGEN_INSN *insn = abuf->opcode;
45 const UNIT *unit = &timing[CGEN_INSN_INDEX (insn)].units[0];
46 const UNIT *unit_end = unit + MAX_UNITS;
47 PROFILE_DATA *profile = CPU_PROFILE_DATA (current_cpu);
48
49 do
50 {
51 switch (unit->name)
52 {
53 case UNIT_M32RX_U_EXEC :
54 PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
55 break;
56 }
57 ++unit;
58 }
59 while (unit != unit_end && unit->name != UNIT_NONE);
60 }
61
62 /* Track function unit usage for an instruction. */
63
64 void
65 m32rx_model_profile_cti_insn (SIM_CPU *current_cpu, ARGBUF *abuf, int taken_p)
66 {
67 const MODEL *model = CPU_MODEL (current_cpu);
68 const INSN_TIMING *timing = MODEL_TIMING (model);
69 const CGEN_INSN *insn = abuf->opcode;
70 const UNIT *unit = &timing[CGEN_INSN_INDEX (insn)].units[0];
71 const UNIT *unit_end = unit + MAX_UNITS;
72 PROFILE_DATA *profile = CPU_PROFILE_DATA (current_cpu);
73
74 do
75 {
76 switch (unit->name)
77 {
78 case UNIT_M32RX_U_EXEC :
79 PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
80 break;
81 }
82 if (taken_p)
83 PROFILE_MODEL_TAKEN_COUNT (profile) += 1;
84 else
85 PROFILE_MODEL_UNTAKEN_COUNT (profile) += 1;
86 ++unit;
87 }
88 while (unit != unit_end && unit->name != UNIT_NONE);
89 }
90
91 /* We assume UNIT_NONE == 0 because the tables don't always terminate
92 entries with it. */
93
94 /* Model timing data for `m32rx'. */
95
96 static const INSN_TIMING m32rx_timing[] = {
97 { { (UQI) UNIT_NONE } }, /* illegal insn */
98 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* add */
99 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* add3 */
100 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* add3.a */
101 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* and */
102 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* and3 */
103 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* and3.a */
104 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* or */
105 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* or3 */
106 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* or3.a */
107 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* xor */
108 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* xor3 */
109 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* xor3.a */
110 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* addi */
111 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* addi.a */
112 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* addv */
113 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* addv3 */
114 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* addv3.a */
115 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* addx */
116 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bc8 */
117 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bc8.s */
118 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bc24 */
119 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bc24.l */
120 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* beq */
121 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* beqz */
122 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bgez */
123 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bgtz */
124 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* blez */
125 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bltz */
126 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bnez */
127 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bl8 */
128 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bl8.s */
129 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bl24 */
130 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bl24.l */
131 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bcl8 */
132 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bcl8.s */
133 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bcl24 */
134 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bcl24.l */
135 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bnc8 */
136 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bnc8.s */
137 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bnc24 */
138 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bnc24.l */
139 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bne */
140 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bra8 */
141 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bra8.s */
142 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bra24 */
143 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bra24.l */
144 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bncl8 */
145 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bncl8.s */
146 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bncl24 */
147 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* bncl24.l */
148 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmp */
149 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpi */
150 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpi.a */
151 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpu */
152 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpui */
153 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpui.a */
154 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpeq */
155 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* cmpz */
156 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* div */
157 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* divu */
158 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rem */
159 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* remu */
160 { { (UQI) UNIT_M32RX_U_EXEC, 27, 27 } }, /* divh */
161 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* jc */
162 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* jnc */
163 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* jl */
164 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* jmp */
165 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld */
166 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld-2 */
167 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld-d */
168 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld-d2 */
169 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldb */
170 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldb-2 */
171 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldb-d */
172 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldb-d2 */
173 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldh */
174 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldh-2 */
175 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldh-d */
176 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldh-d2 */
177 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldub */
178 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldub-2 */
179 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldub-d */
180 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldub-d2 */
181 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* lduh */
182 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* lduh-2 */
183 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* lduh-d */
184 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* lduh-d2 */
185 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld-plus */
186 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld24 */
187 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ld24.a */
188 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldi8 */
189 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldi8.a */
190 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldi8a */
191 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldi8a.a */
192 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldi16 */
193 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* ldi16a */
194 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* lock */
195 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* machi-a */
196 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* maclo-a */
197 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mul */
198 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mulhi-a */
199 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mullo-a */
200 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mv */
201 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvfachi-a */
202 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvfaclo-a */
203 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvfacmi-a */
204 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvfc */
205 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvtachi-a */
206 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvtaclo-a */
207 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mvtc */
208 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* neg */
209 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* nop */
210 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* not */
211 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rac-d */
212 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rac-ds */
213 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rac-dsi */
214 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rach-d */
215 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rach-ds */
216 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rach-dsi */
217 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* rte */
218 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* seth */
219 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* seth.a */
220 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sll */
221 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sll3 */
222 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sll3.a */
223 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* slli */
224 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* slli.a */
225 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sra */
226 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sra3 */
227 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sra3.a */
228 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srai */
229 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srai.a */
230 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srl */
231 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srl3 */
232 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srl3.a */
233 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srli */
234 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* srli.a */
235 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* st */
236 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* st-2 */
237 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* st-d */
238 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* st-d2 */
239 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* stb */
240 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* stb-2 */
241 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* stb-d */
242 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* stb-d2 */
243 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sth */
244 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sth-2 */
245 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sth-d */
246 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sth-d2 */
247 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* st-plus */
248 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* st-minus */
249 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sub */
250 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* subv */
251 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* subx */
252 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* trap */
253 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* trap.a */
254 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* unlock */
255 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* push */
256 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* pop */
257 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* satb */
258 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sath */
259 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sat */
260 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* pcmpbz */
261 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sadd */
262 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* macwu1 */
263 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* msblo */
264 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* mulwu1 */
265 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* maclh1 */
266 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* sc */
267 { { (UQI) UNIT_M32RX_U_EXEC, 1, 1 } }, /* snc */
268 };
269
270 #endif /* WITH_PROFILE_MODEL_P */
271
272 #if WITH_PROFILE_MODEL_P
273 #define TIMING_DATA(td) td
274 #else
275 #define TIMING_DATA(td) 0
276 #endif
277
278 const MODEL m32rx_models[] = {
279 { "m32rx", &machs[MACH_M32RX], TIMING_DATA (& m32rx_timing[0]) },
280 { 0 }
281 };
282
283 /* The properties of this cpu's implementation. */
284
285 const IMP_PROPERTIES m32rx_imp_properties = {
286 sizeof (SIM_CPU)
287 #if WITH_SCACHE
288 , sizeof (SCACHE)
289 #endif
290 };
291