]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - sim/testsuite/ChangeLog
This commit was generated by cvs2svn to track changes on a CVS vendor
[thirdparty/binutils-gdb.git] / sim / testsuite / ChangeLog
1 1999-04-21 Doug Evans <devans@casey.cygnus.com>
2
3 * sim/m32r/nop.cgs: Add missing nop insn.
4
5 Mon Mar 22 13:28:56 1999 Dave Brolley <brolley@cygnus.com>
6
7 * sim/fr30/stb.cgs: Correct for unaligned access.
8 * sim/fr30/sth.cgs: Correct for unaligned access.
9 * sim/fr30/ldub.cgs: Fix typo: lduh->ldub. Correct
10 for unaligned access.
11 * sim/fr30/and.cgs: Test unaligned access.
12
13 Fri Feb 5 12:41:11 1999 Doug Evans <devans@canuck.cygnus.com>
14
15 * lib/sim-defs.exp (sim_run): Print simulator arguments log message.
16
17 1999-01-05 Doug Evans <devans@casey.cygnus.com>
18
19 * lib/sim-defs.exp (run_sim_test): New arg all_machs.
20 * sim/fr30/allinsn.exp: Update.
21 * sim/fr30/misc.exp: Update.
22 * sim/m32r/allinsn.exp: Update.
23 * sim/m32r/misc.exp: Update.
24
25 Fri Dec 18 17:19:34 1998 Dave Brolley <brolley@cygnus.com>
26
27 * sim/fr30/ldres.cgs: New testcase.
28 * sim/fr30/copld.cgs: New testcase.
29 * sim/fr30/copst.cgs: New testcase.
30 * sim/fr30/copsv.cgs: New testcase.
31 * sim/fr30/nop.cgs: New testcase.
32 * sim/fr30/andccr.cgs: New testcase.
33 * sim/fr30/orccr.cgs: New testcase.
34 * sim/fr30/addsp.cgs: New testcase.
35 * sim/fr30/stilm.cgs: New testcase.
36 * sim/fr30/extsb.cgs: New testcase.
37 * sim/fr30/extub.cgs: New testcase.
38 * sim/fr30/extsh.cgs: New testcase.
39 * sim/fr30/extuh.cgs: New testcase.
40 * sim/fr30/enter.cgs: New testcase.
41 * sim/fr30/leave.cgs: New testcase.
42 * sim/fr30/xchb.cgs: New testcase.
43 * sim/fr30/dmovb.cgs: New testcase.
44 * sim/fr30/dmov.cgs: New testcase.
45 * sim/fr30/dmovh.cgs: New testcase.
46
47 Thu Dec 17 17:18:43 1998 Dave Brolley <brolley@cygnus.com>
48
49 * sim/fr30/testutils.inc (take_branch{_d},no_branch{_d}): New macros.
50 * sim/fr30/ret.cgs: Add tests fir ret:d.
51 * sim/fr30/inte.cgs: New testcase.
52 * sim/fr30/reti.cgs: New testcase.
53 * sim/fr30/bra.cgs: New testcase.
54 * sim/fr30/bno.cgs: New testcase.
55 * sim/fr30/beq.cgs: New testcase.
56 * sim/fr30/bne.cgs: New testcase.
57 * sim/fr30/bc.cgs: New testcase.
58 * sim/fr30/bnc.cgs: New testcase.
59 * sim/fr30/bn.cgs: New testcase.
60 * sim/fr30/bp.cgs: New testcase.
61 * sim/fr30/bv.cgs: New testcase.
62 * sim/fr30/bnv.cgs: New testcase.
63 * sim/fr30/blt.cgs: New testcase.
64 * sim/fr30/bge.cgs: New testcase.
65 * sim/fr30/ble.cgs: New testcase.
66 * sim/fr30/bgt.cgs: New testcase.
67 * sim/fr30/bls.cgs: New testcase.
68 * sim/fr30/bhi.cgs: New testcase.
69
70 Tue Dec 15 17:47:13 1998 Dave Brolley <brolley@cygnus.com>
71
72 * sim/fr30/div.cgs (int): Add signed division scenario.
73 * sim/fr30/int.cgs (int): Complete testcase.
74 * sim/fr30/testutils.inc (_start): Initialize tbr.
75 (test_s_user,test_s_system,set_i,test_i): New macros.
76
77 1998-12-14 Doug Evans <devans@casey.cygnus.com>
78
79 * lib/sim-defs.exp (run_sim_test): New option xerror, for expected
80 errors. Translate \n sequences in expected output to newline char.
81 (slurp_options): Make parentheses optional.
82 (sim_run): Look for board_info sim,options.
83 * sim/fr30/hello.ms: Add trailing \n to expected output.
84 * sim/m32r/hello.ms: Ditto.
85 * sim/m32r/hw-trap.ms: Ditto.
86
87 * sim/m32r/trap.cgs: Properly align trap2_handler.
88
89 * sim/m32r/uread16.ms: New testcase.
90 * sim/m32r/uread32.ms: New testcase.
91 * sim/m32r/uwrite16.ms: New testcase.
92 * sim/m32r/uwrite32.ms: New testcase.
93
94 1998-12-14 Dave Brolley <brolley@cygnus.com>
95
96 * sim/fr30/call.cgs: Test ret here as well.
97 * sim/fr30/ld.cgs: Remove bogus comment.
98 * sim/fr30/testutils.inc (save_rp,restore_rp): New macros.
99 * sim/fr30/div.ms: New testcase.
100 * sim/fr30/st.cgs: New testcase.
101 * sim/fr30/sth.cgs: New testcase.
102 * sim/fr30/stb.cgs: New testcase.
103 * sim/fr30/mov.cgs: New testcase.
104 * sim/fr30/jmp.cgs: New testcase.
105 * sim/fr30/ret.cgs: New testcase.
106 * sim/fr30/int.cgs: New testcase.
107
108 Thu Dec 10 18:46:25 1998 Dave Brolley <brolley@cygnus.com>
109
110 * sim/fr30/div0s.cgs: New testcase.
111 * sim/fr30/div0u.cgs: New testcase.
112 * sim/fr30/div1.cgs: New testcase.
113 * sim/fr30/div2.cgs: New testcase.
114 * sim/fr30/div3.cgs: New testcase.
115 * sim/fr30/div4s.cgs: New testcase.
116 * sim/fr30/testutils.inc (mvi_h_dr,set_dbits,test_dbits): New Macros.
117
118 Tue Dec 8 13:16:53 1998 Dave Brolley <brolley@cygnus.com>
119
120 * sim/fr30/testutils.inc (set_s_user): Correct Mask.
121 (set_s_system): Correct Mask.
122 * sim/fr30/ld.cgs (ld): Move previously failing test back
123 into place.
124 * sim/fr30/ldm0.cgs: New testcase.
125 * sim/fr30/ldm1.cgs: New testcase.
126 * sim/fr30/stm0.cgs: New testcase.
127 * sim/fr30/stm1.cgs: New testcase.
128
129 Thu Dec 3 14:20:03 1998 Dave Brolley <brolley@cygnus.com>
130
131 * sim/fr30/ld.cgs: Implement more loads.
132 * sim/fr30/call.cgs: New testcase.
133 * sim/fr30/testutils.inc (testr_h_dr): New macro.
134 (set_s_user,set_s_system): New macros.
135
136 * sim/fr30: New Directory.
137
138 Wed Nov 18 10:50:19 1998 Andrew Cagney <cagney@b1.cygnus.com>
139
140 * common/bits-gen.c (main): Add BYTE_ORDER so that it matches
141 recent sim/common/sim-basics.h changes.
142 * common/Makefile.in: Update.
143
144 Fri Oct 30 00:37:31 1998 Felix Lee <flee@cygnus.com>
145
146 * lib/sim-defs.exp (sim_run): download target program to remote
147 host, if necessary. for unix-driven win32 testing.
148
149 Tue Sep 15 14:56:22 1998 Doug Evans <devans@canuck.cygnus.com>
150
151 * sim/m32r/testutils.inc (test_h_gr): Use mvaddr_h_gr.
152 * sim/m32r/rte.cgs: Test bbpc,bbpsw.
153 * sim/m32r/trap.cgs: Test bbpc,bbpsw.
154
155 Fri Jul 31 17:49:13 1998 Felix Lee <flee@cygnus.com>
156
157 * lib/sim-defs.exp (sim_run): remote_spawn, use writeto instead of
158 writeonly.
159
160 Fri Jul 24 09:40:34 1998 Doug Evans <devans@canuck.cygnus.com>
161
162 * Makefile.in (clean,mostlyclean): Change leading spaces to a tab.
163
164 Wed Jul 1 15:57:54 1998 Doug Evans <devans@seba.cygnus.com>
165
166 * sim/m32r/hw-trap.ms: New testcase.
167
168 Tue Jun 16 15:44:01 1998 Jillian Ye <jillian@cygnus.com>
169
170 * lib/sim-defs.exp: Print out timeout setting info when "-v" is used.
171
172 Thu Jun 11 15:24:53 1998 Doug Evans <devans@canuck.cygnus.com>
173
174 * lib/sim-defs.exp (sim_run): Argument env_vals renamed to options,
175 which is now a list of options controlling the behaviour of sim_run.
176
177 Wed Jun 10 10:53:20 1998 Doug Evans <devans@seba.cygnus.com>
178
179 * sim/m32r/addx.cgs: Add another test.
180 * sim/m32r/jmp.cgs: Add another test.
181
182 Mon Jun 8 16:08:27 1998 Doug Evans <devans@canuck.cygnus.com>
183
184 * sim/m32r/trap.cgs: Test trap 2.
185
186 Mon Jun 1 18:54:22 1998 Frank Ch. Eigler <fche@cygnus.com>
187
188 * lib/sim-defs.exp (sim_run): Add possible environment variable
189 list to simulator run.
190
191 Thu May 28 14:59:46 1998 Jillian Ye <jillian@cygnus.com>
192
193 * Makefile.in: Take RUNTEST out of FLAG_TO_PASS
194 so that make check can be invoked recursively.
195
196 Thu May 14 11:48:35 1998 Doug Evans <devans@canuck.cygnus.com>
197
198 * config/default.exp (CC,SIM): Delete.
199
200 * lib/sim-defs.exp (sim_run): Fix handling of output redirection.
201 New arg prog_opts. All callers updated.
202
203 Fri May 8 18:10:28 1998 Jillian Ye <jillian@cygnus.com>
204
205 * Makefile.in: Made "check" the target of two
206 dependencies (test1, test2) so that test2 get a chance to
207 run even when test1 failed if "make -k check" is used.
208
209 Fri May 8 14:41:28 1998 Doug Evans <devans@canuck.cygnus.com>
210
211 * lib/sim-defs.exp (sim_version): Simplify.
212 (sim_run): Implement.
213 (run_sim_test): Use sim_run.
214 (sim_compile): New proc.
215
216 Mon May 4 17:59:11 1998 Frank Ch. Eigler <fche@cygnus.com>
217
218 * config/default.exp: Added C compiler settings.
219
220 Wed Apr 22 12:26:28 1998 Doug Evans <devans@canuck.cygnus.com>
221
222 * Makefile.in (TARGET_FLAGS_TO_PASS): Delete LIBS, LDFLAGS.
223
224 Tue Apr 21 10:49:03 1998 Doug Evans <devans@canuck.cygnus.com>
225
226 * lib/sim-defs.exp (run_sim_test): Don't exit early if one mach fails,
227 try all machs.
228
229 * sim/m32r/addx.cgs: Test (-1)+(-1)+1.
230
231 Fri Apr 17 16:00:52 1998 Doug Evans <devans@canuck.cygnus.com>
232
233 * sim/m32r/mv[ft]achi.cgs: Fix expected result
234 (sign extension of top 8 bits).
235
236 Wed Feb 25 11:01:17 1998 Doug Evans <devans@canuck.cygnus.com>
237
238 * Makefile.in (RUNTEST): Fix path to runtest.
239
240
241 Fri Feb 20 11:00:02 1998 Nick Clifton <nickc@cygnus.com>
242
243 * sim/m32r/unlock.cgs: Fixed test.
244 * sim/m32r/mvfc.cgs: Fixed test.
245 * sim/m32r/remu.cgs: Fixed test.
246
247 * sim/m32r/bnc24.cgs: Test long BNC instruction.
248 * sim/m32r/bnc8.cgs: Test short BNC instruction.
249 * sim/m32r/ld-plus.cgs: Test LD instruction.
250 * sim/m32r/macwhi.cgs: Test MACWHI instruction.
251 * sim/m32r/macwlo.cgs: Test MACWLO instruction.
252 * sim/m32r/mulwhi.cgs: Test MULWHI instruction.
253 * sim/m32r/mulwlo.cgs: Test MULWLO instruction.
254 * sim/m32r/mvfachi.cgs: Test MVFACHI instruction.
255 * sim/m32r/mvfaclo.cgs: Test MVFACLO instruction.
256 * sim/m32r/mvtaclo.cgs: Test MVTACLO instruction.
257 * sim/m32r/addv.cgs: Test ADDV instruction.
258 * sim/m32r/addv3.cgs: Test ADDV3 instruction.
259 * sim/m32r/addx.cgs: Test ADDX instruction.
260 * sim/m32r/lock.cgs: Test LOCK instruction.
261 * sim/m32r/neg.cgs: Test NEG instruction.
262 * sim/m32r/not.cgs: Test NOT instruction.
263 * sim/m32r/unlock.cgs: Test UNLOCK instruction.
264 Thu Feb 19 11:15:45 1998 Nick Clifton <nickc@cygnus.com>
265
266 * sim/m32r/testutils.inc (mvaddr_h_gr): new macro to load an
267 address into a general register.
268
269 * sim/m32r/or3.cgs: Test OR3 instruction.
270 * sim/m32r/rach.cgs: Test RACH instruction.
271 * sim/m32r/rem.cgs: Test REM instruction.
272 * sim/m32r/sub.cgs: Test SUB instruction.
273 * sim/m32r/mv.cgs: Test MV instruction.
274 * sim/m32r/mul.cgs: Test MUL instruction.
275 * sim/m32r/bl24.cgs: Test long BL instruction.
276 * sim/m32r/bl8.cgs: Test short BL instruction.
277 * sim/m32r/blez.cgs: Test BLEZ instruction.
278 * sim/m32r/bltz.cgs: Test BLTZ instruction.
279 * sim/m32r/bne.cgs: Test BNE instruction.
280 * sim/m32r/bnez.cgs: Test BNEZ instruction.
281 * sim/m32r/bra24.cgs: Test long BRA instruction.
282 * sim/m32r/bra8.cgs: Test short BRA instruction.
283 * sim/m32r/jl.cgs: Test JL instruction.
284 * sim/m32r/or.cgs: Test OR instruction.
285 * sim/m32r/jmp.cgs: Test JMP instruction.
286 * sim/m32r/and.cgs: Test AND instruction.
287 * sim/m32r/and3.cgs: Test AND3 instruction.
288 * sim/m32r/beq.cgs: Test BEQ instruction.
289 * sim/m32r/beqz.cgs: Test BEQZ instruction.
290 * sim/m32r/bgez.cgs: Test BGEZ instruction.
291 * sim/m32r/bgtz.cgs: Test BGTZ instruction.
292 * sim/m32r/cmp.cgs: Test CMP instruction.
293 * sim/m32r/cmpi.cgs: Test CMPI instruction.
294 * sim/m32r/cmpu.cgs: Test CMPU instruction.
295 * sim/m32r/cmpui.cgs: Test CMPUI instruction.
296 * sim/m32r/div.cgs: Test DIV instruction.
297 * sim/m32r/divu.cgs: Test DIVU instruction.
298 * sim/m32r/cmpeq.cgs: Test CMPEQ instruction.
299 * sim/m32r/sll.cgs: Test SLL instruction.
300 * sim/m32r/sll3.cgs: Test SLL3 instruction.
301 * sim/m32r/slli.cgs: Test SLLI instruction.
302 * sim/m32r/sra.cgs: Test SRA instruction.
303 * sim/m32r/sra3.cgs: Test SRA3 instruction.
304 * sim/m32r/srai.cgs: Test SRAI instruction.
305 * sim/m32r/srl.cgs: Test SRL instruction.
306 * sim/m32r/srl3.cgs: Test SRL3 instruction.
307 * sim/m32r/srli.cgs: Test SRLI instruction.
308 * sim/m32r/xor3.cgs: Test XOR3 instruction.
309 * sim/m32r/xor.cgs: Test XOR instruction.
310 Tue Feb 17 12:46:05 1998 Doug Evans <devans@seba.cygnus.com>
311
312 * config/default.exp: New file.
313 * lib/sim-defs.exp: New file.
314 * sim/m32r/*: m32r dejagnu simulator testsuite.
315
316 * Makefile.in (build_alias): Define.
317 (arch): Define.
318 (RUNTEST_FOR_TARGET): Delete.
319 (RUNTEST): Fix.
320 (check): Depend on site.exp. Run dejagnu.
321 (site.exp): New target.
322 * configure.in (arch): Define from target_cpu.
323 * configure: Regenerate.
324
325 Wed Sep 17 10:21:26 1997 Andrew Cagney <cagney@b1.cygnus.com>
326
327 * common/bits-gen.c (gen_bit): Pass in the full name of the macro.
328 (gen_mask): Ditto.
329
330 * common/bits-tst.c (main): Add tests for LSSEXT, MSSEXT.
331 (calc): Add support for 8 bit version of macros.
332 (main): Add tests for 8 bit versions of macros.
333 (check_sext): Check SEXT of zero clears bits.
334
335 * common/bits-gen.c (main): Generate tests for 8 bit versions of
336 macros.
337
338 Thu Sep 11 13:04:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
339
340 * common/Make-common.in: New file, provide generic rules for
341 running checks.
342
343 Mon Sep 1 16:43:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
344
345 * configure.in (configdirs): Test for the target directory instead
346 of matching on a target.
347