]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - sim/testsuite/sim/bfin/c_dsp32shift_ahalf_ln.s
sim: bfin: import testsuite
[thirdparty/binutils-gdb.git] / sim / testsuite / sim / bfin / c_dsp32shift_ahalf_ln.s
1 //Original:/testcases/core/c_dsp32shift_ahalf_ln/c_dsp32shift_ahalf_ln.dsp
2 // Spec Reference: dsp32shift ashift
3 # mach: bfin
4
5 .include "testutils.inc"
6 start
7
8
9
10
11 // Ashift : neg data, count (+)=left (half reg)
12 // d_lo = ashft (d_lo BY d_lo)
13 // RLx by RLx
14 imm32 r0, 0x00000000;
15 imm32 r1, 0x0000c001;
16 imm32 r2, 0x0000c002;
17 imm32 r3, 0x0000c003;
18 imm32 r4, 0x0000c004;
19 imm32 r5, 0x0000c005;
20 imm32 r6, 0x0000c006;
21 imm32 r7, 0x0000c007;
22 R0.L = ASHIFT R0.L BY R0.L;
23 R1.L = ASHIFT R1.L BY R0.L;
24 R2.L = ASHIFT R2.L BY R0.L;
25 R3.L = ASHIFT R3.L BY R0.L;
26 R4.L = ASHIFT R4.L BY R0.L;
27 R5.L = ASHIFT R5.L BY R0.L;
28 R6.L = ASHIFT R6.L BY R0.L;
29 R7.L = ASHIFT R7.L BY R0.L;
30 CHECKREG r0, 0x00000000;
31 CHECKREG r1, 0x0000c001;
32 CHECKREG r2, 0x0000c002;
33 CHECKREG r3, 0x0000c003;
34 CHECKREG r4, 0x0000c004;
35 CHECKREG r5, 0x0000c005;
36 CHECKREG r6, 0x0000c006;
37 CHECKREG r7, 0x0000c007;
38
39 imm32 r0, 0x00008001;
40 imm32 r1, 0x00000001;
41 imm32 r2, 0x0000d002;
42 imm32 r3, 0x0000e003;
43 imm32 r4, 0x0000f004;
44 imm32 r5, 0x0000c005;
45 imm32 r6, 0x0000d006;
46 imm32 r7, 0x0000e007;
47 R0.L = ASHIFT R0.L BY R1.L;
48 //rl1 = ashift (rl1 by rl1);
49 R2.L = ASHIFT R2.L BY R1.L;
50 R3.L = ASHIFT R3.L BY R1.L;
51 R4.L = ASHIFT R4.L BY R1.L;
52 R5.L = ASHIFT R5.L BY R1.L;
53 R6.L = ASHIFT R6.L BY R1.L;
54 R7.L = ASHIFT R7.L BY R1.L;
55 //CHECKREG r0, 0x00008002; /* why fail with real data R0 = 0x00000002 */
56 CHECKREG r1, 0x00000001;
57 CHECKREG r2, 0x0000a004;
58 CHECKREG r3, 0x0000c006;
59 CHECKREG r4, 0x0000e008;
60 CHECKREG r5, 0x0000800a;
61 CHECKREG r6, 0x0000a00c;
62 CHECKREG r7, 0x0000c00e;
63
64
65 imm32 r0, 0x0000c001;
66 imm32 r1, 0x0000d001;
67 imm32 r2, 0x0000000f;
68 imm32 r3, 0x0000e003;
69 imm32 r4, 0x0000f004;
70 imm32 r5, 0x0000f005;
71 imm32 r6, 0x0000f006;
72 imm32 r7, 0x0000f007;
73 R0.L = ASHIFT R0.L BY R2.L;
74 R1.L = ASHIFT R1.L BY R2.L;
75 //rl2 = ashift (rl2 by rl2);
76 R3.L = ASHIFT R3.L BY R2.L;
77 R4.L = ASHIFT R4.L BY R2.L;
78 R5.L = ASHIFT R5.L BY R2.L;
79 R6.L = ASHIFT R6.L BY R2.L;
80 R7.L = ASHIFT R7.L BY R2.L;
81 CHECKREG r0, 0x00008000;
82 CHECKREG r1, 0x00008000;
83 CHECKREG r2, 0x0000000f;
84 CHECKREG r3, 0x00008000;
85 CHECKREG r4, 0x00000000;
86 CHECKREG r5, 0x00008000;
87 CHECKREG r6, 0x00000000;
88 CHECKREG r7, 0x00008000;
89
90 imm32 r0, 0x00009001;
91 imm32 r1, 0x0000a001;
92 imm32 r2, 0x0000b002;
93 imm32 r3, 0x00000010;
94 imm32 r4, 0x0000c004;
95 imm32 r5, 0x0000d005;
96 imm32 r6, 0x0000e006;
97 imm32 r7, 0x0000f007;
98 R0.L = ASHIFT R0.L BY R3.L;
99 R1.L = ASHIFT R1.L BY R3.L;
100 R2.L = ASHIFT R2.L BY R3.L;
101 //rl3 = ashift (rl3 by rl3);
102 R4.L = ASHIFT R4.L BY R3.L;
103 R5.L = ASHIFT R5.L BY R3.L;
104 R6.L = ASHIFT R6.L BY R3.L;
105 R7.L = ASHIFT R7.L BY R3.L;
106 CHECKREG r0, 0x00000000;
107 CHECKREG r1, 0x00000000;
108 CHECKREG r2, 0x00000000;
109 CHECKREG r3, 0x00000010;
110 CHECKREG r4, 0x00000000;
111 CHECKREG r5, 0x00000000;
112 CHECKREG r6, 0x00000000;
113 CHECKREG r7, 0x00000000;
114
115 // d_lo = ashft (d_hi BY d_lo)
116 // RHx by RLx
117 imm32 r0, 0x00000000;
118 imm32 r1, 0x00010000;
119 imm32 r2, 0x00020000;
120 imm32 r3, 0x00030000;
121 imm32 r4, 0x00040000;
122 imm32 r5, 0x00050000;
123 imm32 r6, 0x00060000;
124 imm32 r7, 0x00070000;
125 R0.L = ASHIFT R0.H BY R0.L;
126 R1.L = ASHIFT R1.H BY R0.L;
127 R2.L = ASHIFT R2.H BY R0.L;
128 R3.L = ASHIFT R3.H BY R0.L;
129 R4.L = ASHIFT R4.H BY R0.L;
130 R5.L = ASHIFT R5.H BY R0.L;
131 R6.L = ASHIFT R6.H BY R0.L;
132 R7.L = ASHIFT R7.H BY R0.L;
133 CHECKREG r0, 0x00000000;
134 CHECKREG r1, 0x00010001;
135 CHECKREG r2, 0x00020002;
136 CHECKREG r3, 0x00030003;
137 CHECKREG r4, 0x00040004;
138 CHECKREG r5, 0x00050005;
139 CHECKREG r6, 0x00060006;
140 CHECKREG r7, 0x00070007;
141
142 imm32 r0, 0x90010000;
143 imm32 r1, 0x00010001;
144 imm32 r2, 0x90020000;
145 imm32 r3, 0x90030000;
146 imm32 r4, 0x90040000;
147 imm32 r5, 0x90050000;
148 imm32 r6, 0x90060000;
149 imm32 r7, 0x90070000;
150 R0.L = ASHIFT R0.H BY R1.L;
151 //rl1 = ashift (rh1 by rl1);
152 R2.L = ASHIFT R2.H BY R1.L;
153 R3.L = ASHIFT R3.H BY R1.L;
154 R4.L = ASHIFT R4.H BY R1.L;
155 R5.L = ASHIFT R5.H BY R1.L;
156 R6.L = ASHIFT R6.H BY R1.L;
157 R7.L = ASHIFT R7.H BY R1.L;
158 CHECKREG r0, 0x90012002;
159 CHECKREG r1, 0x00010001;
160 CHECKREG r2, 0x90022004;
161 CHECKREG r3, 0x90032006;
162 CHECKREG r4, 0x90042008;
163 CHECKREG r5, 0x9005200a;
164 CHECKREG r6, 0x9006200c;
165 CHECKREG r7, 0x9007200e;
166
167
168 imm32 r0, 0xa0010000;
169 imm32 r1, 0xa0010000;
170 imm32 r2, 0xa002000f;
171 imm32 r3, 0xa0030000;
172 imm32 r4, 0xa0040000;
173 imm32 r5, 0xa0050000;
174 imm32 r6, 0xa0060000;
175 imm32 r7, 0xa0070000;
176 R0.L = ASHIFT R0.H BY R2.L;
177 R1.L = ASHIFT R1.H BY R2.L;
178 //rl2 = ashift (rh2 by rl2);
179 R3.L = ASHIFT R3.H BY R2.L;
180 R4.L = ASHIFT R4.H BY R2.L;
181 R5.L = ASHIFT R5.H BY R2.L;
182 R6.L = ASHIFT R6.H BY R2.L;
183 R7.L = ASHIFT R7.H BY R2.L;
184 CHECKREG r0, 0xa0018000;
185 CHECKREG r1, 0xa0018000;
186 CHECKREG r2, 0xa002000f;
187 CHECKREG r3, 0xa0038000;
188 CHECKREG r4, 0xa0040000;
189 CHECKREG r5, 0xa0058000;
190 CHECKREG r6, 0xa0060000;
191 CHECKREG r7, 0xa0078000;
192
193 imm32 r0, 0xc0010001;
194 imm32 r1, 0xc0010001;
195 imm32 r2, 0xc0020002;
196 imm32 r3, 0xc0030010;
197 imm32 r4, 0xc0040004;
198 imm32 r5, 0xc0050005;
199 imm32 r6, 0xc0060006;
200 imm32 r7, 0xc0070007;
201 R0.L = ASHIFT R0.H BY R3.L;
202 R1.L = ASHIFT R1.H BY R3.L;
203 R2.L = ASHIFT R2.H BY R3.L;
204 //rl3 = ashift (rh3 by rl3);
205 R4.L = ASHIFT R4.H BY R3.L;
206 R5.L = ASHIFT R5.H BY R3.L;
207 R6.L = ASHIFT R6.H BY R3.L;
208 R7.L = ASHIFT R7.H BY R3.L;
209 CHECKREG r0, 0xc0010000;
210 CHECKREG r1, 0xc0010000;
211 CHECKREG r2, 0xc0020000;
212 CHECKREG r3, 0xc0030010;
213 CHECKREG r4, 0xc0040000;
214 CHECKREG r5, 0xc0050000;
215 CHECKREG r6, 0xc0060000;
216 CHECKREG r7, 0xc0070000;
217
218 // d_hi = ashft (d_lo BY d_lo)
219 // RLx by RLx
220 imm32 r0, 0x00000000;
221 imm32 r1, 0x00000001;
222 imm32 r2, 0x00000002;
223 imm32 r3, 0x00000003;
224 imm32 r4, 0x00000004;
225 imm32 r5, 0x00000005;
226 imm32 r6, 0x00000006;
227 imm32 r7, 0x00000007;
228 R0.H = ASHIFT R0.L BY R0.L;
229 R1.H = ASHIFT R1.L BY R0.L;
230 R2.H = ASHIFT R2.L BY R0.L;
231 R3.H = ASHIFT R3.L BY R0.L;
232 R4.H = ASHIFT R4.L BY R0.L;
233 R5.H = ASHIFT R5.L BY R0.L;
234 R6.H = ASHIFT R6.L BY R0.L;
235 R7.H = ASHIFT R7.L BY R0.L;
236 CHECKREG r0, 0x00000000;
237 CHECKREG r1, 0x00010001;
238 CHECKREG r2, 0x00020002;
239 CHECKREG r3, 0x00030003;
240 CHECKREG r4, 0x00040004;
241 CHECKREG r5, 0x00050005;
242 CHECKREG r6, 0x00060006;
243 CHECKREG r7, 0x00070007;
244
245 imm32 r0, 0x0000d001;
246 imm32 r1, 0x00000001;
247 imm32 r2, 0x0000d002;
248 imm32 r3, 0x0000d003;
249 imm32 r4, 0x0000d004;
250 imm32 r5, 0x0000d005;
251 imm32 r6, 0x0000d006;
252 imm32 r7, 0x0000d007;
253 R0.H = ASHIFT R0.L BY R1.L;
254 R1.H = ASHIFT R1.L BY R1.L;
255 R2.H = ASHIFT R2.L BY R1.L;
256 R3.H = ASHIFT R3.L BY R1.L;
257 R4.H = ASHIFT R4.L BY R1.L;
258 R5.H = ASHIFT R5.L BY R1.L;
259 R6.H = ASHIFT R6.L BY R1.L;
260 R7.H = ASHIFT R7.L BY R1.L;
261 CHECKREG r0, 0xa002d001;
262 CHECKREG r1, 0x00020001;
263 CHECKREG r2, 0xa004d002;
264 CHECKREG r3, 0xa006d003;
265 CHECKREG r4, 0xa008d004;
266 CHECKREG r5, 0xa00ad005;
267 CHECKREG r6, 0xa00cd006;
268 CHECKREG r7, 0xa00ed007;
269
270
271 imm32 r0, 0x0000e001;
272 imm32 r1, 0x0000e001;
273 imm32 r2, 0x0000000f;
274 imm32 r3, 0x0000e003;
275 imm32 r4, 0x0000e004;
276 imm32 r5, 0x0000e005;
277 imm32 r6, 0x0000e006;
278 imm32 r7, 0x0000e007;
279 R0.H = ASHIFT R0.L BY R2.L;
280 R1.H = ASHIFT R1.L BY R2.L;
281 //rh2 = ashift (rl2 by rl2);
282 R3.H = ASHIFT R3.L BY R2.L;
283 R4.H = ASHIFT R4.L BY R2.L;
284 R5.H = ASHIFT R5.L BY R2.L;
285 R6.H = ASHIFT R6.L BY R2.L;
286 R7.H = ASHIFT R7.L BY R2.L;
287 CHECKREG r0, 0x8000e001;
288 CHECKREG r1, 0x8000e001;
289 CHECKREG r2, 0x0000000f;
290 CHECKREG r3, 0x8000e003;
291 CHECKREG r4, 0x0000e004;
292 CHECKREG r5, 0x8000e005;
293 CHECKREG r6, 0x0000e006;
294 CHECKREG r7, 0x8000e007;
295
296 imm32 r0, 0x0000f001;
297 imm32 r1, 0x0000f001;
298 imm32 r2, 0x0000f002;
299 imm32 r3, 0x00000010;
300 imm32 r4, 0x0000f004;
301 imm32 r5, 0x0000f005;
302 imm32 r6, 0x0000f006;
303 imm32 r7, 0x0000f007;
304 R0.H = ASHIFT R0.L BY R3.L;
305 R1.H = ASHIFT R1.L BY R3.L;
306 R2.H = ASHIFT R2.L BY R3.L;
307 R3.H = ASHIFT R3.L BY R3.L;
308 R4.H = ASHIFT R4.L BY R3.L;
309 R5.H = ASHIFT R5.L BY R3.L;
310 R6.H = ASHIFT R6.L BY R3.L;
311 R7.H = ASHIFT R7.L BY R3.L;
312 CHECKREG r0, 0x0000f001;
313 CHECKREG r1, 0x0000f001;
314 CHECKREG r2, 0x0000f002;
315 CHECKREG r3, 0x00000010;
316 CHECKREG r4, 0x0000f004;
317 CHECKREG r5, 0x0000f005;
318 CHECKREG r6, 0x0000f006;
319 CHECKREG r7, 0x0000f007;
320
321 // d_lo = ashft (d_hi BY d_lo)
322 // RHx by RLx
323 imm32 r0, 0x00000000;
324 imm32 r1, 0x00010000;
325 imm32 r2, 0x00020000;
326 imm32 r3, 0x00030000;
327 imm32 r4, 0x00040000;
328 imm32 r5, 0x00050000;
329 imm32 r6, 0x00060000;
330 imm32 r7, 0x00070000;
331 R0.H = ASHIFT R0.H BY R0.L;
332 R1.H = ASHIFT R1.H BY R0.L;
333 R2.H = ASHIFT R2.H BY R0.L;
334 R3.H = ASHIFT R3.H BY R0.L;
335 R4.H = ASHIFT R4.H BY R0.L;
336 R5.H = ASHIFT R5.H BY R0.L;
337 R6.H = ASHIFT R6.H BY R0.L;
338 R7.H = ASHIFT R7.H BY R0.L;
339 CHECKREG r0, 0x00000000;
340 CHECKREG r1, 0x00010000;
341 CHECKREG r2, 0x00020000;
342 CHECKREG r3, 0x00030000;
343 CHECKREG r4, 0x00040000;
344 CHECKREG r5, 0x00050000;
345 CHECKREG r6, 0x00060000;
346 CHECKREG r7, 0x00070000;
347
348 imm32 r0, 0xa0010000;
349 imm32 r1, 0x00010001;
350 imm32 r2, 0xa0020000;
351 imm32 r3, 0xa0030000;
352 imm32 r4, 0xa0040000;
353 imm32 r5, 0xa0050000;
354 imm32 r6, 0xa0060000;
355 imm32 r7, 0xa0070000;
356 R0.H = ASHIFT R0.H BY R1.L;
357 R1.H = ASHIFT R1.H BY R1.L;
358 R2.H = ASHIFT R2.H BY R1.L;
359 R3.H = ASHIFT R3.H BY R1.L;
360 R4.H = ASHIFT R4.H BY R1.L;
361 R5.H = ASHIFT R5.H BY R1.L;
362 R6.H = ASHIFT R6.H BY R1.L;
363 R7.H = ASHIFT R7.H BY R1.L;
364 CHECKREG r0, 0x40020000;
365 CHECKREG r1, 0x00020001;
366 CHECKREG r2, 0x40040000;
367 CHECKREG r3, 0x40060000;
368 CHECKREG r4, 0x40080000;
369 CHECKREG r5, 0x400a0000;
370 CHECKREG r6, 0x400c0000;
371 CHECKREG r7, 0x400e0000;
372
373
374 imm32 r0, 0xb0010000;
375 imm32 r1, 0xb0010000;
376 imm32 r2, 0xb002000f;
377 imm32 r3, 0xb0030000;
378 imm32 r4, 0xb0040000;
379 imm32 r5, 0xb0050000;
380 imm32 r6, 0xb0060000;
381 imm32 r7, 0xb0070000;
382 R0.L = ASHIFT R0.H BY R2.L;
383 R1.L = ASHIFT R1.H BY R2.L;
384 //rl2 = ashift (rh2 by rl2);
385 R3.L = ASHIFT R3.H BY R2.L;
386 R4.L = ASHIFT R4.H BY R2.L;
387 R5.L = ASHIFT R5.H BY R2.L;
388 R6.L = ASHIFT R6.H BY R2.L;
389 R7.L = ASHIFT R7.H BY R2.L;
390 CHECKREG r0, 0xb0018000;
391 CHECKREG r1, 0xb0018000;
392 CHECKREG r2, 0xb002000f;
393 CHECKREG r3, 0xb0038000;
394 CHECKREG r4, 0xb0040000;
395 CHECKREG r5, 0xb0058000;
396 CHECKREG r6, 0xb0060000;
397 CHECKREG r7, 0xb0078000;
398
399 imm32 r0, 0xd0010000;
400 imm32 r1, 0xd0010000;
401 imm32 r2, 0xd0020000;
402 imm32 r3, 0xd0030010;
403 imm32 r4, 0xd0040000;
404 imm32 r5, 0xd0050000;
405 imm32 r6, 0xd0060000;
406 imm32 r7, 0xd0070000;
407 R0.H = ASHIFT R0.H BY R3.L;
408 R1.H = ASHIFT R1.H BY R3.L;
409 R2.H = ASHIFT R2.H BY R3.L;
410 R3.H = ASHIFT R3.H BY R3.L;
411 R4.H = ASHIFT R4.H BY R3.L;
412 R5.H = ASHIFT R5.H BY R3.L;
413 R6.H = ASHIFT R6.H BY R3.L;
414 R7.H = ASHIFT R7.H BY R3.L;
415 CHECKREG r0, 0x00000000;
416 CHECKREG r1, 0x00000000;
417 CHECKREG r2, 0x00000000;
418 CHECKREG r3, 0x00000010;
419 CHECKREG r4, 0x00000000;
420 CHECKREG r5, 0x00000000;
421 CHECKREG r6, 0x00000000;
422 CHECKREG r7, 0x00000000;
423 pass