]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/include/asm/omap_mmc.h
Merge git://git.denx.de/u-boot-mmc
[people/ms/u-boot.git] / arch / arm / include / asm / omap_mmc.h
CommitLineData
fa3a6928
NK
1/*
2 * (C) Copyright 2008
3 * Texas Instruments, <www.ti.com>
4 * Syed Mohammed Khasim <khasim@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation's version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef OMAP_MMC_H_
26#define OMAP_MMC_H_
27
2558c049
LV
28#include <mmc.h>
29
fa3a6928 30struct hsmmc {
f844d5f4 31#ifndef CONFIG_OMAP34XX
f0d53e88
KVA
32 unsigned int hl_rev;
33 unsigned int hl_hwinfo;
34 unsigned int hl_sysconfig;
35 unsigned char res0[0xf4];
741726ae 36#endif
fa3a6928
NK
37 unsigned char res1[0x10];
38 unsigned int sysconfig; /* 0x10 */
39 unsigned int sysstatus; /* 0x14 */
40 unsigned char res2[0x14];
41 unsigned int con; /* 0x2C */
14761cae
JJH
42 unsigned int pwcnt; /* 0x30 */
43 unsigned int dll; /* 0x34 */
44 unsigned char res3[0xcc];
fa3a6928
NK
45 unsigned int blk; /* 0x104 */
46 unsigned int arg; /* 0x108 */
47 unsigned int cmd; /* 0x10C */
48 unsigned int rsp10; /* 0x110 */
49 unsigned int rsp32; /* 0x114 */
50 unsigned int rsp54; /* 0x118 */
51 unsigned int rsp76; /* 0x11C */
52 unsigned int data; /* 0x120 */
53 unsigned int pstate; /* 0x124 */
54 unsigned int hctl; /* 0x128 */
55 unsigned int sysctl; /* 0x12C */
56 unsigned int stat; /* 0x130 */
57 unsigned int ie; /* 0x134 */
8fc238bf
JJH
58 unsigned char res4[0x4];
59 unsigned int ac12; /* 0x13C */
fa3a6928 60 unsigned int capa; /* 0x140 */
14761cae
JJH
61 unsigned int capa2; /* 0x144 */
62 unsigned char res5[0xc];
f0d53e88
KVA
63 unsigned int admaes; /* 0x154 */
64 unsigned int admasal; /* 0x158 */
fa3a6928
NK
65};
66
2558c049
LV
67struct omap_hsmmc_plat {
68 struct mmc_config cfg;
69 struct hsmmc *base_addr;
45530e39 70 struct mmc *mmc;
2558c049 71 bool cd_inverted;
b5944817 72 u32 controller_flags;
2d28eeda 73 const char *hw_rev;
2558c049
LV
74};
75
fa3a6928
NK
76/*
77 * OMAP HS MMC Bit definitions
78 */
f0d53e88 79#define MADMA_EN (0x1 << 0)
fa3a6928
NK
80#define MMC_SOFTRESET (0x1 << 1)
81#define RESETDONE (0x1 << 0)
82#define NOOPENDRAIN (0x0 << 0)
83#define OPENDRAIN (0x1 << 0)
84#define OD (0x1 << 0)
85#define INIT_NOINIT (0x0 << 1)
86#define INIT_INITSTREAM (0x1 << 1)
87#define HR_NOHOSTRESP (0x0 << 2)
88#define STR_BLOCK (0x0 << 3)
89#define MODE_FUNC (0x0 << 4)
90#define DW8_1_4BITMODE (0x0 << 5)
91#define MIT_CTO (0x0 << 6)
92#define CDP_ACTIVEHIGH (0x0 << 7)
93#define WPP_ACTIVEHIGH (0x0 << 8)
94#define RESERVED_MASK (0x3 << 9)
95#define CTPL_MMC_SD (0x0 << 11)
9b3fc218 96#define DDR (0x1 << 19)
f0d53e88 97#define DMA_MASTER (0x1 << 20)
fa3a6928
NK
98#define BLEN_512BYTESLEN (0x200 << 0)
99#define NBLK_STPCNT (0x0 << 16)
29171dcf 100#define DE_ENABLE (0x1 << 0)
fa3a6928 101#define BCE_ENABLE (0x1 << 1)
29171dcf 102#define ACEN_ENABLE (0x1 << 2)
fa3a6928
NK
103#define DDIR_OFFSET (4)
104#define DDIR_MASK (0x1 << 4)
105#define DDIR_WRITE (0x0 << 4)
106#define DDIR_READ (0x1 << 4)
107#define MSBS_SGLEBLK (0x0 << 5)
108#define MSBS_MULTIBLK (0x1 << 5)
109#define RSP_TYPE_OFFSET (16)
110#define RSP_TYPE_MASK (0x3 << 16)
111#define RSP_TYPE_NORSP (0x0 << 16)
112#define RSP_TYPE_LGHT136 (0x1 << 16)
113#define RSP_TYPE_LGHT48 (0x2 << 16)
114#define RSP_TYPE_LGHT48B (0x3 << 16)
115#define CCCE_NOCHECK (0x0 << 19)
116#define CCCE_CHECK (0x1 << 19)
117#define CICE_NOCHECK (0x0 << 20)
118#define CICE_CHECK (0x1 << 20)
119#define DP_OFFSET (21)
120#define DP_MASK (0x1 << 21)
121#define DP_NO_DATA (0x0 << 21)
122#define DP_DATA (0x1 << 21)
123#define CMD_TYPE_NORMAL (0x0 << 22)
124#define INDEX_OFFSET (24)
125#define INDEX_MASK (0x3f << 24)
126#define INDEX(i) (i << 24)
127#define DATI_MASK (0x1 << 1)
128#define CMDI_MASK (0x1 << 0)
129#define DTW_1_BITMODE (0x0 << 1)
130#define DTW_4_BITMODE (0x1 << 1)
131#define DTW_8_BITMODE (0x1 << 5) /* CON[DW8]*/
132#define SDBP_PWROFF (0x0 << 8)
133#define SDBP_PWRON (0x1 << 8)
b5944817 134#define SDVS_MASK (0x7 << 9)
fa3a6928
NK
135#define SDVS_1V8 (0x5 << 9)
136#define SDVS_3V0 (0x6 << 9)
b5944817 137#define SDVS_3V3 (0x7 << 9)
f0d53e88 138#define DMA_SELECT (0x2 << 3)
fa3a6928
NK
139#define ICE_MASK (0x1 << 0)
140#define ICE_STOP (0x0 << 0)
141#define ICS_MASK (0x1 << 1)
142#define ICS_NOTREADY (0x0 << 1)
143#define ICE_OSCILLATE (0x1 << 0)
144#define CEN_MASK (0x1 << 2)
fa3a6928
NK
145#define CEN_ENABLE (0x1 << 2)
146#define CLKD_OFFSET (6)
147#define CLKD_MASK (0x3FF << 6)
148#define DTO_MASK (0xF << 16)
149#define DTO_15THDTO (0xE << 16)
150#define SOFTRESETALL (0x1 << 24)
151#define CC_MASK (0x1 << 0)
152#define TC_MASK (0x1 << 1)
153#define BWR_MASK (0x1 << 4)
154#define BRR_MASK (0x1 << 5)
155#define ERRI_MASK (0x1 << 15)
156#define IE_CC (0x01 << 0)
157#define IE_TC (0x01 << 1)
158#define IE_BWR (0x01 << 4)
159#define IE_BRR (0x01 << 5)
160#define IE_CTO (0x01 << 16)
161#define IE_CCRC (0x01 << 17)
162#define IE_CEB (0x01 << 18)
163#define IE_CIE (0x01 << 19)
164#define IE_DTO (0x01 << 20)
165#define IE_DCRC (0x01 << 21)
166#define IE_DEB (0x01 << 22)
f0d53e88 167#define IE_ADMAE (0x01 << 25)
fa3a6928
NK
168#define IE_CERR (0x01 << 28)
169#define IE_BADA (0x01 << 29)
170
b5944817
KVA
171#define VS33_3V3SUP BIT(24)
172#define VS30_3V0SUP BIT(25)
173#define VS18_1V8SUP BIT(26)
174
8fc238bf 175#define AC12_ET BIT(22)
14761cae
JJH
176#define AC12_V1V8_SIGEN BIT(19)
177#define AC12_SCLK_SEL BIT(23)
8fc238bf
JJH
178#define AC12_UHSMC_MASK (7 << 16)
179#define AC12_UHSMC_DDR50 (4 << 16)
180#define AC12_UHSMC_SDR104 (3 << 16)
181#define AC12_UHSMC_SDR50 (2 << 16)
182#define AC12_UHSMC_SDR25 (1 << 16)
183#define AC12_UHSMC_SDR12 (0 << 16)
184#define AC12_UHSMC_RES (0x7 << 16)
185
fa3a6928
NK
186/* Driver definitions */
187#define MMCSD_SECTOR_SIZE 512
188#define MMC_CARD 0
189#define SD_CARD 1
190#define BYTE_MODE 0
191#define SECTOR_MODE 1
192#define CLK_INITSEQ 0
193#define CLK_400KHZ 1
194#define CLK_MISC 2
195
5baf543e
JJH
196#define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
197
fa3a6928
NK
198#define RSP_TYPE_NONE (RSP_TYPE_NORSP | CCCE_NOCHECK | CICE_NOCHECK)
199#define MMC_CMD0 (INDEX(0) | RSP_TYPE_NONE | DP_NO_DATA | DDIR_WRITE)
200
201/* Clock Configurations and Macros */
2022270c
KVA
202#ifdef CONFIG_OMAP54XX
203#define MMC_CLOCK_REFERENCE 192 /* MHz */
204#else
fa3a6928 205#define MMC_CLOCK_REFERENCE 96 /* MHz */
2022270c 206#endif
fa3a6928 207
14761cae
JJH
208/* DLL */
209#define DLL_SWT BIT(20)
210#define DLL_FORCE_SR_C_SHIFT 13
211#define DLL_FORCE_SR_C_MASK 0x7f
212#define DLL_FORCE_VALUE BIT(12)
213#define DLL_CALIB BIT(1)
214
215#define MAX_PHASE_DELAY 0x7c
216
217/* CAPA2 */
218#define CAPA2_TSDR50 BIT(13)
219
fa3a6928
NK
220#define mmc_reg_out(addr, mask, val)\
221 writel((readl(addr) & (~(mask))) | ((val) & (mask)), (addr))
222
2faa1a30
JJH
223#define INT_EN_MASK (IE_BADA | IE_CERR | IE_DEB | IE_DCRC |\
224 IE_DTO | IE_CIE | IE_CEB | IE_CCRC | IE_ADMAE | IE_CTO |\
225 IE_BRR | IE_BWR | IE_TC | IE_CC)
226
04f9f8be
JJH
227#define CON_CLKEXTFREE BIT(16)
228#define CON_PADEN BIT(15)
229#define PSTATE_CLEV BIT(24)
230#define PSTATE_DLEV (0xF << 20)
231#define PSTATE_DLEV_DAT0 (0x1 << 20)
232
e3913f56
NK
233int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
234 int wp_gpio);
fa3a6928 235
b4b06006 236void vmmc_pbias_config(uint voltage);
91d3e906 237void board_mmc_poweron_ldo(uint voltage);
fa3a6928 238#endif /* OMAP_MMC_H_ */