]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8323ERDB.h
include/configs: drop default definitions of CONFIG_SYS_MAXARGS
[people/ms/u-boot.git] / include / configs / MPC8323ERDB.h
CommitLineData
1c274c4e
KP
1/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
1c274c4e
KP
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
2c7920af 17#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
1c274c4e 18
2ae18241
WD
19#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
1c274c4e
KP
21/*
22 * System Clock Setup
23 */
24#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
25
26#ifndef CONFIG_SYS_CLK_FREQ
27#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
28#endif
29
30/*
31 * Hardware Reset Configuration Word
32 */
6d0f6bcf 33#define CONFIG_SYS_HRCW_LOW (\
1c274c4e
KP
34 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
35 HRCWL_DDR_TO_SCB_CLK_2X1 |\
36 HRCWL_VCO_1X2 |\
37 HRCWL_CSB_TO_CLKIN_2X1 |\
38 HRCWL_CORE_TO_CSB_2_5X1 |\
39 HRCWL_CE_PLL_VCO_DIV_2 |\
40 HRCWL_CE_PLL_DIV_1X1 |\
41 HRCWL_CE_TO_PLL_1X3)
42
6d0f6bcf 43#define CONFIG_SYS_HRCW_HIGH (\
1c274c4e
KP
44 HRCWH_PCI_HOST |\
45 HRCWH_PCI1_ARBITER_ENABLE |\
46 HRCWH_CORE_ENABLE |\
47 HRCWH_FROM_0X00000100 |\
48 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
50 HRCWH_ROM_LOC_LOCAL_16BIT |\
51 HRCWH_BIG_ENDIAN |\
52 HRCWH_LALE_NORMAL)
53
54/*
55 * System IO Config
56 */
6d0f6bcf 57#define CONFIG_SYS_SICRL 0x00000000
1c274c4e 58
1c274c4e
KP
59/*
60 * IMMR new address
61 */
6d0f6bcf 62#define CONFIG_SYS_IMMR 0xE0000000
1c274c4e 63
5bbeea86
MB
64/*
65 * System performance
66 */
6d0f6bcf 67#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
4dde49d8
JH
68#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
69/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
70#define CONFIG_SYS_SPCR_OPT 1
5bbeea86 71
1c274c4e
KP
72/*
73 * DDR Setup
74 */
4dde49d8
JH
75#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
6d0f6bcf 77#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
1c274c4e
KP
78
79#undef CONFIG_SPD_EEPROM
80#if defined(CONFIG_SPD_EEPROM)
81/* Determine DDR configuration from I2C interface
82 */
83#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
84#else
85/* Manually set up DDR parameters
86 */
4dde49d8
JH
87#define CONFIG_SYS_DDR_SIZE 64 /* MB */
88#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
4dde49d8
JH
89 | CSCONFIG_ROW_BIT_13 \
90 | CSCONFIG_COL_BIT_9)
5bbeea86 91 /* 0x80010101 */
4dde49d8
JH
92#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
93 | (0 << TIMING_CFG0_WRT_SHIFT) \
94 | (0 << TIMING_CFG0_RRT_SHIFT) \
95 | (0 << TIMING_CFG0_WWT_SHIFT) \
96 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
97 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
98 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
99 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
fc549c87 100 /* 0x00220802 */
4dde49d8
JH
101#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
102 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
103 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
104 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
105 | (3 << TIMING_CFG1_REFREC_SHIFT) \
106 | (2 << TIMING_CFG1_WRREC_SHIFT) \
107 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
108 | (2 << TIMING_CFG1_WRTORD_SHIFT))
5bbeea86 109 /* 0x26253222 */
4dde49d8
JH
110#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
111 | (31 << TIMING_CFG2_CPO_SHIFT) \
112 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
113 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
114 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
115 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
116 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
5bbeea86 117 /* 0x1f9048c7 */
6d0f6bcf
JCPV
118#define CONFIG_SYS_DDR_TIMING_3 0x00000000
119#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
fc549c87 120 /* 0x02000000 */
4dde49d8
JH
121#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
122 | (0x0232 << SDRAM_MODE_SD_SHIFT))
5bbeea86 123 /* 0x44480232 */
4dde49d8
JH
124#define CONFIG_SYS_DDR_MODE2 0x8000c000
125#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
126 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
fc549c87 127 /* 0x03200064 */
6d0f6bcf 128#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
4dde49d8 129#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
fc549c87 130 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
4dde49d8 131 | SDRAM_CFG_32_BE)
fc549c87 132 /* 0x43080000 */
6d0f6bcf 133#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
1c274c4e
KP
134#endif
135
136/*
137 * Memory test
138 */
6d0f6bcf
JCPV
139#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
140#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
141#define CONFIG_SYS_MEMTEST_END 0x03f00000
1c274c4e
KP
142
143/*
144 * The reserved memory
145 */
14d0a02a 146#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
1c274c4e 147
6d0f6bcf
JCPV
148#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
149#define CONFIG_SYS_RAMBOOT
1c274c4e 150#else
6d0f6bcf 151#undef CONFIG_SYS_RAMBOOT
1c274c4e
KP
152#endif
153
6d0f6bcf 154/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16c8c170 155#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
c8a90646 156#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
1c274c4e
KP
157
158/*
159 * Initial RAM Base Address Setup
160 */
6d0f6bcf 161#define CONFIG_SYS_INIT_RAM_LOCK 1
4dde49d8
JH
162#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
163#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
164#define CONFIG_SYS_GBL_DATA_OFFSET \
165 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1c274c4e
KP
166
167/*
168 * Local Bus Configuration & Clock Setup
169 */
c7190f02
KP
170#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
171#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
6d0f6bcf 172#define CONFIG_SYS_LBC_LBCR 0x00000000
1c274c4e
KP
173
174/*
175 * FLASH on the Local Bus
176 */
6d0f6bcf 177#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 178#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
4dde49d8 179#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
6d0f6bcf 180#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
4dde49d8 181#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
1c274c4e 182
4dde49d8
JH
183 /* Window base at flash base */
184#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 185#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
1c274c4e 186
4dde49d8 187#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
188 | BR_PS_16 /* 16 bit port */ \
189 | BR_MS_GPCM /* MSEL = GPCM */ \
190 | BR_V) /* valid */
191#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
192 | OR_GPCM_XAM \
193 | OR_GPCM_CSNT \
194 | OR_GPCM_ACS_DIV2 \
195 | OR_GPCM_XACS \
196 | OR_GPCM_SCY_15 \
197 | OR_GPCM_TRLX_SET \
198 | OR_GPCM_EHTR_SET \
199 | OR_GPCM_EAD)
200 /* 0xFE006FF7 */
1c274c4e 201
4dde49d8
JH
202#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
203#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
1c274c4e 204
6d0f6bcf 205#undef CONFIG_SYS_FLASH_CHECKSUM
1c274c4e 206
1c274c4e
KP
207/*
208 * Serial Port
209 */
210#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
211#define CONFIG_SYS_NS16550_SERIAL
212#define CONFIG_SYS_NS16550_REG_SIZE 1
213#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
1c274c4e 214
6d0f6bcf 215#define CONFIG_SYS_BAUDRATE_TABLE \
4dde49d8 216 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
1c274c4e 217
6d0f6bcf
JCPV
218#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
219#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
1c274c4e
KP
220
221#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a059e90e 222#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
1c274c4e 223
1c274c4e 224/* I2C */
00f792e0
HS
225#define CONFIG_SYS_I2C
226#define CONFIG_SYS_I2C_FSL
227#define CONFIG_SYS_FSL_I2C_SPEED 400000
228#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
229#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
230#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
1c274c4e
KP
231
232/*
0fa7a1b4 233 * Config on-board EEPROM
1c274c4e 234 */
6d0f6bcf
JCPV
235#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
236#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
237#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
238#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
1c274c4e
KP
239
240/*
241 * General PCI
242 * Addresses are mapped 1-1.
243 */
6d0f6bcf
JCPV
244#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
245#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
246#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
247#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
248#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
249#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
250#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
251#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
252#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
1c274c4e
KP
253
254#ifdef CONFIG_PCI
842033e6 255#define CONFIG_PCI_INDIRECT_BRIDGE
8f325cff 256#define CONFIG_PCI_SKIP_HOST_BRIDGE
1c274c4e
KP
257
258#undef CONFIG_EEPRO100
259#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 260#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
1c274c4e
KP
261
262#endif /* CONFIG_PCI */
263
1c274c4e
KP
264/*
265 * QE UEC ethernet configuration
266 */
267#define CONFIG_UEC_ETH
78b7a8ef 268#define CONFIG_ETHPRIME "UEC0"
1c274c4e
KP
269
270#define CONFIG_UEC_ETH1 /* ETH3 */
271
272#ifdef CONFIG_UEC_ETH1
6d0f6bcf
JCPV
273#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
274#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
275#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
276#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
277#define CONFIG_SYS_UEC1_PHY_ADDR 4
865ff856 278#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
582c55a0 279#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
1c274c4e
KP
280#endif
281
282#define CONFIG_UEC_ETH2 /* ETH4 */
283
284#ifdef CONFIG_UEC_ETH2
6d0f6bcf
JCPV
285#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
286#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
287#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
288#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
289#define CONFIG_SYS_UEC2_PHY_ADDR 0
865ff856 290#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
582c55a0 291#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
1c274c4e
KP
292#endif
293
294/*
295 * Environment
296 */
6d0f6bcf 297#ifndef CONFIG_SYS_RAMBOOT
4dde49d8
JH
298 #define CONFIG_ENV_ADDR \
299 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
300 #define CONFIG_ENV_SECT_SIZE 0x20000
301 #define CONFIG_ENV_SIZE 0x2000
1c274c4e 302#else
6d0f6bcf 303 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 304 #define CONFIG_ENV_SIZE 0x2000
1c274c4e
KP
305#endif
306
307#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 308#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
1c274c4e
KP
309
310/*
311 * BOOTP options
312 */
313#define CONFIG_BOOTP_BOOTFILESIZE
314#define CONFIG_BOOTP_BOOTPATH
315#define CONFIG_BOOTP_GATEWAY
316#define CONFIG_BOOTP_HOSTNAME
317
318/*
319 * Command line configuration.
320 */
1c274c4e 321
1c274c4e
KP
322#undef CONFIG_WATCHDOG /* watchdog disabled */
323
324/*
325 * Miscellaneous configurable options
326 */
4dde49d8
JH
327#define CONFIG_SYS_LONGHELP /* undef to save memory */
328#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
1c274c4e 329
4dde49d8
JH
330 /* Boot Argument Buffer Size */
331#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
1c274c4e
KP
332
333/*
334 * For booting Linux, the board info and command line data
9f530d59 335 * have to be in the first 256 MB of memory, since this is
1c274c4e
KP
336 * the maximum mapped by the Linux kernel during initialization.
337 */
4dde49d8
JH
338 /* Initial Memory map for Linux */
339#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
63865278 340#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
1c274c4e
KP
341
342/*
343 * Core HID Setup
344 */
1a2e203b
KP
345#define CONFIG_SYS_HID0_INIT 0x000000000
346#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
347 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 348#define CONFIG_SYS_HID2 HID2_HBE
1c274c4e 349
1c274c4e
KP
350/*
351 * MMU Setup
352 */
31d82672 353#define CONFIG_HIGH_BATS 1 /* High BATs supported */
1c274c4e
KP
354
355/* DDR: cache cacheable */
4dde49d8 356#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
72cd4087 357 | BATL_PP_RW \
4dde49d8
JH
358 | BATL_MEMCOHERENCE)
359#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
360 | BATU_BL_256M \
361 | BATU_VS \
362 | BATU_VP)
6d0f6bcf
JCPV
363#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
364#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
1c274c4e
KP
365
366/* IMMRBAR & PCI IO: cache-inhibit and guarded */
4dde49d8 367#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
72cd4087 368 | BATL_PP_RW \
4dde49d8
JH
369 | BATL_CACHEINHIBIT \
370 | BATL_GUARDEDSTORAGE)
371#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
372 | BATU_BL_4M \
373 | BATU_VS \
374 | BATU_VP)
6d0f6bcf
JCPV
375#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
376#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
1c274c4e
KP
377
378/* FLASH: icache cacheable, but dcache-inhibit and guarded */
4dde49d8 379#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
72cd4087 380 | BATL_PP_RW \
4dde49d8
JH
381 | BATL_MEMCOHERENCE)
382#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
383 | BATU_BL_32M \
384 | BATU_VS \
385 | BATU_VP)
386#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
72cd4087 387 | BATL_PP_RW \
4dde49d8
JH
388 | BATL_CACHEINHIBIT \
389 | BATL_GUARDEDSTORAGE)
6d0f6bcf 390#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
1c274c4e 391
6d0f6bcf
JCPV
392#define CONFIG_SYS_IBAT3L (0)
393#define CONFIG_SYS_IBAT3U (0)
394#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
395#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
1c274c4e
KP
396
397/* Stack in dcache: cacheable, no memory coherence */
72cd4087 398#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
4dde49d8
JH
399#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
400 | BATU_BL_128K \
401 | BATU_VS \
402 | BATU_VP)
6d0f6bcf
JCPV
403#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
404#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
1c274c4e
KP
405
406#ifdef CONFIG_PCI
407/* PCI MEM space: cacheable */
4dde49d8 408#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
72cd4087 409 | BATL_PP_RW \
4dde49d8
JH
410 | BATL_MEMCOHERENCE)
411#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
412 | BATU_BL_256M \
413 | BATU_VS \
414 | BATU_VP)
6d0f6bcf
JCPV
415#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
416#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
1c274c4e 417/* PCI MMIO space: cache-inhibit and guarded */
4dde49d8 418#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
72cd4087 419 | BATL_PP_RW \
4dde49d8
JH
420 | BATL_CACHEINHIBIT \
421 | BATL_GUARDEDSTORAGE)
422#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
423 | BATU_BL_256M \
424 | BATU_VS \
425 | BATU_VP)
6d0f6bcf
JCPV
426#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
427#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
1c274c4e 428#else
6d0f6bcf
JCPV
429#define CONFIG_SYS_IBAT5L (0)
430#define CONFIG_SYS_IBAT5U (0)
431#define CONFIG_SYS_IBAT6L (0)
432#define CONFIG_SYS_IBAT6U (0)
433#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
434#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
435#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
436#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
1c274c4e
KP
437#endif
438
439/* Nothing in BAT7 */
6d0f6bcf
JCPV
440#define CONFIG_SYS_IBAT7L (0)
441#define CONFIG_SYS_IBAT7U (0)
442#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
443#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
1c274c4e 444
1c274c4e
KP
445#if (CONFIG_CMD_KGDB)
446#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
1c274c4e
KP
447#endif
448
449/*
450 * Environment Configuration
451 */
452#define CONFIG_ENV_OVERWRITE
453
4dde49d8
JH
454#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
455#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
1c274c4e 456
4dde49d8
JH
457/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
458 * (see CONFIG_SYS_I2C_EEPROM) */
459 /* MAC address offset in I2C EEPROM */
460#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
5b2793a3 461
4dde49d8 462#define CONFIG_NETDEV "eth1"
1c274c4e
KP
463
464#define CONFIG_HOSTNAME mpc8323erdb
8b3637c6 465#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 466#define CONFIG_BOOTFILE "uImage"
4dde49d8
JH
467 /* U-Boot image on TFTP server */
468#define CONFIG_UBOOTPATH "u-boot.bin"
469#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
470#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
1c274c4e 471
4dde49d8
JH
472 /* default location for tftp and bootm */
473#define CONFIG_LOADADDR 800000
1c274c4e 474
1c274c4e 475#define CONFIG_EXTRA_ENV_SETTINGS \
4dde49d8
JH
476 "netdev=" CONFIG_NETDEV "\0" \
477 "uboot=" CONFIG_UBOOTPATH "\0" \
1c274c4e 478 "tftpflash=tftp $loadaddr $uboot;" \
5368c55d
MV
479 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
480 " +$filesize; " \
481 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
482 " +$filesize; " \
483 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
484 " $filesize; " \
485 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
486 " +$filesize; " \
487 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
488 " $filesize\0" \
79f516bc 489 "fdtaddr=780000\0" \
4dde49d8 490 "fdtfile=" CONFIG_FDTFILE "\0" \
1c274c4e 491 "ramdiskaddr=1000000\0" \
4dde49d8 492 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
1c274c4e
KP
493 "console=ttyS0\0" \
494 "setbootargs=setenv bootargs " \
4dde49d8 495 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
1c274c4e 496 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
4dde49d8
JH
497 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
498 "$netdev:off "\
1c274c4e
KP
499 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
500
501#define CONFIG_NFSBOOTCOMMAND \
502 "setenv rootdev /dev/nfs;" \
503 "run setbootargs;" \
504 "run setipargs;" \
505 "tftp $loadaddr $bootfile;" \
506 "tftp $fdtaddr $fdtfile;" \
507 "bootm $loadaddr - $fdtaddr"
508
509#define CONFIG_RAMBOOTCOMMAND \
510 "setenv rootdev /dev/ram;" \
511 "run setbootargs;" \
512 "tftp $ramdiskaddr $ramdiskfile;" \
513 "tftp $loadaddr $bootfile;" \
514 "tftp $fdtaddr $fdtfile;" \
515 "bootm $loadaddr $ramdiskaddr $fdtaddr"
516
1c274c4e 517#endif /* __CONFIG_H */