]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080a_common.h
Freescale/NXP: Migrate CONFIG_FSL_CAAM to defconfigs
[people/ms/u-boot.git] / include / configs / ls2080a_common.h
CommitLineData
f749db3a
YS
1/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
f749db3a 10#define CONFIG_REMAKE_ELF
9f3183d2 11#define CONFIG_FSL_LAYERSCAPE
9f3183d2 12#define CONFIG_MP
f749db3a 13#define CONFIG_GICV3
9c66ce66 14#define CONFIG_FSL_TZPC_BP147
f749db3a 15
44937214 16#include <asm/arch/ls2080a_stream_id.h>
9f3183d2 17#include <asm/arch/config.h>
31d34c6c 18
9f3183d2
MH
19/* Link Definitions */
20#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
21
422cb08a 22/* We need architecture specific misc initializations */
422cb08a 23
f749db3a 24/* Link Definitions */
a646f669 25#ifndef CONFIG_QSPI_BOOT
b2d5ac59
SW
26#ifdef CONFIG_SPL
27#define CONFIG_SYS_TEXT_BASE 0x80400000
28#else
f3f8c564 29#define CONFIG_SYS_TEXT_BASE 0x30100000
b2d5ac59 30#endif
a646f669 31#endif
f749db3a 32
f749db3a
YS
33#define CONFIG_SUPPORT_RAW_INITRD
34
35#define CONFIG_SKIP_LOWLEVEL_INIT
f749db3a 36
b2d5ac59 37#ifndef CONFIG_SPL
f749db3a 38#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
b2d5ac59 39#endif
f749db3a 40#ifndef CONFIG_SYS_FSL_DDR4
f749db3a
YS
41#define CONFIG_SYS_DDR_RAW_TIMING
42#endif
f749db3a
YS
43
44#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
45
9f3183d2 46#define CONFIG_VERY_BIG_RAM
f749db3a
YS
47#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
48#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
49#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
50#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
d9c68b14
YS
51#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
52
8bfa301b
YS
53/*
54 * SMP Definitinos
55 */
56#define CPU_RELEASE_ADDR secondary_boot_func
57
d9c68b14 58#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
44937214 59#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
d9c68b14
YS
60#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
61/*
62 * DDR controller use 0 as the base address for binding.
63 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
64 */
65#define CONFIG_SYS_DP_DDR_BASE_PHY 0
66#define CONFIG_DP_DDR_CTRL 2
67#define CONFIG_DP_DDR_NUM_CTRLS 1
44937214 68#endif
f749db3a
YS
69
70/* Generic Timer Definitions */
207774b2
YS
71/*
72 * This is not an accurate number. It is used in start.S. The frequency
73 * will be udpated later when get_bus_freq(0) is available.
74 */
75#define COUNTER_FREQUENCY 25000000 /* 25MHz */
f749db3a
YS
76
77/* Size of malloc() pool */
aa66acbf 78#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
f749db3a
YS
79
80/* I2C */
f749db3a
YS
81#define CONFIG_SYS_I2C
82#define CONFIG_SYS_I2C_MXC
03544c66
AA
83#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
84#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e
YS
85#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
86#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
f749db3a
YS
87
88/* Serial Port */
7288c2c2 89#define CONFIG_CONS_INDEX 1
f749db3a
YS
90#define CONFIG_SYS_NS16550_SERIAL
91#define CONFIG_SYS_NS16550_REG_SIZE 1
3564208e 92#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
f749db3a
YS
93
94#define CONFIG_BAUDRATE 115200
95#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
96
97/* IFC */
98#define CONFIG_FSL_IFC
f3f8c564 99
f749db3a 100/*
7288c2c2
YS
101 * During booting, IFC is mapped at the region of 0x30000000.
102 * But this region is limited to 256MB. To accommodate NOR, promjet
103 * and FPGA. This region is divided as below:
104 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
105 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
106 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
107 *
108 * To accommodate bigger NOR flash and other devices, we will map IFC
109 * chip selects to as below:
110 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
111 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
112 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
113 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
114 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
115 *
116 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
f749db3a
YS
117 * CONFIG_SYS_FLASH_BASE has the final address (core view)
118 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
119 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
120 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
121 */
7288c2c2 122
f749db3a
YS
123#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
124#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
125#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
126
7288c2c2
YS
127#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
128#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
129
7288c2c2
YS
130#ifndef __ASSEMBLY__
131unsigned long long get_qixis_addr(void);
132#endif
133#define QIXIS_BASE get_qixis_addr()
134#define QIXIS_BASE_PHYS 0x20000000
135#define QIXIS_BASE_PHYS_EARLY 0xC000000
8b06460e
YL
136#define QIXIS_STAT_PRES1 0xb
137#define QIXIS_SDID_MASK 0x07
138#define QIXIS_ESDHC_NO_ADAPTER 0x7
7288c2c2
YS
139
140#define CONFIG_SYS_NAND_BASE 0x530000000ULL
141#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
e211c12e 142
f749db3a
YS
143/* MC firmware */
144#define CONFIG_FSL_MC_ENET
f749db3a 145/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
125e2bc1
GR
146#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
147#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
148#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
149#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
3c1d218a 150/* For LS2085A */
c1000c12
GR
151#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
152#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
f749db3a 153
5c055089
PK
154/*
155 * Carve out a DDR region which will not be used by u-boot/Linux
156 *
157 * It will be used by MC and Debug Server. The MC region must be
158 * 512MB aligned, so the min size to hide is 512MB.
159 */
b63a9506 160#ifdef CONFIG_FSL_MC_ENET
52c11d4f 161#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
c0492141 162#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
f749db3a
YS
163#endif
164
165/* Command line configuration */
f749db3a 166#define CONFIG_CMD_ENV
f749db3a
YS
167
168/* Miscellaneous configurable options */
169#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
170
171/* Physical Memory Map */
172/* fixme: these need to be checked against the board */
173#define CONFIG_CHIP_SELECTS_PER_CTRL 4
f749db3a 174
d9c68b14 175#define CONFIG_NR_DRAM_BANKS 3
f749db3a 176
f749db3a
YS
177#define CONFIG_HWCONFIG
178#define HWCONFIG_BUFFER_SIZE 128
179
1d3a76fa
AW
180/* Allow to overwrite serial and ethaddr */
181#define CONFIG_ENV_OVERWRITE
182
f749db3a
YS
183/* Initial environment variables */
184#define CONFIG_EXTRA_ENV_SETTINGS \
185 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
186 "loadaddr=0x80100000\0" \
187 "kernel_addr=0x100000\0" \
188 "ramdisk_addr=0x800000\0" \
189 "ramdisk_size=0x2000000\0" \
f3f8c564 190 "fdt_high=0xa0000000\0" \
f749db3a
YS
191 "initrd_high=0xffffffffffffffff\0" \
192 "kernel_start=0x581200000\0" \
052ddd5c 193 "kernel_load=0xa0000000\0" \
97421bd2 194 "kernel_size=0x2800000\0" \
16ed8560
PK
195 "console=ttyAMA0,38400n8\0" \
196 "mcinitcmd=fsl_mc start mc 0x580300000" \
197 " 0x580800000 \0"
f749db3a 198
56cd0760 199#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
ed77b704 200 "earlycon=uart8250,mmio,0x21c0500 " \
34cc7546 201 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
9e71bb9c 202 " hugepagesz=2m hugepages=256"
9f3e1b8a
PK
203#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
204 " cp.b $kernel_start $kernel_load" \
205 " $kernel_size && bootm $kernel_load"
f749db3a 206
f749db3a
YS
207/* Monitor Command Prompt */
208#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f749db3a
YS
209#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
210 sizeof(CONFIG_SYS_PROMPT) + 16)
f749db3a
YS
211#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
212#define CONFIG_SYS_LONGHELP
213#define CONFIG_CMDLINE_EDITING 1
f3f8c564 214#define CONFIG_AUTO_COMPLETE
f749db3a
YS
215#define CONFIG_SYS_MAXARGS 64 /* max command args */
216
f3f8c564
PK
217#define CONFIG_PANIC_HANG /* do not reset board on panic */
218
b2d5ac59
SW
219#define CONFIG_SPL_BSS_START_ADDR 0x80100000
220#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
b2d5ac59 221#define CONFIG_SPL_FRAMEWORK
b2d5ac59 222#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
b2d5ac59 223#define CONFIG_SPL_MAX_SIZE 0x16000
b2d5ac59
SW
224#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
225#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
226#define CONFIG_SPL_TEXT_BASE 0x1800a000
227
228#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
229#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
230#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
231#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
74cac00c 232#define CONFIG_SYS_MONITOR_LEN (640 * 1024)
b2d5ac59 233
34cc7546
BS
234#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
235
bcb55f67
AB
236/* Hash command with SHA acceleration supported in hardware */
237#ifdef CONFIG_FSL_CAAM
238#define CONFIG_CMD_HASH
239#define CONFIG_SHA_HW_ACCEL
240#endif
241
f749db3a 242#endif /* __LS2_COMMON_H */