]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080a_common.h
configs: Re-sync with cmd/Kconfig
[people/ms/u-boot.git] / include / configs / ls2080a_common.h
CommitLineData
f749db3a
YS
1/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
f749db3a 10#define CONFIG_REMAKE_ELF
9f3183d2 11#define CONFIG_FSL_LAYERSCAPE
f749db3a 12#define CONFIG_FSL_LSCH3
9f3183d2 13#define CONFIG_MP
f749db3a 14#define CONFIG_GICV3
9c66ce66 15#define CONFIG_FSL_TZPC_BP147
f749db3a 16
44937214 17#include <asm/arch/ls2080a_stream_id.h>
9f3183d2 18#include <asm/arch/config.h>
31d34c6c
ML
19#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
20#define CONFIG_SYS_HAS_SERDES
21#endif
22
9f3183d2
MH
23/* Link Definitions */
24#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
25
422cb08a
BS
26/* We need architecture specific misc initializations */
27#define CONFIG_ARCH_MISC_INIT
28
f749db3a 29/* Link Definitions */
b2d5ac59
SW
30#ifdef CONFIG_SPL
31#define CONFIG_SYS_TEXT_BASE 0x80400000
32#else
f3f8c564 33#define CONFIG_SYS_TEXT_BASE 0x30100000
b2d5ac59 34#endif
f749db3a 35
e211c12e 36#ifdef CONFIG_EMU
f749db3a 37#define CONFIG_SYS_NO_FLASH
e211c12e 38#endif
f749db3a
YS
39
40#define CONFIG_SUPPORT_RAW_INITRD
41
42#define CONFIG_SKIP_LOWLEVEL_INIT
43#define CONFIG_BOARD_EARLY_INIT_F 1
44
b2d5ac59 45#ifndef CONFIG_SPL
f749db3a 46#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
b2d5ac59 47#endif
f749db3a
YS
48#ifndef CONFIG_SYS_FSL_DDR4
49#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
50#define CONFIG_SYS_DDR_RAW_TIMING
51#endif
f749db3a
YS
52
53#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
54
9f3183d2 55#define CONFIG_VERY_BIG_RAM
f749db3a
YS
56#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
57#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
58#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
59#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
d9c68b14
YS
60#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
61
8bfa301b
YS
62/*
63 * SMP Definitinos
64 */
65#define CPU_RELEASE_ADDR secondary_boot_func
66
d9c68b14 67#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
44937214 68#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
d9c68b14
YS
69#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
70/*
71 * DDR controller use 0 as the base address for binding.
72 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
73 */
74#define CONFIG_SYS_DP_DDR_BASE_PHY 0
75#define CONFIG_DP_DDR_CTRL 2
76#define CONFIG_DP_DDR_NUM_CTRLS 1
44937214 77#endif
f749db3a
YS
78
79/* Generic Timer Definitions */
207774b2
YS
80/*
81 * This is not an accurate number. It is used in start.S. The frequency
82 * will be udpated later when get_bus_freq(0) is available.
83 */
84#define COUNTER_FREQUENCY 25000000 /* 25MHz */
f749db3a
YS
85
86/* Size of malloc() pool */
aa66acbf 87#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
f749db3a
YS
88
89/* I2C */
f749db3a
YS
90#define CONFIG_SYS_I2C
91#define CONFIG_SYS_I2C_MXC
03544c66
AA
92#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
93#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e
YS
94#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
95#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
f749db3a
YS
96
97/* Serial Port */
7288c2c2 98#define CONFIG_CONS_INDEX 1
f749db3a
YS
99#define CONFIG_SYS_NS16550_SERIAL
100#define CONFIG_SYS_NS16550_REG_SIZE 1
101#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
102
103#define CONFIG_BAUDRATE 115200
104#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
105
106/* IFC */
107#define CONFIG_FSL_IFC
f3f8c564 108
f749db3a 109/*
7288c2c2
YS
110 * During booting, IFC is mapped at the region of 0x30000000.
111 * But this region is limited to 256MB. To accommodate NOR, promjet
112 * and FPGA. This region is divided as below:
113 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
114 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
115 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
116 *
117 * To accommodate bigger NOR flash and other devices, we will map IFC
118 * chip selects to as below:
119 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
120 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
121 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
122 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
123 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
124 *
125 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
f749db3a
YS
126 * CONFIG_SYS_FLASH_BASE has the final address (core view)
127 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
128 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
129 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
130 */
7288c2c2 131
f749db3a
YS
132#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
133#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
134#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
135
7288c2c2
YS
136#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
137#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
138
e211c12e
PK
139#ifndef CONFIG_SYS_NO_FLASH
140#define CONFIG_FLASH_CFI_DRIVER
141#define CONFIG_SYS_FLASH_CFI
142#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
143#define CONFIG_SYS_FLASH_QUIET_TEST
e211c12e
PK
144#endif
145
7288c2c2
YS
146#ifndef __ASSEMBLY__
147unsigned long long get_qixis_addr(void);
148#endif
149#define QIXIS_BASE get_qixis_addr()
150#define QIXIS_BASE_PHYS 0x20000000
151#define QIXIS_BASE_PHYS_EARLY 0xC000000
8b06460e
YL
152#define QIXIS_STAT_PRES1 0xb
153#define QIXIS_SDID_MASK 0x07
154#define QIXIS_ESDHC_NO_ADAPTER 0x7
7288c2c2
YS
155
156#define CONFIG_SYS_NAND_BASE 0x530000000ULL
157#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
e211c12e 158
422cb08a 159/* Debug Server firmware */
b0ba9d48 160#define CONFIG_FSL_DEBUG_SERVER
422cb08a
BS
161/* 2 sec timeout */
162#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
163
f749db3a
YS
164/* MC firmware */
165#define CONFIG_FSL_MC_ENET
f749db3a 166/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
125e2bc1
GR
167#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
168#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
169#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
170#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
3c1d218a 171/* For LS2085A */
c1000c12
GR
172#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
173#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
f749db3a 174
5c055089
PK
175/*
176 * Carve out a DDR region which will not be used by u-boot/Linux
177 *
178 * It will be used by MC and Debug Server. The MC region must be
179 * 512MB aligned, so the min size to hide is 512MB.
180 */
422cb08a 181#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
c0492141 182#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (254UL * 1024 * 1024)
52c11d4f 183#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
c0492141 184#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
f749db3a
YS
185#endif
186
f3f8c564
PK
187/* PCIe */
188#define CONFIG_PCIE1 /* PCIE controler 1 */
189#define CONFIG_PCIE2 /* PCIE controler 2 */
190#define CONFIG_PCIE3 /* PCIE controler 3 */
191#define CONFIG_PCIE4 /* PCIE controler 4 */
252b17e0 192#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
06b53010 193#ifdef CONFIG_LS2080A
44937214 194#define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
06b53010
PK
195#endif
196
f3f8c564
PK
197#define CONFIG_SYS_PCI_64BIT
198
199#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
200#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
201#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
202#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
203
204#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
205#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
206#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
207
208#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
209#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
210#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
211
f749db3a 212/* Command line configuration */
f749db3a 213#define CONFIG_CMD_ENV
f749db3a
YS
214
215/* Miscellaneous configurable options */
216#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
8bfa301b 217#define CONFIG_ARCH_EARLY_INIT_R
f749db3a
YS
218
219/* Physical Memory Map */
220/* fixme: these need to be checked against the board */
221#define CONFIG_CHIP_SELECTS_PER_CTRL 4
f749db3a 222
d9c68b14 223#define CONFIG_NR_DRAM_BANKS 3
f749db3a 224
f749db3a
YS
225#define CONFIG_HWCONFIG
226#define HWCONFIG_BUFFER_SIZE 128
227
228#define CONFIG_DISPLAY_CPUINFO
229
1d3a76fa
AW
230/* Allow to overwrite serial and ethaddr */
231#define CONFIG_ENV_OVERWRITE
232
f749db3a
YS
233/* Initial environment variables */
234#define CONFIG_EXTRA_ENV_SETTINGS \
235 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
236 "loadaddr=0x80100000\0" \
237 "kernel_addr=0x100000\0" \
238 "ramdisk_addr=0x800000\0" \
239 "ramdisk_size=0x2000000\0" \
f3f8c564 240 "fdt_high=0xa0000000\0" \
f749db3a
YS
241 "initrd_high=0xffffffffffffffff\0" \
242 "kernel_start=0x581200000\0" \
052ddd5c 243 "kernel_load=0xa0000000\0" \
97421bd2 244 "kernel_size=0x2800000\0" \
16ed8560
PK
245 "console=ttyAMA0,38400n8\0" \
246 "mcinitcmd=fsl_mc start mc 0x580300000" \
247 " 0x580800000 \0"
f749db3a 248
56cd0760 249#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
ed77b704 250 "earlycon=uart8250,mmio,0x21c0500 " \
34cc7546 251 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
9e71bb9c 252 " hugepagesz=2m hugepages=256"
9f3e1b8a
PK
253#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
254 " cp.b $kernel_start $kernel_load" \
255 " $kernel_size && bootm $kernel_load"
7288c2c2 256#define CONFIG_BOOTDELAY 10
f749db3a 257
f749db3a
YS
258/* Monitor Command Prompt */
259#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f749db3a
YS
260#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
261 sizeof(CONFIG_SYS_PROMPT) + 16)
f749db3a
YS
262#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
263#define CONFIG_SYS_LONGHELP
264#define CONFIG_CMDLINE_EDITING 1
f3f8c564 265#define CONFIG_AUTO_COMPLETE
f749db3a
YS
266#define CONFIG_SYS_MAXARGS 64 /* max command args */
267
f3f8c564
PK
268#define CONFIG_PANIC_HANG /* do not reset board on panic */
269
b2d5ac59
SW
270#define CONFIG_SPL_BSS_START_ADDR 0x80100000
271#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
272#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
273#define CONFIG_SPL_ENV_SUPPORT
274#define CONFIG_SPL_FRAMEWORK
275#define CONFIG_SPL_I2C_SUPPORT
276#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
277#define CONFIG_SPL_LIBCOMMON_SUPPORT
278#define CONFIG_SPL_LIBGENERIC_SUPPORT
279#define CONFIG_SPL_MAX_SIZE 0x16000
280#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
281#define CONFIG_SPL_NAND_SUPPORT
282#define CONFIG_SPL_SERIAL_SUPPORT
283#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
284#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
285#define CONFIG_SPL_TEXT_BASE 0x1800a000
286
287#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
288#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
289#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
290#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
291#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
292
34cc7546
BS
293#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
294
f749db3a 295#endif /* __LS2_COMMON_H */