]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/rsk7203.h
include/configs: drop default definitions of CONFIG_SYS_PBSIZE
[people/ms/u-boot.git] / include / configs / rsk7203.h
CommitLineData
c655fad0
NI
1/*
2 * Configuation settings for the Renesas Technology RSK 7203
3 *
4 * Copyright (C) 2008 Nobuhiro Iwamatsu
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
c655fad0
NI
8 */
9
10#ifndef __RSK7203_H
11#define __RSK7203_H
12
c655fad0
NI
13#define CONFIG_CPU_SH7203 1
14#define CONFIG_RSK7203 1
15
c655fad0
NI
16#define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */
17
18a40e84 18#define CONFIG_DISPLAY_BOARDINFO
c655fad0
NI
19#undef CONFIG_SHOW_BOOT_PROGRESS
20
21/* MEMORY */
22#define RSK7203_SDRAM_BASE 0x0C000000
23#define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */
24#define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024)
25
4f9a5b06 26#define CONFIG_SYS_TEXT_BASE 0x0C7C0000
6d0f6bcf 27#define CONFIG_SYS_LONGHELP /* undef to save memory */
6d0f6bcf 28#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
c655fad0 29/* Buffer size for Boot Arguments passed to kernel */
6d0f6bcf 30#define CONFIG_SYS_BARGSIZE 512
c655fad0 31/* List of legal baudrate settings for this board */
6d0f6bcf 32#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
c655fad0
NI
33
34/* SCIF */
c655fad0
NI
35#define CONFIG_CONS_SCIF0 1
36
6d0f6bcf
JCPV
37#define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE
38#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024))
c655fad0 39
6d0f6bcf
JCPV
40#define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE
41#define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
c655fad0 42
6d0f6bcf
JCPV
43#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024)
44#define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1
45#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
46#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 47#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
c655fad0
NI
48
49/* FLASH */
6f3d8bb5 50#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
51#define CONFIG_SYS_FLASH_CFI
52#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
53#undef CONFIG_SYS_FLASH_QUIET_TEST
54#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
55#define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1
56#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
57#define CONFIG_SYS_MAX_FLASH_SECT 64
58#define CONFIG_SYS_MAX_FLASH_BANKS 1
c655fad0 59
0e8d1586
JCPV
60#define CONFIG_ENV_SECT_SIZE (64 * 1024)
61#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
6d0f6bcf
JCPV
62#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
63#define CONFIG_SYS_FLASH_ERASE_TOUT 12000
64#define CONFIG_SYS_FLASH_WRITE_TOUT 500
c655fad0
NI
65
66/* Board Clock */
67#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
68#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
69#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
c655fad0 70#define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */
8f0960e8 71#define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
c655fad0 72
05c7e907 73/* Network interface */
736fead8
BW
74#define CONFIG_SMC911X
75#define CONFIG_SMC911X_16_BIT
76#define CONFIG_SMC911X_BASE (0x24000000)
05c7e907 77
c655fad0 78#endif /* __RSK7203_H */