]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/silk.h
configs: Migrate CONFIG_SYS_TEXT_BASE
[people/ms/u-boot.git] / include / configs / silk.h
CommitLineData
3b7f0e10
VB
1/*
2 * include/configs/silk.h
3 * This file is silk board configuration.
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
7 *
8 * SPDX-License-Identifier: GPL-2.0
9 */
10
11#ifndef __SILK_H
12#define __SILK_H
13
14#undef DEBUG
1cc95f6e 15#define CONFIG_ARCH_RMOBILE_BOARD_STRING "Silk"
3b7f0e10
VB
16
17#include "rcar-gen2-common.h"
18
1cc95f6e 19#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
3b7f0e10
VB
20#define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC
21#else
22#define CONFIG_SYS_INIT_SP_ADDR 0xE633FFFC
23#endif
24#define STACK_AREA_SIZE 0xC000
25#define LOW_LEVEL_MERAM_STACK \
26 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
27
28/* MEMORY */
29#define RCAR_GEN2_SDRAM_BASE 0x40000000
30#define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024)
31#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
32
33/* SCIF */
3b7f0e10
VB
34
35/* FLASH */
36#define CONFIG_SPI
3b7f0e10 37#define CONFIG_SH_QSPI
3b7f0e10 38#define CONFIG_SPI_FLASH_QUAD
3b7f0e10
VB
39
40/* SH Ether */
3b7f0e10
VB
41#define CONFIG_SH_ETHER_USE_PORT 0
42#define CONFIG_SH_ETHER_PHY_ADDR 0x1
43#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
44#define CONFIG_SH_ETHER_CACHE_WRITEBACK
45#define CONFIG_SH_ETHER_CACHE_INVALIDATE
46#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
3b7f0e10
VB
47#define CONFIG_BITBANGMII
48#define CONFIG_BITBANGMII_MULTI
49
50/* Board Clock */
51#define RMOBILE_XTAL_CLK 20000000u
52#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
53#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
54#define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2)
55#define CONFIG_P_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 24)
3b7f0e10
VB
56
57#define CONFIG_SYS_TMU_CLK_DIV 4
58
59/* i2c */
3b7f0e10
VB
60#define CONFIG_SYS_I2C
61#define CONFIG_SYS_I2C_SH
62#define CONFIG_SYS_I2C_SLAVE 0x7F
63#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3
64#define CONFIG_SYS_I2C_SH_SPEED0 400000
65#define CONFIG_SYS_I2C_SH_SPEED1 400000
66#define CONFIG_SYS_I2C_SH_SPEED2 400000
67#define CONFIG_SH_I2C_DATA_HIGH 4
68#define CONFIG_SH_I2C_DATA_LOW 5
69#define CONFIG_SH_I2C_CLOCK 10000000
70
71#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
72
73/* USB */
3b7f0e10
VB
74#define CONFIG_USB_EHCI_RMOBILE
75#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
76
77/* MMCIF */
3b7f0e10
VB
78#define CONFIG_SH_MMCIF
79#define CONFIG_SH_MMCIF_ADDR 0xee200000
80#define CONFIG_SH_MMCIF_CLK 48000000
81
275ec28e
VB
82/* SDHI */
83#define CONFIG_SH_SDHI_FREQ 97500000
84
3b7f0e10
VB
85/* Module stop status bits */
86/* INTC-RT */
87#define CONFIG_SMSTP0_ENA 0x00400000
88/* MSIF */
89#define CONFIG_SMSTP2_ENA 0x00002000
90/* INTC-SYS, IRQC */
91#define CONFIG_SMSTP4_ENA 0x00000180
92/* SCIF2 */
93#define CONFIG_SMSTP7_ENA 0x00080000
94
95#endif /* __SILK_H */