]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-arm.texi
Update year range in copyright notice of binutils files
[thirdparty/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
250d07de 1@c Copyright (C) 1996-2021 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
a05a5b64 35@cindex @code{-mcpu=} command-line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
ed5491b9 122@code{cortex-a17},
6735952f 123@code{cortex-a32},
43cdc0a8 124@code{cortex-a35},
4469186b 125@code{cortex-a53},
15a7695f 126@code{cortex-a55},
4469186b
KT
127@code{cortex-a57},
128@code{cortex-a72},
362a3eba 129@code{cortex-a73},
15a7695f 130@code{cortex-a75},
7ebd1359 131@code{cortex-a76},
0535e5d7
DZ
132@code{cortex-a76ae},
133@code{cortex-a77},
42c36b73
PW
134@code{cortex-a78},
135@code{cortex-a78ae},
1bbda94f 136@code{cortex-a78c},
ef8df4ca 137@code{ares},
62b3e311 138@code{cortex-r4},
307c948d 139@code{cortex-r4f},
70a8bc5b 140@code{cortex-r5},
141@code{cortex-r7},
5f474010 142@code{cortex-r8},
0cda1e19 143@code{cortex-r52},
0535e5d7 144@code{cortex-m35p},
b19ea8d2 145@code{cortex-m33},
ce1b0a45 146@code{cortex-m23},
a715796b 147@code{cortex-m7},
7ef07ba0 148@code{cortex-m4},
62b3e311 149@code{cortex-m3},
5b19eaba
NC
150@code{cortex-m1},
151@code{cortex-m0},
ce32bd10 152@code{cortex-m0plus},
394e9bf6 153@code{cortex-x1},
246496bb 154@code{exynos-m1},
ea0d6bb9
PT
155@code{marvell-pj4},
156@code{marvell-whitney},
83f43c83 157@code{neoverse-n1},
f3034e25 158@code{neoverse-n2},
6eee0315 159@code{neoverse-v1},
ea0d6bb9
PT
160@code{xgene1},
161@code{xgene2},
03b1477f
RE
162@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
163@code{i80200} (Intel XScale processor)
334fe02b 164@code{iwmmxt} (Intel XScale processor with Wireless MMX technology coprocessor)
03b1477f 165and
34bca508 166@code{xscale}.
03b1477f
RE
167The special name @code{all} may be used to allow the
168assembler to accept instructions valid for any ARM processor.
169
34bca508
L
170In addition to the basic instruction set, the assembler can be told to
171accept various extension mnemonics that extend the processor using the
03b1477f 172co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 173is equivalent to specifying @code{-mcpu=ep9312}.
69133863 174
34bca508 175Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
176extensions should be specified in ascending alphabetical order.
177
34bca508 178Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
179documented in the list of extensions below.
180
34bca508
L
181Extension mnemonics may also be removed from those the assembler accepts.
182This is done be prepending @code{no} to the option that adds the extension.
183Extensions that are removed should be listed after all extensions which have
184been added, again in ascending alphabetical order. For example,
69133863
MGD
185@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
186
187
eea54501 188The following extensions are currently supported:
aab2c27d 189@code{bf16} (BFloat16 extensions for v8.6-A architecture),
616ce08e 190@code{i8mm} (Int8 Matrix Multiply extensions for v8.6-A architecture),
ea0d6bb9 191@code{crc}
bca38921 192@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
c604a79a 193@code{dotprod} (Dot Product Extensions for v8.2-A architecture, implies @code{fp+simd}),
bca38921 194@code{fp} (Floating Point Extensions for v8-A architecture),
01f48020
TC
195@code{fp16} (FP16 Extensions for v8.2-A architecture, implies @code{fp}),
196@code{fp16fml} (FP16 Floating Point Multiplication Variant Extensions for v8.2-A architecture, implies @code{fp16}),
bca38921 197@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
198@code{iwmmxt},
199@code{iwmmxt2},
ea0d6bb9 200@code{xscale},
69133863 201@code{maverick},
ea0d6bb9
PT
202@code{mp} (Multiprocessing Extensions for v7-A and v7-R
203architectures),
b2a5fbdc 204@code{os} (Operating System for v6M architecture),
dad0c3bf
SD
205@code{predres} (Execution and Data Prediction Restriction Instruction for
206v8-A architectures, added by default from v8.5-A),
7fadb25d
SD
207@code{sb} (Speculation Barrier Instruction for v8-A architectures, added by
208default from v8.5-A),
f4c65163 209@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 210@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 211@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 212@code{idiv}),
33eaf5de 213@code{pan} (Privileged Access Never Extensions for v8-A architecture),
4d1464f2
MW
214@code{ras} (Reliability, Availability and Serviceability extensions
215for v8-A architecture),
d6b4b13e
MW
216@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
217@code{simd})
03b1477f 218and
69133863 219@code{xscale}.
03b1477f 220
a05a5b64 221@cindex @code{-march=} command-line option, ARM
92081f48 222@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
223This option specifies the target architecture. The assembler will issue
224an error message if an attempt is made to assemble an instruction which
34bca508
L
225will not execute on the target architecture. The following architecture
226names are recognized:
03b1477f
RE
227@code{armv1},
228@code{armv2},
229@code{armv2a},
230@code{armv2s},
231@code{armv3},
232@code{armv3m},
233@code{armv4},
234@code{armv4xm},
235@code{armv4t},
236@code{armv4txm},
237@code{armv5},
238@code{armv5t},
239@code{armv5txm},
240@code{armv5te},
09d92015 241@code{armv5texp},
c5f98204 242@code{armv6},
1ddd7f43 243@code{armv6j},
0dd132b6
NC
244@code{armv6k},
245@code{armv6z},
f33026a9 246@code{armv6kz},
b2a5fbdc
MGD
247@code{armv6-m},
248@code{armv6s-m},
62b3e311 249@code{armv7},
c450d570 250@code{armv7-a},
c9fb6e58 251@code{armv7ve},
c450d570
PB
252@code{armv7-r},
253@code{armv7-m},
9e3c6df6 254@code{armv7e-m},
bca38921 255@code{armv8-a},
a5932920 256@code{armv8.1-a},
56a1b672 257@code{armv8.2-a},
a12fd8e1 258@code{armv8.3-a},
ced40572 259@code{armv8-r},
dec41383 260@code{armv8.4-a},
23f233a5 261@code{armv8.5-a},
34ef62f4
AV
262@code{armv8-m.base},
263@code{armv8-m.main},
e0991585 264@code{armv8.1-m.main},
aab2c27d 265@code{armv8.6-a},
34ef62f4 266@code{iwmmxt},
ea0d6bb9 267@code{iwmmxt2}
03b1477f
RE
268and
269@code{xscale}.
270If both @code{-mcpu} and
271@code{-march} are specified, the assembler will use
272the setting for @code{-mcpu}.
273
34ef62f4
AV
274The architecture option can be extended with a set extension options. These
275extensions are context sensitive, i.e. the same extension may mean different
276things when used with different architectures. When used together with a
277@code{-mfpu} option, the union of both feature enablement is taken.
278See their availability and meaning below:
279
280For @code{armv5te}, @code{armv5texp}, @code{armv5tej}, @code{armv6}, @code{armv6j}, @code{armv6k}, @code{armv6z}, @code{armv6kz}, @code{armv6zk}, @code{armv6t2}, @code{armv6kt2} and @code{armv6zt2}:
281
282@code{+fp}: Enables VFPv2 instructions.
283@code{+nofp}: Disables all FPU instrunctions.
284
285For @code{armv7}:
286
287@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
288@code{+nofp}: Disables all FPU instructions.
289
290For @code{armv7-a}:
291
292@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
293@code{+vfpv3-d16}: Alias for @code{+fp}.
294@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
295@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
296conversion instructions and 16 double-word registers.
297@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
298instructions and 32 double-word registers.
299@code{+vfpv4-d16}: Enables VFPv4 instructions with 16 double-word registers.
300@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
301@code{+simd}: Enables VFPv3 and NEONv1 instructions with 32 double-word
302registers.
303@code{+neon}: Alias for @code{+simd}.
304@code{+neon-vfpv3}: Alias for @code{+simd}.
305@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
306NEONv1 instructions with 32 double-word registers.
307@code{+neon-vfpv4}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
308double-word registers.
309@code{+mp}: Enables Multiprocessing Extensions.
310@code{+sec}: Enables Security Extensions.
311@code{+nofp}: Disables all FPU and NEON instructions.
312@code{+nosimd}: Disables all NEON instructions.
313
314For @code{armv7ve}:
315
316@code{+fp}: Enables VFPv4 instructions with 16 double-word registers.
317@code{+vfpv4-d16}: Alias for @code{+fp}.
318@code{+vfpv3-d16}: Enables VFPv3 instructions with 16 double-word registers.
319@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
320@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
321conversion instructions and 16 double-word registers.
322@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
323instructions and 32 double-word registers.
324@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
325@code{+simd}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
326double-word registers.
327@code{+neon-vfpv4}: Alias for @code{+simd}.
328@code{+neon}: Enables VFPv3 and NEONv1 instructions with 32 double-word
329registers.
330@code{+neon-vfpv3}: Alias for @code{+neon}.
331@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
332NEONv1 instructions with 32 double-word registers.
333double-word registers.
334@code{+nofp}: Disables all FPU and NEON instructions.
335@code{+nosimd}: Disables all NEON instructions.
336
337For @code{armv7-r}:
338
339@code{+fp.sp}: Enables single-precision only VFPv3 instructions with 16
340double-word registers.
341@code{+vfpv3xd}: Alias for @code{+fp.sp}.
342@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
343@code{+vfpv3-d16}: Alias for @code{+fp}.
344@code{+vfpv3xd-fp16}: Enables single-precision only VFPv3 and half
345floating-point conversion instructions with 16 double-word registers.
346@code{+vfpv3-d16-fp16}: Enables VFPv3 and half precision floating-point
347conversion instructions with 16 double-word registers.
348@code{+idiv}: Enables integer division instructions in ARM mode.
349@code{+nofp}: Disables all FPU instructions.
350
351For @code{armv7e-m}:
352
353@code{+fp}: Enables single-precision only VFPv4 instructions with 16
354double-word registers.
355@code{+vfpvf4-sp-d16}: Alias for @code{+fp}.
356@code{+fpv5}: Enables single-precision only VFPv5 instructions with 16
357double-word registers.
358@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
359@code{+fpv5-d16"}: Alias for @code{+fp.dp}.
360@code{+nofp}: Disables all FPU instructions.
361
362For @code{armv8-m.main}:
363
364@code{+dsp}: Enables DSP Extension.
365@code{+fp}: Enables single-precision only VFPv5 instructions with 16
366double-word registers.
367@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
4934a27c
MM
368@code{+cdecp0} (CDE extensions for v8-m architecture with coprocessor 0),
369@code{+cdecp1} (CDE extensions for v8-m architecture with coprocessor 1),
370@code{+cdecp2} (CDE extensions for v8-m architecture with coprocessor 2),
371@code{+cdecp3} (CDE extensions for v8-m architecture with coprocessor 3),
372@code{+cdecp4} (CDE extensions for v8-m architecture with coprocessor 4),
373@code{+cdecp5} (CDE extensions for v8-m architecture with coprocessor 5),
374@code{+cdecp6} (CDE extensions for v8-m architecture with coprocessor 6),
375@code{+cdecp7} (CDE extensions for v8-m architecture with coprocessor 7),
34ef62f4
AV
376@code{+nofp}: Disables all FPU instructions.
377@code{+nodsp}: Disables DSP Extension.
378
e0991585
AV
379For @code{armv8.1-m.main}:
380
381@code{+dsp}: Enables DSP Extension.
382@code{+fp}: Enables single and half precision scalar Floating Point Extensions
383for Armv8.1-M Mainline with 16 double-word registers.
384@code{+fp.dp}: Enables double precision scalar Floating Point Extensions for
385Armv8.1-M Mainline, implies @code{+fp}.
a7ad558c
AV
386@code{+mve}: Enables integer only M-profile Vector Extension for
387Armv8.1-M Mainline, implies @code{+dsp}.
388@code{+mve.fp}: Enables Floating Point M-profile Vector Extension for
389Armv8.1-M Mainline, implies @code{+mve} and @code{+fp}.
e0991585
AV
390@code{+nofp}: Disables all FPU instructions.
391@code{+nodsp}: Disables DSP Extension.
a7ad558c 392@code{+nomve}: Disables all M-profile Vector Extensions.
e0991585 393
34ef62f4
AV
394For @code{armv8-a}:
395
396@code{+crc}: Enables CRC32 Extension.
397@code{+simd}: Enables VFP and NEON for Armv8-A.
398@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
399@code{+simd}.
400@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
401@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
402for Armv8-A.
403@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
404@code{+nocrypto}: Disables Cryptography Extensions.
405
406For @code{armv8.1-a}:
407
408@code{+simd}: Enables VFP and NEON for Armv8.1-A.
409@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
410@code{+simd}.
411@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
412@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
413for Armv8-A.
414@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
415@code{+nocrypto}: Disables Cryptography Extensions.
416
417For @code{armv8.2-a} and @code{armv8.3-a}:
418
419@code{+simd}: Enables VFP and NEON for Armv8.1-A.
420@code{+fp16}: Enables FP16 Extension for Armv8.2-A, implies @code{+simd}.
421@code{+fp16fml}: Enables FP16 Floating Point Multiplication Variant Extensions
422for Armv8.2-A, implies @code{+fp16}.
423@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
424@code{+simd}.
425@code{+dotprod}: Enables Dot Product Extensions for Armv8.2-A, implies
426@code{+simd}.
427@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
428@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
429for Armv8-A.
430@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
431@code{+nocrypto}: Disables Cryptography Extensions.
432
433For @code{armv8.4-a}:
434
435@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
436Armv8.2-A.
437@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
438Variant Extensions for Armv8.2-A, implies @code{+simd}.
439@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
440@code{+simd}.
441@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
442@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
443for Armv8-A.
444@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
445@code{+nocryptp}: Disables Cryptography Extensions.
446
447For @code{armv8.5-a}:
448
449@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
450Armv8.2-A.
451@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
452Variant Extensions for Armv8.2-A, implies @code{+simd}.
453@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
454@code{+simd}.
455@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
456@code{+nocryptp}: Disables Cryptography Extensions.
457
03b1477f 458
a05a5b64 459@cindex @code{-mfpu=} command-line option, ARM
03b1477f
RE
460@item -mfpu=@var{floating-point-format}
461
462This option specifies the floating point format to assemble for. The
463assembler will issue an error message if an attempt is made to assemble
34bca508 464an instruction which will not execute on the target floating point unit.
03b1477f
RE
465The following format options are recognized:
466@code{softfpa},
467@code{fpe},
bc89618b
RE
468@code{fpe2},
469@code{fpe3},
03b1477f
RE
470@code{fpa},
471@code{fpa10},
472@code{fpa11},
473@code{arm7500fe},
474@code{softvfp},
475@code{softvfp+vfp},
476@code{vfp},
477@code{vfp10},
478@code{vfp10-r0},
479@code{vfp9},
480@code{vfpxd},
62f3b8c8
PB
481@code{vfpv2},
482@code{vfpv3},
483@code{vfpv3-fp16},
484@code{vfpv3-d16},
485@code{vfpv3-d16-fp16},
486@code{vfpv3xd},
487@code{vfpv3xd-d16},
488@code{vfpv4},
489@code{vfpv4-d16},
f0cd0667 490@code{fpv4-sp-d16},
a715796b
TG
491@code{fpv5-sp-d16},
492@code{fpv5-d16},
bca38921 493@code{fp-armv8},
09d92015
MM
494@code{arm1020t},
495@code{arm1020e},
b1cc4aeb 496@code{arm1136jf-s},
62f3b8c8
PB
497@code{maverick},
498@code{neon},
d5e0ba9c
RE
499@code{neon-vfpv3},
500@code{neon-fp16},
bca38921
MGD
501@code{neon-vfpv4},
502@code{neon-fp-armv8},
081e4c7d
MW
503@code{crypto-neon-fp-armv8},
504@code{neon-fp-armv8.1}
d6b4b13e 505and
081e4c7d 506@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
507
508In addition to determining which instructions are assembled, this option
509also affects the way in which the @code{.double} assembler directive behaves
510when assembling little-endian code.
511
34bca508 512The default is dependent on the processor selected. For Architecture 5 or
d5e0ba9c 513later, the default is to assemble for VFP instructions; for earlier
03b1477f 514architectures the default is to assemble for FPA instructions.
adcf07e6 515
5312fe52
BW
516@cindex @code{-mfp16-format=} command-line option
517@item -mfp16-format=@var{format}
518This option specifies the half-precision floating point format to use
519when assembling floating point numbers emitted by the @code{.float16}
520directive.
521The following format options are recognized:
522@code{ieee},
523@code{alternative}.
524If @code{ieee} is specified then the IEEE 754-2008 half-precision floating
525point format is used, if @code{alternative} is specified then the Arm
526alternative half-precision format is used. If this option is set on the
527command line then the format is fixed and cannot be changed with
528the @code{float16_format} directive. If this value is not set then
529the IEEE 754-2008 format is used until the format is explicitly set with
530the @code{float16_format} directive.
531
a05a5b64 532@cindex @code{-mthumb} command-line option, ARM
252b5132 533@item -mthumb
03b1477f 534This option specifies that the assembler should start assembling Thumb
34bca508 535instructions; that is, it should behave as though the file starts with a
03b1477f 536@code{.code 16} directive.
adcf07e6 537
a05a5b64 538@cindex @code{-mthumb-interwork} command-line option, ARM
252b5132
RH
539@item -mthumb-interwork
540This option specifies that the output generated by the assembler should
fc6141f0
NC
541be marked as supporting interworking. It also affects the behaviour
542of the @code{ADR} and @code{ADRL} pseudo opcodes.
adcf07e6 543
a05a5b64 544@cindex @code{-mimplicit-it} command-line option, ARM
52970753
NC
545@item -mimplicit-it=never
546@itemx -mimplicit-it=always
547@itemx -mimplicit-it=arm
548@itemx -mimplicit-it=thumb
549The @code{-mimplicit-it} option controls the behavior of the assembler when
550conditional instructions are not enclosed in IT blocks.
551There are four possible behaviors.
552If @code{never} is specified, such constructs cause a warning in ARM
553code and an error in Thumb-2 code.
554If @code{always} is specified, such constructs are accepted in both
555ARM and Thumb-2 code, where the IT instruction is added implicitly.
556If @code{arm} is specified, such constructs are accepted in ARM code
557and cause an error in Thumb-2 code.
558If @code{thumb} is specified, such constructs cause a warning in ARM
559code and are accepted in Thumb-2 code. If you omit this option, the
560behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 561
a05a5b64
TP
562@cindex @code{-mapcs-26} command-line option, ARM
563@cindex @code{-mapcs-32} command-line option, ARM
5a5829dd
NS
564@item -mapcs-26
565@itemx -mapcs-32
566These options specify that the output generated by the assembler should
252b5132
RH
567be marked as supporting the indicated version of the Arm Procedure.
568Calling Standard.
adcf07e6 569
a05a5b64 570@cindex @code{-matpcs} command-line option, ARM
077b8428 571@item -matpcs
34bca508 572This option specifies that the output generated by the assembler should
077b8428
NC
573be marked as supporting the Arm/Thumb Procedure Calling Standard. If
574enabled this option will cause the assembler to create an empty
575debugging section in the object file called .arm.atpcs. Debuggers can
576use this to determine the ABI being used by.
577
a05a5b64 578@cindex @code{-mapcs-float} command-line option, ARM
252b5132 579@item -mapcs-float
1be59579 580This indicates the floating point variant of the APCS should be
252b5132 581used. In this variant floating point arguments are passed in FP
550262c4 582registers rather than integer registers.
adcf07e6 583
a05a5b64 584@cindex @code{-mapcs-reentrant} command-line option, ARM
252b5132
RH
585@item -mapcs-reentrant
586This indicates that the reentrant variant of the APCS should be used.
587This variant supports position independent code.
adcf07e6 588
a05a5b64 589@cindex @code{-mfloat-abi=} command-line option, ARM
33a392fb
PB
590@item -mfloat-abi=@var{abi}
591This option specifies that the output generated by the assembler should be
592marked as using specified floating point ABI.
593The following values are recognized:
594@code{soft},
595@code{softfp}
596and
597@code{hard}.
598
a05a5b64 599@cindex @code{-eabi=} command-line option, ARM
d507cf36
PB
600@item -meabi=@var{ver}
601This option specifies which EABI version the produced object files should
602conform to.
b45619c0 603The following values are recognized:
3a4a14e9
PB
604@code{gnu},
605@code{4}
d507cf36 606and
3a4a14e9 607@code{5}.
d507cf36 608
a05a5b64 609@cindex @code{-EB} command-line option, ARM
252b5132
RH
610@item -EB
611This option specifies that the output generated by the assembler should
612be marked as being encoded for a big-endian processor.
adcf07e6 613
080bb7bb
NC
614Note: If a program is being built for a system with big-endian data
615and little-endian instructions then it should be assembled with the
616@option{-EB} option, (all of it, code and data) and then linked with
617the @option{--be8} option. This will reverse the endianness of the
618instructions back to little-endian, but leave the data as big-endian.
619
a05a5b64 620@cindex @code{-EL} command-line option, ARM
252b5132
RH
621@item -EL
622This option specifies that the output generated by the assembler should
623be marked as being encoded for a little-endian processor.
adcf07e6 624
a05a5b64 625@cindex @code{-k} command-line option, ARM
252b5132
RH
626@cindex PIC code generation for ARM
627@item -k
a349d9dd
PB
628This option specifies that the output of the assembler should be marked
629as position-independent code (PIC).
adcf07e6 630
a05a5b64 631@cindex @code{--fix-v4bx} command-line option, ARM
845b51d6
PB
632@item --fix-v4bx
633Allow @code{BX} instructions in ARMv4 code. This is intended for use with
634the linker option of the same name.
635
a05a5b64 636@cindex @code{-mwarn-deprecated} command-line option, ARM
278df34e
NS
637@item -mwarn-deprecated
638@itemx -mno-warn-deprecated
639Enable or disable warnings about using deprecated options or
640features. The default is to warn.
641
a05a5b64 642@cindex @code{-mccs} command-line option, ARM
2e6976a8
DG
643@item -mccs
644Turns on CodeComposer Studio assembly syntax compatibility mode.
645
a05a5b64 646@cindex @code{-mwarn-syms} command-line option, ARM
8b2d793c
NC
647@item -mwarn-syms
648@itemx -mno-warn-syms
649Enable or disable warnings about symbols that match the names of ARM
650instructions. The default is to warn.
651
252b5132
RH
652@end table
653
654
655@node ARM Syntax
656@section Syntax
657@menu
cab7e4d9 658* ARM-Instruction-Set:: Instruction Set
252b5132
RH
659* ARM-Chars:: Special Characters
660* ARM-Regs:: Register Names
b6895b4f 661* ARM-Relocations:: Relocations
99f1a7a7 662* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
663@end menu
664
cab7e4d9
NC
665@node ARM-Instruction-Set
666@subsection Instruction Set Syntax
667Two slightly different syntaxes are support for ARM and THUMB
668instructions. The default, @code{divided}, uses the old style where
669ARM and THUMB instructions had their own, separate syntaxes. The new,
670@code{unified} syntax, which can be selected via the @code{.syntax}
671directive, and has the following main features:
672
9e6f3811
AS
673@itemize @bullet
674@item
cab7e4d9
NC
675Immediate operands do not require a @code{#} prefix.
676
9e6f3811 677@item
cab7e4d9
NC
678The @code{IT} instruction may appear, and if it does it is validated
679against subsequent conditional affixes. In ARM mode it does not
680generate machine code, in THUMB mode it does.
681
9e6f3811 682@item
cab7e4d9
NC
683For ARM instructions the conditional affixes always appear at the end
684of the instruction. For THUMB instructions conditional affixes can be
685used, but only inside the scope of an @code{IT} instruction.
686
9e6f3811 687@item
cab7e4d9
NC
688All of the instructions new to the V6T2 architecture (and later) are
689available. (Only a few such instructions can be written in the
690@code{divided} syntax).
691
9e6f3811 692@item
cab7e4d9
NC
693The @code{.N} and @code{.W} suffixes are recognized and honored.
694
9e6f3811 695@item
cab7e4d9
NC
696All instructions set the flags if and only if they have an @code{s}
697affix.
9e6f3811 698@end itemize
cab7e4d9 699
252b5132
RH
700@node ARM-Chars
701@subsection Special Characters
702
703@cindex line comment character, ARM
704@cindex ARM line comment character
7c31ae13
NC
705The presence of a @samp{@@} anywhere on a line indicates the start of
706a comment that extends to the end of that line.
707
708If a @samp{#} appears as the first character of a line then the whole
709line is treated as a comment, but in this case the line could also be
710a logical line number directive (@pxref{Comments}) or a preprocessor
711control command (@pxref{Preprocessing}).
550262c4
NC
712
713@cindex line separator, ARM
714@cindex statement separator, ARM
715@cindex ARM line separator
a349d9dd
PB
716The @samp{;} character can be used instead of a newline to separate
717statements.
550262c4
NC
718
719@cindex immediate character, ARM
720@cindex ARM immediate character
721Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
722
723@cindex identifiers, ARM
724@cindex ARM identifiers
725*TODO* Explain about /data modifier on symbols.
726
727@node ARM-Regs
728@subsection Register Names
729
730@cindex ARM register names
731@cindex register names, ARM
732*TODO* Explain about ARM register naming, and the predefined names.
733
b6895b4f
PB
734@node ARM-Relocations
735@subsection ARM relocation generation
736
737@cindex data relocations, ARM
738@cindex ARM data relocations
739Specific data relocations can be generated by putting the relocation name
740in parentheses after the symbol name. For example:
741
742@smallexample
743 .word foo(TARGET1)
744@end smallexample
745
746This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
747@var{foo}.
748The following relocations are supported:
749@code{GOT},
750@code{GOTOFF},
751@code{TARGET1},
752@code{TARGET2},
753@code{SBREL},
754@code{TLSGD},
755@code{TLSLDM},
756@code{TLSLDO},
0855e32b
NS
757@code{TLSDESC},
758@code{TLSCALL},
b43420e6
NC
759@code{GOTTPOFF},
760@code{GOT_PREL}
b6895b4f
PB
761and
762@code{TPOFF}.
763
764For compatibility with older toolchains the assembler also accepts
3da1d841
NC
765@code{(PLT)} after branch targets. On legacy targets this will
766generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
767targets it will encode either the @samp{R_ARM_CALL} or
768@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
769
770@cindex MOVW and MOVT relocations, ARM
771Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
772by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 773respectively. For example to load the 32-bit address of foo into r0:
252b5132 774
b6895b4f
PB
775@smallexample
776 MOVW r0, #:lower16:foo
777 MOVT r0, #:upper16:foo
778@end smallexample
252b5132 779
72d98d16
MG
780Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
781@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
782generated by prefixing the value with @samp{#:lower0_7:#},
783@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
784respectively. For example to load the 32-bit address of foo into r0:
785
786@smallexample
787 MOVS r0, #:upper8_15:#foo
788 LSLS r0, r0, #8
789 ADDS r0, #:upper0_7:#foo
790 LSLS r0, r0, #8
791 ADDS r0, #:lower8_15:#foo
792 LSLS r0, r0, #8
793 ADDS r0, #:lower0_7:#foo
794@end smallexample
795
ba724cfc
NC
796@node ARM-Neon-Alignment
797@subsection NEON Alignment Specifiers
798
799@cindex alignment for NEON instructions
800Some NEON load/store instructions allow an optional address
801alignment qualifier.
802The ARM documentation specifies that this is indicated by
803@samp{@@ @var{align}}. However GAS already interprets
804the @samp{@@} character as a "line comment" start,
805so @samp{: @var{align}} is used instead. For example:
806
807@smallexample
808 vld1.8 @{q0@}, [r0, :128]
809@end smallexample
810
811@node ARM Floating Point
812@section Floating Point
813
814@cindex floating point, ARM (@sc{ieee})
815@cindex ARM floating point (@sc{ieee})
816The ARM family uses @sc{ieee} floating-point numbers.
817
252b5132
RH
818@node ARM Directives
819@section ARM Machine Directives
820
821@cindex machine directives, ARM
822@cindex ARM machine directives
823@table @code
824
4a6bc624
NS
825@c AAAAAAAAAAAAAAAAAAAAAAAAA
826
2b841ec2 827@ifclear ELF
4a6bc624
NS
828@cindex @code{.2byte} directive, ARM
829@cindex @code{.4byte} directive, ARM
830@cindex @code{.8byte} directive, ARM
831@item .2byte @var{expression} [, @var{expression}]*
832@itemx .4byte @var{expression} [, @var{expression}]*
833@itemx .8byte @var{expression} [, @var{expression}]*
834These directives write 2, 4 or 8 byte values to the output section.
2b841ec2 835@end ifclear
4a6bc624
NS
836
837@cindex @code{.align} directive, ARM
adcf07e6
NC
838@item .align @var{expression} [, @var{expression}]
839This is the generic @var{.align} directive. For the ARM however if the
840first argument is zero (ie no alignment is needed) the assembler will
841behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 842boundary). This is for compatibility with ARM's own assembler.
adcf07e6 843
4a6bc624
NS
844@cindex @code{.arch} directive, ARM
845@item .arch @var{name}
846Select the target architecture. Valid values for @var{name} are the same as
54691107
TP
847for the @option{-march} command-line option without the instruction set
848extension.
252b5132 849
34bca508 850Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
851extensions.
852
853@cindex @code{.arch_extension} directive, ARM
854@item .arch_extension @var{name}
34bca508
L
855Add or remove an architecture extension to the target architecture. Valid
856values for @var{name} are the same as those accepted as architectural
a05a5b64 857extensions by the @option{-mcpu} and @option{-march} command-line options.
69133863
MGD
858
859@code{.arch_extension} may be used multiple times to add or remove extensions
860incrementally to the architecture being compiled for.
861
4a6bc624
NS
862@cindex @code{.arm} directive, ARM
863@item .arm
864This performs the same action as @var{.code 32}.
252b5132 865
4a6bc624 866@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 867
4a6bc624
NS
868@cindex @code{.bss} directive, ARM
869@item .bss
870This directive switches to the @code{.bss} section.
0bbf2aa4 871
4a6bc624
NS
872@c CCCCCCCCCCCCCCCCCCCCCCCCCC
873
874@cindex @code{.cantunwind} directive, ARM
875@item .cantunwind
876Prevents unwinding through the current function. No personality routine
877or exception table data is required or permitted.
878
879@cindex @code{.code} directive, ARM
880@item .code @code{[16|32]}
881This directive selects the instruction set being generated. The value 16
882selects Thumb, with the value 32 selecting ARM.
883
884@cindex @code{.cpu} directive, ARM
885@item .cpu @var{name}
886Select the target processor. Valid values for @var{name} are the same as
54691107
TP
887for the @option{-mcpu} command-line option without the instruction set
888extension.
4a6bc624 889
34bca508 890Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
891extensions.
892
4a6bc624
NS
893@c DDDDDDDDDDDDDDDDDDDDDDDDDD
894
895@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 896@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 897@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
898
899The @code{dn} and @code{qn} directives are used to create typed
900and/or indexed register aliases for use in Advanced SIMD Extension
901(Neon) instructions. The former should be used to create aliases
902of double-precision registers, and the latter to create aliases of
903quad-precision registers.
904
905If these directives are used to create typed aliases, those aliases can
906be used in Neon instructions instead of writing types after the mnemonic
907or after each operand. For example:
908
909@smallexample
910 x .dn d2.f32
911 y .dn d3.f32
912 z .dn d4.f32[1]
913 vmul x,y,z
914@end smallexample
915
916This is equivalent to writing the following:
917
918@smallexample
919 vmul.f32 d2,d3,d4[1]
920@end smallexample
921
922Aliases created using @code{dn} or @code{qn} can be destroyed using
923@code{unreq}.
924
4a6bc624 925@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 926
4a6bc624
NS
927@cindex @code{.eabi_attribute} directive, ARM
928@item .eabi_attribute @var{tag}, @var{value}
929Set the EABI object attribute @var{tag} to @var{value}.
252b5132 930
4a6bc624
NS
931The @var{tag} is either an attribute number, or one of the following:
932@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
933@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 934@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
a7ad558c 935@code{Tag_Advanced_SIMD_arch}, @code{Tag_MVE_arch}, @code{Tag_PCS_config},
4a6bc624
NS
936@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
937@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
938@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
939@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
940@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 941@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
942@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
943@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
944@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
945@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 946@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 947@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
948@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
949@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 950@code{Tag_Virtualization_use}
4a6bc624
NS
951
952The @var{value} is either a @code{number}, @code{"string"}, or
953@code{number, "string"} depending on the tag.
954
75375b3e 955Note - the following legacy values are also accepted by @var{tag}:
34bca508 956@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
957@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
958
4a6bc624
NS
959@cindex @code{.even} directive, ARM
960@item .even
961This directive aligns to an even-numbered address.
962
963@cindex @code{.extend} directive, ARM
964@cindex @code{.ldouble} directive, ARM
965@item .extend @var{expression} [, @var{expression}]*
966@itemx .ldouble @var{expression} [, @var{expression}]*
967These directives write 12byte long double floating-point values to the
968output section. These are not compatible with current ARM processors
969or ABIs.
970
971@c FFFFFFFFFFFFFFFFFFFFFFFFFF
972
5312fe52
BW
973@cindex @code{.float16} directive, ARM
974@item .float16 @var{value [,...,value_n]}
975Place the half precision floating point representation of one or more
976floating-point values into the current section. The exact format of the
977encoding is specified by @code{.float16_format}. If the format has not
978been explicitly set yet (either via the @code{.float16_format} directive or
979the command line option) then the IEEE 754-2008 format is used.
980
981@cindex @code{.float16_format} directive, ARM
982@item .float16_format @var{format}
983Set the format to use when encoding float16 values emitted by
984the @code{.float16} directive.
985Once the format has been set it cannot be changed.
986@code{format} should be one of the following: @code{ieee} (encode in
987the IEEE 754-2008 half precision format) or @code{alternative} (encode in
988the Arm alternative half precision format).
989
4a6bc624
NS
990@anchor{arm_fnend}
991@cindex @code{.fnend} directive, ARM
992@item .fnend
993Marks the end of a function with an unwind table entry. The unwind index
994table entry is created when this directive is processed.
252b5132 995
4a6bc624
NS
996If no personality routine has been specified then standard personality
997routine 0 or 1 will be used, depending on the number of unwind opcodes
998required.
999
1000@anchor{arm_fnstart}
1001@cindex @code{.fnstart} directive, ARM
1002@item .fnstart
1003Marks the start of a function with an unwind table entry.
1004
1005@cindex @code{.force_thumb} directive, ARM
252b5132
RH
1006@item .force_thumb
1007This directive forces the selection of Thumb instructions, even if the
1008target processor does not support those instructions
1009
4a6bc624
NS
1010@cindex @code{.fpu} directive, ARM
1011@item .fpu @var{name}
1012Select the floating-point unit to assemble for. Valid values for @var{name}
a05a5b64 1013are the same as for the @option{-mfpu} command-line option.
252b5132 1014
4a6bc624
NS
1015@c GGGGGGGGGGGGGGGGGGGGGGGGGG
1016@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 1017
4a6bc624
NS
1018@cindex @code{.handlerdata} directive, ARM
1019@item .handlerdata
1020Marks the end of the current function, and the start of the exception table
1021entry for that function. Anything between this directive and the
1022@code{.fnend} directive will be added to the exception table entry.
1023
1024Must be preceded by a @code{.personality} or @code{.personalityindex}
1025directive.
1026
1027@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
1028
1029@cindex @code{.inst} directive, ARM
1030@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
1031@itemx .inst.n @var{opcode} [ , @dots{} ]
1032@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
1033Generates the instruction corresponding to the numerical value @var{opcode}.
1034@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
1035specified explicitly, overriding the normal encoding rules.
1036
4a6bc624
NS
1037@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
1038@c KKKKKKKKKKKKKKKKKKKKKKKKKK
1039@c LLLLLLLLLLLLLLLLLLLLLLLLLL
1040
1041@item .ldouble @var{expression} [, @var{expression}]*
1042See @code{.extend}.
5395a469 1043
252b5132
RH
1044@cindex @code{.ltorg} directive, ARM
1045@item .ltorg
1046This directive causes the current contents of the literal pool to be
1047dumped into the current section (which is assumed to be the .text
1048section) at the current location (aligned to a word boundary).
3d0c9500
NC
1049@code{GAS} maintains a separate literal pool for each section and each
1050sub-section. The @code{.ltorg} directive will only affect the literal
1051pool of the current section and sub-section. At the end of assembly
1052all remaining, un-empty literal pools will automatically be dumped.
1053
1054Note - older versions of @code{GAS} would dump the current literal
1055pool any time a section change occurred. This is no longer done, since
1056it prevents accurate control of the placement of literal pools.
252b5132 1057
4a6bc624 1058@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 1059
4a6bc624
NS
1060@cindex @code{.movsp} directive, ARM
1061@item .movsp @var{reg} [, #@var{offset}]
1062Tell the unwinder that @var{reg} contains an offset from the current
1063stack pointer. If @var{offset} is not specified then it is assumed to be
1064zero.
7ed4c4c5 1065
4a6bc624
NS
1066@c NNNNNNNNNNNNNNNNNNNNNNNNNN
1067@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 1068
4a6bc624
NS
1069@cindex @code{.object_arch} directive, ARM
1070@item .object_arch @var{name}
1071Override the architecture recorded in the EABI object attribute section.
1072Valid values for @var{name} are the same as for the @code{.arch} directive.
1073Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 1074
4a6bc624
NS
1075@c PPPPPPPPPPPPPPPPPPPPPPPPPP
1076
1077@cindex @code{.packed} directive, ARM
1078@item .packed @var{expression} [, @var{expression}]*
1079This directive writes 12-byte packed floating-point values to the
1080output section. These are not compatible with current ARM processors
1081or ABIs.
1082
ea4cff4f 1083@anchor{arm_pad}
4a6bc624
NS
1084@cindex @code{.pad} directive, ARM
1085@item .pad #@var{count}
1086Generate unwinder annotations for a stack adjustment of @var{count} bytes.
1087A positive value indicates the function prologue allocated stack space by
1088decrementing the stack pointer.
7ed4c4c5
NC
1089
1090@cindex @code{.personality} directive, ARM
1091@item .personality @var{name}
1092Sets the personality routine for the current function to @var{name}.
1093
1094@cindex @code{.personalityindex} directive, ARM
1095@item .personalityindex @var{index}
1096Sets the personality routine for the current function to the EABI standard
1097routine number @var{index}
1098
4a6bc624
NS
1099@cindex @code{.pool} directive, ARM
1100@item .pool
1101This is a synonym for .ltorg.
7ed4c4c5 1102
4a6bc624
NS
1103@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
1104@c RRRRRRRRRRRRRRRRRRRRRRRRRR
1105
1106@cindex @code{.req} directive, ARM
1107@item @var{name} .req @var{register name}
1108This creates an alias for @var{register name} called @var{name}. For
1109example:
1110
1111@smallexample
1112 foo .req r0
1113@end smallexample
1114
1115@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 1116
7da4f750 1117@anchor{arm_save}
7ed4c4c5
NC
1118@cindex @code{.save} directive, ARM
1119@item .save @var{reglist}
1120Generate unwinder annotations to restore the registers in @var{reglist}.
1121The format of @var{reglist} is the same as the corresponding store-multiple
1122instruction.
1123
1124@smallexample
1125@exdent @emph{core registers}
1126 .save @{r4, r5, r6, lr@}
1127 stmfd sp!, @{r4, r5, r6, lr@}
1128@exdent @emph{FPA registers}
1129 .save f4, 2
1130 sfmfd f4, 2, [sp]!
1131@exdent @emph{VFP registers}
1132 .save @{d8, d9, d10@}
fa073d69 1133 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
1134@exdent @emph{iWMMXt registers}
1135 .save @{wr10, wr11@}
1136 wstrd wr11, [sp, #-8]!
1137 wstrd wr10, [sp, #-8]!
1138or
1139 .save wr11
1140 wstrd wr11, [sp, #-8]!
1141 .save wr10
1142 wstrd wr10, [sp, #-8]!
1143@end smallexample
1144
7da4f750 1145@anchor{arm_setfp}
7ed4c4c5
NC
1146@cindex @code{.setfp} directive, ARM
1147@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 1148Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
1149the unwinder will use offsets from the stack pointer.
1150
a5b82cbe 1151The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
1152instruction used to set the frame pointer. @var{spreg} must be either
1153@code{sp} or mentioned in a previous @code{.movsp} directive.
1154
1155@smallexample
1156.movsp ip
1157mov ip, sp
1158@dots{}
1159.setfp fp, ip, #4
a5b82cbe 1160add fp, ip, #4
7ed4c4c5
NC
1161@end smallexample
1162
4a6bc624
NS
1163@cindex @code{.secrel32} directive, ARM
1164@item .secrel32 @var{expression} [, @var{expression}]*
1165This directive emits relocations that evaluate to the section-relative
1166offset of each expression's symbol. This directive is only supported
1167for PE targets.
1168
cab7e4d9
NC
1169@cindex @code{.syntax} directive, ARM
1170@item .syntax [@code{unified} | @code{divided}]
1171This directive sets the Instruction Set Syntax as described in the
1172@ref{ARM-Instruction-Set} section.
1173
4a6bc624
NS
1174@c TTTTTTTTTTTTTTTTTTTTTTTTTT
1175
1176@cindex @code{.thumb} directive, ARM
1177@item .thumb
1178This performs the same action as @var{.code 16}.
1179
1180@cindex @code{.thumb_func} directive, ARM
1181@item .thumb_func
1182This directive specifies that the following symbol is the name of a
1183Thumb encoded function. This information is necessary in order to allow
1184the assembler and linker to generate correct code for interworking
1185between Arm and Thumb instructions and should be used even if
1186interworking is not going to be performed. The presence of this
1187directive also implies @code{.thumb}
1188
33eaf5de 1189This directive is not necessary when generating EABI objects. On these
4a6bc624
NS
1190targets the encoding is implicit when generating Thumb code.
1191
1192@cindex @code{.thumb_set} directive, ARM
1193@item .thumb_set
1194This performs the equivalent of a @code{.set} directive in that it
1195creates a symbol which is an alias for another symbol (possibly not yet
1196defined). This directive also has the added property in that it marks
1197the aliased symbol as being a thumb function entry point, in the same
1198way that the @code{.thumb_func} directive does.
1199
0855e32b
NS
1200@cindex @code{.tlsdescseq} directive, ARM
1201@item .tlsdescseq @var{tls-variable}
1202This directive is used to annotate parts of an inlined TLS descriptor
1203trampoline. Normally the trampoline is provided by the linker, and
1204this directive is not needed.
1205
4a6bc624
NS
1206@c UUUUUUUUUUUUUUUUUUUUUUUUUU
1207
1208@cindex @code{.unreq} directive, ARM
1209@item .unreq @var{alias-name}
1210This undefines a register alias which was previously defined using the
1211@code{req}, @code{dn} or @code{qn} directives. For example:
1212
1213@smallexample
1214 foo .req r0
1215 .unreq foo
1216@end smallexample
1217
1218An error occurs if the name is undefined. Note - this pseudo op can
1219be used to delete builtin in register name aliases (eg 'r0'). This
1220should only be done if it is really necessary.
1221
7ed4c4c5 1222@cindex @code{.unwind_raw} directive, ARM
4a6bc624 1223@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
33eaf5de 1224Insert one of more arbitrary unwind opcode bytes, which are known to adjust
7ed4c4c5
NC
1225the stack pointer by @var{offset} bytes.
1226
1227For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
1228@code{.save @{r0@}}
1229
4a6bc624 1230@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 1231
4a6bc624
NS
1232@cindex @code{.vsave} directive, ARM
1233@item .vsave @var{vfp-reglist}
1234Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
1235using FLDMD. Also works for VFPv3 registers
1236that are to be restored using VLDM.
1237The format of @var{vfp-reglist} is the same as the corresponding store-multiple
1238instruction.
ee065d83 1239
4a6bc624
NS
1240@smallexample
1241@exdent @emph{VFP registers}
1242 .vsave @{d8, d9, d10@}
1243 fstmdd sp!, @{d8, d9, d10@}
1244@exdent @emph{VFPv3 registers}
1245 .vsave @{d15, d16, d17@}
1246 vstm sp!, @{d15, d16, d17@}
1247@end smallexample
e04befd0 1248
4a6bc624
NS
1249Since FLDMX and FSTMX are now deprecated, this directive should be
1250used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 1251
4a6bc624
NS
1252@c WWWWWWWWWWWWWWWWWWWWWWWWWW
1253@c XXXXXXXXXXXXXXXXXXXXXXXXXX
1254@c YYYYYYYYYYYYYYYYYYYYYYYYYY
1255@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 1256
252b5132
RH
1257@end table
1258
1259@node ARM Opcodes
1260@section Opcodes
1261
1262@cindex ARM opcodes
1263@cindex opcodes for ARM
49a5575c
NC
1264@code{@value{AS}} implements all the standard ARM opcodes. It also
1265implements several pseudo opcodes, including several synthetic load
34bca508 1266instructions.
252b5132 1267
49a5575c
NC
1268@table @code
1269
1270@cindex @code{NOP} pseudo op, ARM
1271@item NOP
1272@smallexample
1273 nop
1274@end smallexample
252b5132 1275
49a5575c
NC
1276This pseudo op will always evaluate to a legal ARM instruction that does
1277nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1278
49a5575c 1279@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1280@item LDR
252b5132
RH
1281@smallexample
1282 ldr <register> , = <expression>
1283@end smallexample
1284
1285If expression evaluates to a numeric constant then a MOV or MVN
1286instruction will be used in place of the LDR instruction, if the
1287constant can be generated by either of these instructions. Otherwise
1288the constant will be placed into the nearest literal pool (if it not
1289already there) and a PC relative LDR instruction will be generated.
1290
49a5575c
NC
1291@cindex @code{ADR reg,<label>} pseudo op, ARM
1292@item ADR
1293@smallexample
1294 adr <register> <label>
1295@end smallexample
1296
1297This instruction will load the address of @var{label} into the indicated
1298register. The instruction will evaluate to a PC relative ADD or SUB
1299instruction depending upon where the label is located. If the label is
1300out of range, or if it is not defined in the same file (and section) as
1301the ADR instruction, then an error will be generated. This instruction
1302will not make use of the literal pool.
1303
fc6141f0
NC
1304If @var{label} is a thumb function symbol, and thumb interworking has
1305been enabled via the @option{-mthumb-interwork} option then the bottom
1306bit of the value stored into @var{register} will be set. This allows
1307the following sequence to work as expected:
1308
1309@smallexample
1310 adr r0, thumb_function
1311 blx r0
1312@end smallexample
1313
49a5575c 1314@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1315@item ADRL
49a5575c
NC
1316@smallexample
1317 adrl <register> <label>
1318@end smallexample
1319
1320This instruction will load the address of @var{label} into the indicated
a349d9dd 1321register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1322or SUB instructions depending upon where the label is located. If a
1323second instruction is not needed a NOP instruction will be generated in
1324its place, so that this instruction is always 8 bytes long.
1325
1326If the label is out of range, or if it is not defined in the same file
1327(and section) as the ADRL instruction, then an error will be generated.
1328This instruction will not make use of the literal pool.
1329
fc6141f0
NC
1330If @var{label} is a thumb function symbol, and thumb interworking has
1331been enabled via the @option{-mthumb-interwork} option then the bottom
1332bit of the value stored into @var{register} will be set.
1333
49a5575c
NC
1334@end table
1335
252b5132
RH
1336For information on the ARM or Thumb instruction sets, see @cite{ARM
1337Software Development Toolkit Reference Manual}, Advanced RISC Machines
1338Ltd.
1339
6057a28f
NC
1340@node ARM Mapping Symbols
1341@section Mapping Symbols
1342
1343The ARM ELF specification requires that special symbols be inserted
1344into object files to mark certain features:
1345
1346@table @code
1347
1348@cindex @code{$a}
1349@item $a
1350At the start of a region of code containing ARM instructions.
1351
1352@cindex @code{$t}
1353@item $t
1354At the start of a region of code containing THUMB instructions.
1355
1356@cindex @code{$d}
1357@item $d
1358At the start of a region of data.
1359
1360@end table
1361
1362The assembler will automatically insert these symbols for you - there
1363is no need to code them yourself. Support for tagging symbols ($b,
1364$f, $p and $m) which is also mentioned in the current ARM ELF
1365specification is not implemented. This is because they have been
1366dropped from the new EABI and so tools cannot rely upon their
1367presence.
1368
7da4f750
MM
1369@node ARM Unwinding Tutorial
1370@section Unwinding
1371
1372The ABI for the ARM Architecture specifies a standard format for
1373exception unwind information. This information is used when an
1374exception is thrown to determine where control should be transferred.
1375In particular, the unwind information is used to determine which
1376function called the function that threw the exception, and which
1377function called that one, and so forth. This information is also used
1378to restore the values of callee-saved registers in the function
1379catching the exception.
1380
1381If you are writing functions in assembly code, and those functions
1382call other functions that throw exceptions, you must use assembly
1383pseudo ops to ensure that appropriate exception unwind information is
1384generated. Otherwise, if one of the functions called by your assembly
1385code throws an exception, the run-time library will be unable to
1386unwind the stack through your assembly code and your program will not
1387behave correctly.
1388
1389To illustrate the use of these pseudo ops, we will examine the code
1390that G++ generates for the following C++ input:
1391
1392@verbatim
1393void callee (int *);
1394
34bca508
L
1395int
1396caller ()
7da4f750
MM
1397{
1398 int i;
1399 callee (&i);
34bca508 1400 return i;
7da4f750
MM
1401}
1402@end verbatim
1403
1404This example does not show how to throw or catch an exception from
1405assembly code. That is a much more complex operation and should
1406always be done in a high-level language, such as C++, that directly
1407supports exceptions.
1408
1409The code generated by one particular version of G++ when compiling the
1410example above is:
1411
1412@verbatim
1413_Z6callerv:
1414 .fnstart
1415.LFB2:
1416 @ Function supports interworking.
1417 @ args = 0, pretend = 0, frame = 8
1418 @ frame_needed = 1, uses_anonymous_args = 0
1419 stmfd sp!, {fp, lr}
1420 .save {fp, lr}
1421.LCFI0:
1422 .setfp fp, sp, #4
1423 add fp, sp, #4
1424.LCFI1:
1425 .pad #8
1426 sub sp, sp, #8
1427.LCFI2:
1428 sub r3, fp, #8
1429 mov r0, r3
1430 bl _Z6calleePi
1431 ldr r3, [fp, #-8]
1432 mov r0, r3
1433 sub sp, fp, #4
1434 ldmfd sp!, {fp, lr}
1435 bx lr
1436.LFE2:
1437 .fnend
1438@end verbatim
1439
1440Of course, the sequence of instructions varies based on the options
1441you pass to GCC and on the version of GCC in use. The exact
1442instructions are not important since we are focusing on the pseudo ops
1443that are used to generate unwind information.
1444
1445An important assumption made by the unwinder is that the stack frame
1446does not change during the body of the function. In particular, since
1447we assume that the assembly code does not itself throw an exception,
1448the only point where an exception can be thrown is from a call, such
1449as the @code{bl} instruction above. At each call site, the same saved
1450registers (including @code{lr}, which indicates the return address)
1451must be located in the same locations relative to the frame pointer.
1452
1453The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1454op appears immediately before the first instruction of the function
1455while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1456op appears immediately after the last instruction of the function.
34bca508 1457These pseudo ops specify the range of the function.
7da4f750
MM
1458
1459Only the order of the other pseudos ops (e.g., @code{.setfp} or
1460@code{.pad}) matters; their exact locations are irrelevant. In the
1461example above, the compiler emits the pseudo ops with particular
1462instructions. That makes it easier to understand the code, but it is
1463not required for correctness. It would work just as well to emit all
1464of the pseudo ops other than @code{.fnend} in the same order, but
1465immediately after @code{.fnstart}.
1466
1467The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1468indicates registers that have been saved to the stack so that they can
1469be restored before the function returns. The argument to the
1470@code{.save} pseudo op is a list of registers to save. If a register
1471is ``callee-saved'' (as specified by the ABI) and is modified by the
1472function you are writing, then your code must save the value before it
1473is modified and restore the original value before the function
1474returns. If an exception is thrown, the run-time library restores the
1475values of these registers from their locations on the stack before
1476returning control to the exception handler. (Of course, if an
1477exception is not thrown, the function that contains the @code{.save}
1478pseudo op restores these registers in the function epilogue, as is
1479done with the @code{ldmfd} instruction above.)
1480
1481You do not have to save callee-saved registers at the very beginning
1482of the function and you do not need to use the @code{.save} pseudo op
1483immediately following the point at which the registers are saved.
1484However, if you modify a callee-saved register, you must save it on
1485the stack before modifying it and before calling any functions which
1486might throw an exception. And, you must use the @code{.save} pseudo
1487op to indicate that you have done so.
1488
1489The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1490modification of the stack pointer that does not save any registers.
1491The argument is the number of bytes (in decimal) that are subtracted
1492from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1493subtracting from the stack pointer increases the size of the stack.)
1494
1495The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1496indicates the register that contains the frame pointer. The first
1497argument is the register that is set, which is typically @code{fp}.
1498The second argument indicates the register from which the frame
1499pointer takes its value. The third argument, if present, is the value
1500(in decimal) added to the register specified by the second argument to
1501compute the value of the frame pointer. You should not modify the
1502frame pointer in the body of the function.
1503
1504If you do not use a frame pointer, then you should not use the
1505@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1506should avoid modifying the stack pointer outside of the function
1507prologue. Otherwise, the run-time library will be unable to find
1508saved registers when it is unwinding the stack.
1509
1510The pseudo ops described above are sufficient for writing assembly
1511code that calls functions which may throw exceptions. If you need to
1512know more about the object-file format used to represent unwind
1513information, you may consult the @cite{Exception Handling ABI for the
1514ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68 1515