]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/mips.h
bfd/
[thirdparty/binutils-gdb.git] / include / opcode / mips.h
CommitLineData
252b5132 1/* mips.h. Mips opcode list for GDB, the GNU debugger.
c3aa17e9 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002,
c67a084a 3 2003, 2004, 2005, 2008, 2009, 2010
4f1d9bd8 4 Free Software Foundation, Inc.
252b5132
RH
5 Contributed by Ralph Campbell and OSF
6 Commented and modified by Ian Lance Taylor, Cygnus Support
7
e4e42b45 8 This file is part of GDB, GAS, and the GNU binutils.
252b5132 9
e4e42b45
NC
10 GDB, GAS, and the GNU binutils are free software; you can redistribute
11 them and/or modify them under the terms of the GNU General Public
12 License as published by the Free Software Foundation; either version 3,
13 or (at your option) any later version.
252b5132 14
e4e42b45
NC
15 GDB, GAS, and the GNU binutils are distributed in the hope that they
16 will be useful, but WITHOUT ANY WARRANTY; without even the implied
17 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
18 the GNU General Public License for more details.
252b5132 19
e4e42b45
NC
20 You should have received a copy of the GNU General Public License
21 along with this file; see the file COPYING3. If not, write to the Free
22 Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
23 MA 02110-1301, USA. */
252b5132
RH
24
25#ifndef _MIPS_H_
26#define _MIPS_H_
27
28/* These are bit masks and shift counts to use to access the various
29 fields of an instruction. To retrieve the X field of an
30 instruction, use the expression
31 (i >> OP_SH_X) & OP_MASK_X
32 To set the same field (to j), use
33 i = (i &~ (OP_MASK_X << OP_SH_X)) | (j << OP_SH_X)
34
35 Make sure you use fields that are appropriate for the instruction,
8eaec934 36 of course.
252b5132 37
8eaec934 38 The 'i' format uses OP, RS, RT and IMMEDIATE.
252b5132
RH
39
40 The 'j' format uses OP and TARGET.
41
42 The 'r' format uses OP, RS, RT, RD, SHAMT and FUNCT.
43
44 The 'b' format uses OP, RS, RT and DELTA.
45
46 The floating point 'i' format uses OP, RS, RT and IMMEDIATE.
47
48 The floating point 'r' format uses OP, FMT, FT, FS, FD and FUNCT.
49
50 A breakpoint instruction uses OP, CODE and SPEC (10 bits of the
51 breakpoint instruction are not defined; Kane says the breakpoint
52 code field in BREAK is 20 bits; yet MIPS assemblers and debuggers
53 only use ten bits). An optional two-operand form of break/sdbbp
4372b673
NC
54 allows the lower ten bits to be set too, and MIPS32 and later
55 architectures allow 20 bits to be set with a signal operand
56 (using CODE20).
252b5132 57
4372b673 58 The syscall instruction uses CODE20.
252b5132
RH
59
60 The general coprocessor instructions use COPZ. */
61
62#define OP_MASK_OP 0x3f
63#define OP_SH_OP 26
64#define OP_MASK_RS 0x1f
65#define OP_SH_RS 21
66#define OP_MASK_FR 0x1f
67#define OP_SH_FR 21
68#define OP_MASK_FMT 0x1f
69#define OP_SH_FMT 21
70#define OP_MASK_BCC 0x7
71#define OP_SH_BCC 18
72#define OP_MASK_CODE 0x3ff
73#define OP_SH_CODE 16
74#define OP_MASK_CODE2 0x3ff
75#define OP_SH_CODE2 6
76#define OP_MASK_RT 0x1f
77#define OP_SH_RT 16
78#define OP_MASK_FT 0x1f
79#define OP_SH_FT 16
80#define OP_MASK_CACHE 0x1f
81#define OP_SH_CACHE 16
82#define OP_MASK_RD 0x1f
83#define OP_SH_RD 11
84#define OP_MASK_FS 0x1f
85#define OP_SH_FS 11
86#define OP_MASK_PREFX 0x1f
87#define OP_SH_PREFX 11
88#define OP_MASK_CCC 0x7
89#define OP_SH_CCC 8
4372b673
NC
90#define OP_MASK_CODE20 0xfffff /* 20 bit syscall/breakpoint code. */
91#define OP_SH_CODE20 6
252b5132
RH
92#define OP_MASK_SHAMT 0x1f
93#define OP_SH_SHAMT 6
df58fc94
RS
94#define OP_MASK_EXTLSB OP_MASK_SHAMT
95#define OP_SH_EXTLSB OP_SH_SHAMT
96#define OP_MASK_STYPE OP_MASK_SHAMT
97#define OP_SH_STYPE OP_SH_SHAMT
252b5132
RH
98#define OP_MASK_FD 0x1f
99#define OP_SH_FD 6
100#define OP_MASK_TARGET 0x3ffffff
101#define OP_SH_TARGET 0
102#define OP_MASK_COPZ 0x1ffffff
103#define OP_SH_COPZ 0
104#define OP_MASK_IMMEDIATE 0xffff
105#define OP_SH_IMMEDIATE 0
106#define OP_MASK_DELTA 0xffff
107#define OP_SH_DELTA 0
108#define OP_MASK_FUNCT 0x3f
109#define OP_SH_FUNCT 0
110#define OP_MASK_SPEC 0x3f
111#define OP_SH_SPEC 0
4372b673
NC
112#define OP_SH_LOCC 8 /* FP condition code. */
113#define OP_SH_HICC 18 /* FP condition code. */
252b5132 114#define OP_MASK_CC 0x7
4372b673
NC
115#define OP_SH_COP1NORM 25 /* Normal COP1 encoding. */
116#define OP_MASK_COP1NORM 0x1 /* a single bit. */
117#define OP_SH_COP1SPEC 21 /* COP1 encodings. */
252b5132
RH
118#define OP_MASK_COP1SPEC 0xf
119#define OP_MASK_COP1SCLR 0x4
120#define OP_MASK_COP1CMP 0x3
121#define OP_SH_COP1CMP 4
4372b673 122#define OP_SH_FORMAT 21 /* FP short format field. */
252b5132
RH
123#define OP_MASK_FORMAT 0x7
124#define OP_SH_TRUE 16
125#define OP_MASK_TRUE 0x1
126#define OP_SH_GE 17
127#define OP_MASK_GE 0x01
128#define OP_SH_UNSIGNED 16
129#define OP_MASK_UNSIGNED 0x1
130#define OP_SH_HINT 16
131#define OP_MASK_HINT 0x1f
4372b673 132#define OP_SH_MMI 0 /* Multimedia (parallel) op. */
8eaec934 133#define OP_MASK_MMI 0x3f
252b5132
RH
134#define OP_SH_MMISUB 6
135#define OP_MASK_MMISUB 0x1f
4372b673 136#define OP_MASK_PERFREG 0x1f /* Performance monitoring. */
252b5132 137#define OP_SH_PERFREG 1
4372b673
NC
138#define OP_SH_SEL 0 /* Coprocessor select field. */
139#define OP_MASK_SEL 0x7 /* The sel field of mfcZ and mtcZ. */
140#define OP_SH_CODE19 6 /* 19 bit wait code. */
141#define OP_MASK_CODE19 0x7ffff
deec1734
CD
142#define OP_SH_ALN 21
143#define OP_MASK_ALN 0x7
144#define OP_SH_VSEL 21
145#define OP_MASK_VSEL 0x1f
9752cf1b
RS
146#define OP_MASK_VECBYTE 0x7 /* Selector field is really 4 bits,
147 but 0x8-0xf don't select bytes. */
148#define OP_SH_VECBYTE 22
149#define OP_MASK_VECALIGN 0x7 /* Vector byte-align (alni.ob) op. */
150#define OP_SH_VECALIGN 21
af7ee8bf
CD
151#define OP_MASK_INSMSB 0x1f /* "ins" MSB. */
152#define OP_SH_INSMSB 11
153#define OP_MASK_EXTMSBD 0x1f /* "ext" MSBD. */
154#define OP_SH_EXTMSBD 11
deec1734 155
93c34b9b
CF
156/* MIPS DSP ASE */
157#define OP_SH_DSPACC 11
158#define OP_MASK_DSPACC 0x3
159#define OP_SH_DSPACC_S 21
160#define OP_MASK_DSPACC_S 0x3
161#define OP_SH_DSPSFT 20
162#define OP_MASK_DSPSFT 0x3f
163#define OP_SH_DSPSFT_7 19
164#define OP_MASK_DSPSFT_7 0x7f
165#define OP_SH_SA3 21
166#define OP_MASK_SA3 0x7
167#define OP_SH_SA4 21
168#define OP_MASK_SA4 0xf
169#define OP_SH_IMM8 16
170#define OP_MASK_IMM8 0xff
171#define OP_SH_IMM10 16
172#define OP_MASK_IMM10 0x3ff
173#define OP_SH_WRDSP 11
174#define OP_MASK_WRDSP 0x3f
175#define OP_SH_RDDSP 16
176#define OP_MASK_RDDSP 0x3f
8b082fb1
TS
177#define OP_SH_BP 11
178#define OP_MASK_BP 0x3
93c34b9b 179
089b39de
CF
180/* MIPS MT ASE */
181#define OP_SH_MT_U 5
182#define OP_MASK_MT_U 0x1
183#define OP_SH_MT_H 4
184#define OP_MASK_MT_H 0x1
185#define OP_SH_MTACC_T 18
186#define OP_MASK_MTACC_T 0x3
187#define OP_SH_MTACC_D 13
188#define OP_MASK_MTACC_D 0x3
189
640c0ccd
CD
190#define OP_OP_COP0 0x10
191#define OP_OP_COP1 0x11
192#define OP_OP_COP2 0x12
193#define OP_OP_COP3 0x13
194#define OP_OP_LWC1 0x31
195#define OP_OP_LWC2 0x32
196#define OP_OP_LWC3 0x33 /* a.k.a. pref */
197#define OP_OP_LDC1 0x35
198#define OP_OP_LDC2 0x36
199#define OP_OP_LDC3 0x37 /* a.k.a. ld */
200#define OP_OP_SWC1 0x39
201#define OP_OP_SWC2 0x3a
202#define OP_OP_SWC3 0x3b
203#define OP_OP_SDC1 0x3d
204#define OP_OP_SDC2 0x3e
205#define OP_OP_SDC3 0x3f /* a.k.a. sd */
206
deec1734
CD
207/* Values in the 'VSEL' field. */
208#define MDMX_FMTSEL_IMM_QH 0x1d
209#define MDMX_FMTSEL_IMM_OB 0x1e
210#define MDMX_FMTSEL_VEC_QH 0x15
211#define MDMX_FMTSEL_VEC_OB 0x16
4372b673 212
9bcd4f99
TS
213/* UDI */
214#define OP_SH_UDI1 6
215#define OP_MASK_UDI1 0x1f
216#define OP_SH_UDI2 6
217#define OP_MASK_UDI2 0x3ff
218#define OP_SH_UDI3 6
219#define OP_MASK_UDI3 0x7fff
220#define OP_SH_UDI4 6
221#define OP_MASK_UDI4 0xfffff
222
bb35fb24
NC
223/* Octeon */
224#define OP_SH_BBITIND 16
225#define OP_MASK_BBITIND 0x1f
226#define OP_SH_CINSPOS 6
227#define OP_MASK_CINSPOS 0x1f
228#define OP_SH_CINSLM1 11
229#define OP_MASK_CINSLM1 0x1f
dd3cbb7e
NC
230#define OP_SH_SEQI 6
231#define OP_MASK_SEQI 0x3ff
bb35fb24 232
98675402
RS
233/* Loongson */
234#define OP_SH_OFFSET_A 6
235#define OP_MASK_OFFSET_A 0xff
236#define OP_SH_OFFSET_B 3
237#define OP_MASK_OFFSET_B 0xff
238#define OP_SH_OFFSET_C 6
239#define OP_MASK_OFFSET_C 0x1ff
240#define OP_SH_RZ 0
241#define OP_MASK_RZ 0x1f
242#define OP_SH_FZ 0
243#define OP_MASK_FZ 0x1f
244
df58fc94
RS
245/* Every MICROMIPSOP_X definition requires a corresponding OP_X
246 definition, and vice versa. This simplifies various parts
247 of the operand handling in GAS. The fields below only exist
248 in the microMIPS encoding, so define each one to have an empty
249 range. */
250#define OP_MASK_CODE10 0
251#define OP_SH_CODE10 0
252#define OP_MASK_TRAP 0
253#define OP_SH_TRAP 0
254#define OP_MASK_OFFSET12 0
255#define OP_SH_OFFSET12 0
256#define OP_MASK_OFFSET10 0
257#define OP_SH_OFFSET10 0
258#define OP_MASK_RS3 0
259#define OP_SH_RS3 0
260#define OP_MASK_MB 0
261#define OP_SH_MB 0
262#define OP_MASK_MC 0
263#define OP_SH_MC 0
264#define OP_MASK_MD 0
265#define OP_SH_MD 0
266#define OP_MASK_ME 0
267#define OP_SH_ME 0
268#define OP_MASK_MF 0
269#define OP_SH_MF 0
270#define OP_MASK_MG 0
271#define OP_SH_MG 0
272#define OP_MASK_MH 0
273#define OP_SH_MH 0
274#define OP_MASK_MI 0
275#define OP_SH_MI 0
276#define OP_MASK_MJ 0
277#define OP_SH_MJ 0
278#define OP_MASK_ML 0
279#define OP_SH_ML 0
280#define OP_MASK_MM 0
281#define OP_SH_MM 0
282#define OP_MASK_MN 0
283#define OP_SH_MN 0
284#define OP_MASK_MP 0
285#define OP_SH_MP 0
286#define OP_MASK_MQ 0
287#define OP_SH_MQ 0
288#define OP_MASK_IMMA 0
289#define OP_SH_IMMA 0
290#define OP_MASK_IMMB 0
291#define OP_SH_IMMB 0
292#define OP_MASK_IMMC 0
293#define OP_SH_IMMC 0
294#define OP_MASK_IMMF 0
295#define OP_SH_IMMF 0
296#define OP_MASK_IMMG 0
297#define OP_SH_IMMG 0
298#define OP_MASK_IMMH 0
299#define OP_SH_IMMH 0
300#define OP_MASK_IMMI 0
301#define OP_SH_IMMI 0
302#define OP_MASK_IMMJ 0
303#define OP_SH_IMMJ 0
304#define OP_MASK_IMML 0
305#define OP_SH_IMML 0
306#define OP_MASK_IMMM 0
307#define OP_SH_IMMM 0
308#define OP_MASK_IMMN 0
309#define OP_SH_IMMN 0
310#define OP_MASK_IMMO 0
311#define OP_SH_IMMO 0
312#define OP_MASK_IMMP 0
313#define OP_SH_IMMP 0
314#define OP_MASK_IMMQ 0
315#define OP_SH_IMMQ 0
316#define OP_MASK_IMMU 0
317#define OP_SH_IMMU 0
318#define OP_MASK_IMMW 0
319#define OP_SH_IMMW 0
320#define OP_MASK_IMMX 0
321#define OP_SH_IMMX 0
322#define OP_MASK_IMMY 0
323#define OP_SH_IMMY 0
324
252b5132
RH
325/* This structure holds information for a particular instruction. */
326
327struct mips_opcode
328{
329 /* The name of the instruction. */
330 const char *name;
331 /* A string describing the arguments for this instruction. */
332 const char *args;
333 /* The basic opcode for the instruction. When assembling, this
334 opcode is modified by the arguments to produce the actual opcode
335 that is used. If pinfo is INSN_MACRO, then this is 0. */
336 unsigned long match;
337 /* If pinfo is not INSN_MACRO, then this is a bit mask for the
338 relevant portions of the opcode when disassembling. If the
339 actual opcode anded with the match field equals the opcode field,
340 then we have found the correct instruction. If pinfo is
341 INSN_MACRO, then this field is the macro identifier. */
342 unsigned long mask;
343 /* For a macro, this is INSN_MACRO. Otherwise, it is a collection
344 of bits describing the instruction, notably any relevant hazard
345 information. */
346 unsigned long pinfo;
dc9a9f39
FF
347 /* A collection of additional bits describing the instruction. */
348 unsigned long pinfo2;
252b5132
RH
349 /* A collection of bits describing the instruction sets of which this
350 instruction or macro is a member. */
351 unsigned long membership;
352};
353
27abff54 354/* These are the characters which may appear in the args field of an
252b5132
RH
355 instruction. They appear in the order in which the fields appear
356 when the instruction is used. Commas and parentheses in the args
357 string are ignored when assembling, and written into the output
358 when disassembling.
359
360 Each of these characters corresponds to a mask field defined above.
361
de9a3e51 362 "1" 5 bit sync type (OP_*_SHAMT)
252b5132
RH
363 "<" 5 bit shift amount (OP_*_SHAMT)
364 ">" shift amount between 32 and 63, stored after subtracting 32 (OP_*_SHAMT)
365 "a" 26 bit target address (OP_*_TARGET)
366 "b" 5 bit base register (OP_*_RS)
367 "c" 10 bit breakpoint code (OP_*_CODE)
368 "d" 5 bit destination register specifier (OP_*_RD)
369 "h" 5 bit prefx hint (OP_*_PREFX)
370 "i" 16 bit unsigned immediate (OP_*_IMMEDIATE)
371 "j" 16 bit signed immediate (OP_*_DELTA)
372 "k" 5 bit cache opcode in target register position (OP_*_CACHE)
9752cf1b 373 Also used for immediate operands in vr5400 vector insns.
252b5132
RH
374 "o" 16 bit signed offset (OP_*_DELTA)
375 "p" 16 bit PC relative branch target address (OP_*_DELTA)
376 "q" 10 bit extra breakpoint code (OP_*_CODE2)
377 "r" 5 bit same register used as both source and target (OP_*_RS)
378 "s" 5 bit source register specifier (OP_*_RS)
379 "t" 5 bit target register (OP_*_RT)
380 "u" 16 bit upper 16 bits of address (OP_*_IMMEDIATE)
381 "v" 5 bit same register used as both source and destination (OP_*_RS)
382 "w" 5 bit same register used as both target and destination (OP_*_RT)
4372b673
NC
383 "U" 5 bit same destination register in both OP_*_RD and OP_*_RT
384 (used by clo and clz)
252b5132 385 "C" 25 bit coprocessor function code (OP_*_COPZ)
4372b673
NC
386 "B" 20 bit syscall/breakpoint function code (OP_*_CODE20)
387 "J" 19 bit wait function code (OP_*_CODE19)
252b5132
RH
388 "x" accept and ignore register name
389 "z" must be zero register
af7ee8bf 390 "K" 5 bit Hardware Register (rdhwr instruction) (OP_*_RD)
ef0ee844 391 "+A" 5 bit ins/ext/dins/dext/dinsm/dextm position, which becomes
df58fc94
RS
392 LSB (OP_*_SHAMT; OP_*_EXTLSB or OP_*_STYPE may be used for
393 microMIPS compatibility).
071742cf 394 Enforces: 0 <= pos < 32.
ef0ee844 395 "+B" 5 bit ins/dins size, which becomes MSB (OP_*_INSMSB).
5f74bc13 396 Requires that "+A" or "+E" occur first to set position.
071742cf 397 Enforces: 0 < (pos+size) <= 32.
ef0ee844 398 "+C" 5 bit ext/dext size, which becomes MSBD (OP_*_EXTMSBD).
5f74bc13 399 Requires that "+A" or "+E" occur first to set position.
071742cf 400 Enforces: 0 < (pos+size) <= 32.
5f74bc13
CD
401 (Also used by "dext" w/ different limits, but limits for
402 that are checked by the M_DEXT macro.)
ef0ee844 403 "+E" 5 bit dinsu/dextu position, which becomes LSB-32 (OP_*_SHAMT).
5f74bc13 404 Enforces: 32 <= pos < 64.
ef0ee844 405 "+F" 5 bit "dinsm/dinsu" size, which becomes MSB-32 (OP_*_INSMSB).
5f74bc13
CD
406 Requires that "+A" or "+E" occur first to set position.
407 Enforces: 32 < (pos+size) <= 64.
408 "+G" 5 bit "dextm" size, which becomes MSBD-32 (OP_*_EXTMSBD).
409 Requires that "+A" or "+E" occur first to set position.
410 Enforces: 32 < (pos+size) <= 64.
411 "+H" 5 bit "dextu" size, which becomes MSBD (OP_*_EXTMSBD).
412 Requires that "+A" or "+E" occur first to set position.
413 Enforces: 32 < (pos+size) <= 64.
252b5132
RH
414
415 Floating point instructions:
416 "D" 5 bit destination register (OP_*_FD)
417 "M" 3 bit compare condition code (OP_*_CCC) (only used for mips4 and up)
418 "N" 3 bit branch condition code (OP_*_BCC) (only used for mips4 and up)
419 "S" 5 bit fs source 1 register (OP_*_FS)
420 "T" 5 bit ft source 2 register (OP_*_FT)
421 "R" 5 bit fr source 3 register (OP_*_FR)
422 "V" 5 bit same register used as floating source and destination (OP_*_FS)
423 "W" 5 bit same register used as floating target and destination (OP_*_FT)
424
425 Coprocessor instructions:
426 "E" 5 bit target register (OP_*_RT)
427 "G" 5 bit destination register (OP_*_RD)
8ff529d8 428 "H" 3 bit sel field for (d)mtc* and (d)mfc* (OP_*_SEL)
252b5132 429 "P" 5 bit performance-monitor register (OP_*_PERFREG)
9752cf1b
RS
430 "e" 5 bit vector register byte specifier (OP_*_VECBYTE)
431 "%" 3 bit immediate vr5400 vector alignment operand (OP_*_VECALIGN)
432 see also "k" above
bbcc0807
CD
433 "+D" Combined destination register ("G") and sel ("H") for CP0 ops,
434 for pretty-printing in disassembly only.
252b5132
RH
435
436 Macro instructions:
437 "A" General 32 bit expression
5f74bc13
CD
438 "I" 32 bit immediate (value placed in imm_expr).
439 "+I" 32 bit immediate (value placed in imm2_expr).
252b5132
RH
440 "F" 64 bit floating point constant in .rdata
441 "L" 64 bit floating point constant in .lit8
442 "f" 32 bit floating point constant
443 "l" 32 bit floating point constant in .lit4
444
deec1734
CD
445 MDMX instruction operands (note that while these use the FP register
446 fields, they accept both $fN and $vN names for the registers):
447 "O" MDMX alignment offset (OP_*_ALN)
448 "Q" MDMX vector/scalar/immediate source (OP_*_VSEL and OP_*_FT)
449 "X" MDMX destination register (OP_*_FD)
450 "Y" MDMX source register (OP_*_FS)
451 "Z" MDMX source register (OP_*_FT)
452
93c34b9b 453 DSP ASE usage:
8b082fb1 454 "2" 2 bit unsigned immediate for byte align (OP_*_BP)
93c34b9b
CF
455 "3" 3 bit unsigned immediate (OP_*_SA3)
456 "4" 4 bit unsigned immediate (OP_*_SA4)
457 "5" 8 bit unsigned immediate (OP_*_IMM8)
458 "6" 5 bit unsigned immediate (OP_*_RS)
459 "7" 2 bit dsp accumulator register (OP_*_DSPACC)
460 "8" 6 bit unsigned immediate (OP_*_WRDSP)
461 "9" 2 bit dsp accumulator register (OP_*_DSPACC_S)
462 "0" 6 bit signed immediate (OP_*_DSPSFT)
463 ":" 7 bit signed immediate (OP_*_DSPSFT_7)
464 "'" 6 bit unsigned immediate (OP_*_RDDSP)
465 "@" 10 bit signed immediate (OP_*_IMM10)
466
089b39de 467 MT ASE usage:
a9e24354
TS
468 "!" 1 bit usermode flag (OP_*_MT_U)
469 "$" 1 bit load high flag (OP_*_MT_H)
089b39de
CF
470 "*" 2 bit dsp/smartmips accumulator register (OP_*_MTACC_T)
471 "&" 2 bit dsp/smartmips accumulator register (OP_*_MTACC_D)
472 "g" 5 bit coprocessor 1 and 2 destination register (OP_*_RD)
473 "+t" 5 bit coprocessor 0 destination register (OP_*_RT)
474 "+T" 5 bit coprocessor 0 destination register (OP_*_RT) - disassembly only
475
9bcd4f99
TS
476 UDI immediates:
477 "+1" UDI immediate bits 6-10
478 "+2" UDI immediate bits 6-15
479 "+3" UDI immediate bits 6-20
480 "+4" UDI immediate bits 6-25
481
bb35fb24
NC
482 Octeon:
483 "+x" Bit index field of bbit. Enforces: 0 <= index < 32.
484 "+X" Bit index field of bbit aliasing bbit32. Matches if 32 <= index < 64,
485 otherwise skips to next candidate.
486 "+p" Position field of cins/cins32/exts/exts32. Enforces 0 <= pos < 32.
487 "+P" Position field of cins/exts aliasing cins32/exts32. Matches if
488 32 <= pos < 64, otherwise skips to next candidate.
dd3cbb7e 489 "+Q" Immediate field of seqi/snei. Enforces -512 <= imm < 512.
bb35fb24
NC
490 "+s" Length-minus-one field of cins/exts. Enforces: 0 <= lenm1 < 32.
491 "+S" Length-minus-one field of cins32/exts32 or cins/exts aliasing
492 cint32/exts32. Enforces non-negative value and that
493 pos + lenm1 < 32 or pos + lenm1 < 64 depending whether previous
494 position field is "+p" or "+P".
495
1bec78e9
RS
496 Loongson-3A:
497 "+a" 8-bit signed offset in bit 6 (OP_*_OFFSET_A)
498 "+b" 8-bit signed offset in bit 3 (OP_*_OFFSET_B)
499 "+c" 9-bit signed offset in bit 6 (OP_*_OFFSET_C)
500 "+z" 5-bit rz register (OP_*_RZ)
501 "+Z" 5-bit fz register (OP_*_FZ)
502
252b5132
RH
503 Other:
504 "()" parens surrounding optional value
505 "," separates operands
9752cf1b 506 "[]" brackets around index for vector-op scalar operand specifier (vr5400)
af7ee8bf 507 "+" Start of extension sequence.
252b5132
RH
508
509 Characters used so far, for quick reference when adding more:
de9a3e51 510 "1234567890"
089b39de 511 "%[]<>(),+:'@!$*&"
af7ee8bf 512 "ABCDEFGHIJKLMNOPQRSTUVWXYZ"
089b39de 513 "abcdefghijklopqrstuvwxz"
af7ee8bf
CD
514
515 Extension character sequences used so far ("+" followed by the
516 following), for quick reference when adding more:
9bcd4f99 517 "1234"
1bec78e9
RS
518 "ABCDEFGHIPQSTXZ"
519 "abcpstxz"
252b5132
RH
520*/
521
522/* These are the bits which may be set in the pinfo field of an
523 instructions, if it is not equal to INSN_MACRO. */
524
525/* Modifies the general purpose register in OP_*_RD. */
526#define INSN_WRITE_GPR_D 0x00000001
527/* Modifies the general purpose register in OP_*_RT. */
528#define INSN_WRITE_GPR_T 0x00000002
529/* Modifies general purpose register 31. */
530#define INSN_WRITE_GPR_31 0x00000004
531/* Modifies the floating point register in OP_*_FD. */
532#define INSN_WRITE_FPR_D 0x00000008
533/* Modifies the floating point register in OP_*_FS. */
534#define INSN_WRITE_FPR_S 0x00000010
535/* Modifies the floating point register in OP_*_FT. */
536#define INSN_WRITE_FPR_T 0x00000020
537/* Reads the general purpose register in OP_*_RS. */
538#define INSN_READ_GPR_S 0x00000040
539/* Reads the general purpose register in OP_*_RT. */
540#define INSN_READ_GPR_T 0x00000080
541/* Reads the floating point register in OP_*_FS. */
542#define INSN_READ_FPR_S 0x00000100
543/* Reads the floating point register in OP_*_FT. */
544#define INSN_READ_FPR_T 0x00000200
545/* Reads the floating point register in OP_*_FR. */
546#define INSN_READ_FPR_R 0x00000400
547/* Modifies coprocessor condition code. */
548#define INSN_WRITE_COND_CODE 0x00000800
549/* Reads coprocessor condition code. */
550#define INSN_READ_COND_CODE 0x00001000
551/* TLB operation. */
552#define INSN_TLB 0x00002000
553/* Reads coprocessor register other than floating point register. */
554#define INSN_COP 0x00004000
555/* Instruction loads value from memory, requiring delay. */
556#define INSN_LOAD_MEMORY_DELAY 0x00008000
557/* Instruction loads value from coprocessor, requiring delay. */
558#define INSN_LOAD_COPROC_DELAY 0x00010000
559/* Instruction has unconditional branch delay slot. */
560#define INSN_UNCOND_BRANCH_DELAY 0x00020000
561/* Instruction has conditional branch delay slot. */
562#define INSN_COND_BRANCH_DELAY 0x00040000
563/* Conditional branch likely: if branch not taken, insn nullified. */
564#define INSN_COND_BRANCH_LIKELY 0x00080000
565/* Moves to coprocessor register, requiring delay. */
566#define INSN_COPROC_MOVE_DELAY 0x00100000
567/* Loads coprocessor register from memory, requiring delay. */
568#define INSN_COPROC_MEMORY_DELAY 0x00200000
569/* Reads the HI register. */
570#define INSN_READ_HI 0x00400000
571/* Reads the LO register. */
572#define INSN_READ_LO 0x00800000
573/* Modifies the HI register. */
574#define INSN_WRITE_HI 0x01000000
575/* Modifies the LO register. */
576#define INSN_WRITE_LO 0x02000000
bcd530a7
RS
577/* Not to be placed in a branch delay slot, either architecturally
578 or for ease of handling (such as with instructions that take a trap). */
579#define INSN_NO_DELAY_SLOT 0x04000000
252b5132
RH
580/* Instruction stores value into memory. */
581#define INSN_STORE_MEMORY 0x08000000
582/* Instruction uses single precision floating point. */
583#define FP_S 0x10000000
584/* Instruction uses double precision floating point. */
585#define FP_D 0x20000000
586/* Instruction is part of the tx39's integer multiply family. */
587#define INSN_MULT 0x40000000
d0799671
AN
588/* Instruction is actually a macro. It should be ignored by the
589 disassembler, and requires special treatment by the assembler. */
590#define INSN_MACRO 0xffffffff
dc9a9f39
FF
591
592/* These are the bits which may be set in the pinfo2 field of an
593 instruction. */
594
595/* Instruction is a simple alias (I.E. "move" for daddu/addu/or) */
239cb185 596#define INSN2_ALIAS 0x00000001
dc9a9f39 597/* Instruction reads MDMX accumulator. */
239cb185 598#define INSN2_READ_MDMX_ACC 0x00000002
dc9a9f39 599/* Instruction writes MDMX accumulator. */
239cb185 600#define INSN2_WRITE_MDMX_ACC 0x00000004
d0799671
AN
601/* Macro uses single-precision floating-point instructions. This should
602 only be set for macros. For instructions, FP_S in pinfo carries the
603 same information. */
604#define INSN2_M_FP_S 0x00000008
605/* Macro uses double-precision floating-point instructions. This should
606 only be set for macros. For instructions, FP_D in pinfo carries the
607 same information. */
608#define INSN2_M_FP_D 0x00000010
98675402
RS
609/* Modifies the general purpose register in OP_*_RZ. */
610#define INSN2_WRITE_GPR_Z 0x00000020
611/* Modifies the floating point register in OP_*_FZ. */
612#define INSN2_WRITE_FPR_Z 0x00000040
613/* Reads the general purpose register in OP_*_RZ. */
614#define INSN2_READ_GPR_Z 0x00000080
615/* Reads the floating point register in OP_*_FZ. */
616#define INSN2_READ_FPR_Z 0x00000100
617/* Reads the general purpose register in OP_*_RD. */
618#define INSN2_READ_GPR_D 0x00000200
619
252b5132 620
df58fc94
RS
621/* Instruction has a branch delay slot that requires a 16-bit instruction. */
622#define INSN2_BRANCH_DELAY_16BIT 0x00000400
623/* Instruction has a branch delay slot that requires a 32-bit instruction. */
624#define INSN2_BRANCH_DELAY_32BIT 0x00000800
625/* Modifies the general purpose register in MICROMIPSOP_*_RS. */
626#define INSN2_WRITE_GPR_S 0x00001000
627/* Reads the floating point register in MICROMIPSOP_*_FD. */
628#define INSN2_READ_FPR_D 0x00002000
629/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MB. */
630#define INSN2_MOD_GPR_MB 0x00004000
631/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MC. */
632#define INSN2_MOD_GPR_MC 0x00008000
633/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MD. */
634#define INSN2_MOD_GPR_MD 0x00010000
635/* Reads/Writes the general purpose registers in MICROMIPSOP_*_ME. */
636#define INSN2_MOD_GPR_ME 0x00020000
637/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MF. */
638#define INSN2_MOD_GPR_MF 0x00040000
639/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MG. */
640#define INSN2_MOD_GPR_MG 0x00080000
641/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MJ. */
642#define INSN2_MOD_GPR_MJ 0x00100000
643/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MP. */
644#define INSN2_MOD_GPR_MP 0x00200000
645/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MQ. */
646#define INSN2_MOD_GPR_MQ 0x00400000
647/* Reads/Writes the stack pointer ($29). */
648#define INSN2_MOD_SP 0x00800000
649/* Reads the RA ($31) register. */
650#define INSN2_READ_GPR_31 0x01000000
651/* Reads the global pointer ($28). */
652#define INSN2_READ_GP 0x02000000
653/* Reads the program counter ($pc). */
654#define INSN2_READ_PC 0x04000000
655/* Is an unconditional branch insn. */
656#define INSN2_UNCOND_BRANCH 0x08000000
657/* Is a conditional branch insn. */
658#define INSN2_COND_BRANCH 0x10000000
659/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MH/I. */
660#define INSN2_MOD_GPR_MHI 0x20000000
661/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MM. */
662#define INSN2_MOD_GPR_MM 0x40000000
663/* Reads/Writes the general purpose registers in MICROMIPSOP_*_MN. */
664#define INSN2_MOD_GPR_MN 0x80000000
665
e7af610e 666/* Masks used to mark instructions to indicate which MIPS ISA level
56950294
MS
667 they were introduced in. INSN_ISA_MASK masks an enumeration that
668 specifies the base ISA level(s). The remainder of a 32-bit
669 word constructed using these macros is a bitmask of the remaining
670 INSN_* values below. */
671
672#define INSN_ISA_MASK 0x0000000ful
673
674/* We cannot start at zero due to ISA_UNKNOWN below. */
675#define INSN_ISA1 1
676#define INSN_ISA2 2
677#define INSN_ISA3 3
678#define INSN_ISA4 4
679#define INSN_ISA5 5
680#define INSN_ISA32 6
681#define INSN_ISA32R2 7
682#define INSN_ISA64 8
683#define INSN_ISA64R2 9
684/* Below this point the INSN_* values correspond to combinations of ISAs.
685 They are only for use in the opcodes table to indicate membership of
686 a combination of ISAs that cannot be expressed using the usual inclusion
687 ordering on the above INSN_* values. */
688#define INSN_ISA3_32 10
689#define INSN_ISA3_32R2 11
690#define INSN_ISA4_32 12
691#define INSN_ISA4_32R2 13
692#define INSN_ISA5_32R2 14
693
694/* Given INSN_ISA* values X and Y, where X ranges over INSN_ISA1 through
695 INSN_ISA5_32R2 and Y ranges over INSN_ISA1 through INSN_ISA64R2,
696 this table describes whether at least one of the ISAs described by X
697 is/are implemented by ISA Y. (Think of Y as the ISA level supported by
698 a particular core and X as the ISA level(s) at which a certain instruction
699 is defined.) The ISA(s) described by X is/are implemented by Y iff
700 (mips_isa_table[(Y & INSN_ISA_MASK) - 1] >> ((X & INSN_ISA_MASK) - 1)) & 1
701 is non-zero. */
702static const unsigned int mips_isa_table[] =
703 { 0x0001, 0x0003, 0x0607, 0x1e0f, 0x3e1f, 0x0a23, 0x3e63, 0x3ebf, 0x3fff };
252b5132 704
e6429699 705/* Masks used for Chip specific instructions. */
d051516a 706#define INSN_CHIP_MASK 0xc3ff0c20
e6429699
AN
707
708/* Cavium Networks Octeon instructions. */
709#define INSN_OCTEON 0x00000800
710
1f25f5d3 711/* Masks used for MIPS-defined ASEs. */
8b082fb1 712#define INSN_ASE_MASK 0x3c00f000
1f25f5d3 713
93c34b9b
CF
714/* DSP ASE */
715#define INSN_DSP 0x00001000
65263ce3 716#define INSN_DSP64 0x00002000
f79e2745
CM
717
718/* 0x00004000 is unused. */
719
1f25f5d3 720/* MIPS-3D ASE */
65263ce3 721#define INSN_MIPS3D 0x00008000
1f25f5d3 722
252b5132 723/* MIPS R4650 instruction. */
e7af610e 724#define INSN_4650 0x00010000
252b5132 725/* LSI R4010 instruction. */
e7af610e
NC
726#define INSN_4010 0x00020000
727/* NEC VR4100 instruction. */
bf40d919 728#define INSN_4100 0x00040000
252b5132 729/* Toshiba R3900 instruction. */
bf40d919 730#define INSN_3900 0x00080000
99c14723
TS
731/* MIPS R10000 instruction. */
732#define INSN_10000 0x00100000
2228315b
CD
733/* Broadcom SB-1 instruction. */
734#define INSN_SB1 0x00200000
9752cf1b
RS
735/* NEC VR4111/VR4181 instruction. */
736#define INSN_4111 0x00400000
737/* NEC VR4120 instruction. */
738#define INSN_4120 0x00800000
739/* NEC VR5400 instruction. */
740#define INSN_5400 0x01000000
741/* NEC VR5500 instruction. */
742#define INSN_5500 0x02000000
39a7806d 743
65263ce3
TS
744/* MDMX ASE */
745#define INSN_MDMX 0x04000000
089b39de 746/* MT ASE */
65263ce3 747#define INSN_MT 0x08000000
8b082fb1 748/* SmartMIPS ASE */
65263ce3 749#define INSN_SMARTMIPS 0x10000000
8b082fb1
TS
750/* DSP R2 ASE */
751#define INSN_DSPR2 0x20000000
350cc38d
MS
752/* ST Microelectronics Loongson 2E. */
753#define INSN_LOONGSON_2E 0x40000000
754/* ST Microelectronics Loongson 2F. */
435b94a4 755#define INSN_LOONGSON_2F 0x80000000
fd503541 756/* Loongson 3A. */
435b94a4 757#define INSN_LOONGSON_3A 0x00000400
52b6b6b9
JM
758/* RMI Xlr instruction */
759#define INSN_XLR 0x00000020
39a7806d 760
e7af610e
NC
761/* MIPS ISA defines, use instead of hardcoding ISA level. */
762
763#define ISA_UNKNOWN 0 /* Gas internal use. */
56950294
MS
764#define ISA_MIPS1 INSN_ISA1
765#define ISA_MIPS2 INSN_ISA2
766#define ISA_MIPS3 INSN_ISA3
767#define ISA_MIPS4 INSN_ISA4
768#define ISA_MIPS5 INSN_ISA5
af7ee8bf 769
56950294
MS
770#define ISA_MIPS32 INSN_ISA32
771#define ISA_MIPS64 INSN_ISA64
367c01af 772
56950294
MS
773#define ISA_MIPS32R2 INSN_ISA32R2
774#define ISA_MIPS64R2 INSN_ISA64R2
5f74bc13 775
af7ee8bf 776
156c2f8b
NC
777/* CPU defines, use instead of hardcoding processor number. Keep this
778 in sync with bfd/archures.c in order for machine selection to work. */
e7af610e 779#define CPU_UNKNOWN 0 /* Gas internal use. */
156c2f8b
NC
780#define CPU_R3000 3000
781#define CPU_R3900 3900
782#define CPU_R4000 4000
783#define CPU_R4010 4010
784#define CPU_VR4100 4100
785#define CPU_R4111 4111
9752cf1b 786#define CPU_VR4120 4120
156c2f8b
NC
787#define CPU_R4300 4300
788#define CPU_R4400 4400
789#define CPU_R4600 4600
790#define CPU_R4650 4650
791#define CPU_R5000 5000
9752cf1b
RS
792#define CPU_VR5400 5400
793#define CPU_VR5500 5500
156c2f8b 794#define CPU_R6000 6000
5a7ea749 795#define CPU_RM7000 7000
156c2f8b 796#define CPU_R8000 8000
98e7aba8 797#define CPU_RM9000 9000
156c2f8b 798#define CPU_R10000 10000
d1cf510e 799#define CPU_R12000 12000
3aa3176b
TS
800#define CPU_R14000 14000
801#define CPU_R16000 16000
156c2f8b
NC
802#define CPU_MIPS16 16
803#define CPU_MIPS32 32
af7ee8bf 804#define CPU_MIPS32R2 33
84ea6cf2
NC
805#define CPU_MIPS5 5
806#define CPU_MIPS64 64
5f74bc13 807#define CPU_MIPS64R2 65
c6c98b38 808#define CPU_SB1 12310201 /* octal 'SB', 01. */
350cc38d
MS
809#define CPU_LOONGSON_2E 3001
810#define CPU_LOONGSON_2F 3002
fd503541 811#define CPU_LOONGSON_3A 3003
e6429699 812#define CPU_OCTEON 6501
52b6b6b9 813#define CPU_XLR 887682 /* decimal 'XLR' */
156c2f8b 814
1f25f5d3
CD
815/* Test for membership in an ISA including chip specific ISAs. INSN
816 is pointer to an element of the opcode table; ISA is the specified
817 ISA/ASE bitmask to test against; and CPU is the CPU specific ISA to
818 test, or zero if no CPU specific ISA test is desired. */
a58ec95a
RS
819
820#define OPCODE_IS_MEMBER(insn, isa, cpu) \
56950294
MS
821 (((isa & INSN_ISA_MASK) != 0 \
822 && ((insn)->membership & INSN_ISA_MASK) != 0 \
823 && ((mips_isa_table [(isa & INSN_ISA_MASK) - 1] >> \
824 (((insn)->membership & INSN_ISA_MASK) - 1)) & 1) != 0) \
825 || ((isa & ~INSN_ISA_MASK) \
826 & ((insn)->membership & ~INSN_ISA_MASK)) != 0 \
156c2f8b 827 || (cpu == CPU_R4650 && ((insn)->membership & INSN_4650) != 0) \
5a7ea749 828 || (cpu == CPU_RM7000 && ((insn)->membership & INSN_4650) != 0) \
98e7aba8 829 || (cpu == CPU_RM9000 && ((insn)->membership & INSN_4650) != 0) \
156c2f8b 830 || (cpu == CPU_R4010 && ((insn)->membership & INSN_4010) != 0) \
9752cf1b 831 || (cpu == CPU_VR4100 && ((insn)->membership & INSN_4100) != 0) \
99c14723 832 || (cpu == CPU_R3900 && ((insn)->membership & INSN_3900) != 0) \
3aa3176b
TS
833 || ((cpu == CPU_R10000 || cpu == CPU_R12000 || cpu == CPU_R14000 \
834 || cpu == CPU_R16000) \
2228315b 835 && ((insn)->membership & INSN_10000) != 0) \
5d84d93f 836 || (cpu == CPU_SB1 && ((insn)->membership & INSN_SB1) != 0) \
9752cf1b
RS
837 || (cpu == CPU_R4111 && ((insn)->membership & INSN_4111) != 0) \
838 || (cpu == CPU_VR4120 && ((insn)->membership & INSN_4120) != 0) \
839 || (cpu == CPU_VR5400 && ((insn)->membership & INSN_5400) != 0) \
840 || (cpu == CPU_VR5500 && ((insn)->membership & INSN_5500) != 0) \
350cc38d
MS
841 || (cpu == CPU_LOONGSON_2E \
842 && ((insn)->membership & INSN_LOONGSON_2E) != 0) \
843 || (cpu == CPU_LOONGSON_2F \
844 && ((insn)->membership & INSN_LOONGSON_2F) != 0) \
fd503541
NC
845 || (cpu == CPU_LOONGSON_3A \
846 && ((insn)->membership & INSN_LOONGSON_3A) != 0) \
e6429699
AN
847 || (cpu == CPU_OCTEON \
848 && ((insn)->membership & INSN_OCTEON) != 0) \
52b6b6b9 849 || (cpu == CPU_XLR && ((insn)->membership & INSN_XLR) != 0) \
e4432525 850 || 0) /* Please keep this term for easier source merging. */
252b5132
RH
851
852/* This is a list of macro expanded instructions.
8eaec934 853
e7af610e
NC
854 _I appended means immediate
855 _A appended means address
856 _AB appended means address with base register
857 _D appended means 64 bit floating point constant
858 _S appended means 32 bit floating point constant. */
859
860enum
861{
862 M_ABS,
863 M_ADD_I,
864 M_ADDU_I,
865 M_AND_I,
8b082fb1 866 M_BALIGN,
df58fc94
RS
867 M_BC1FL,
868 M_BC1TL,
869 M_BC2FL,
870 M_BC2TL,
e7af610e
NC
871 M_BEQ,
872 M_BEQ_I,
df58fc94 873 M_BEQL,
e7af610e
NC
874 M_BEQL_I,
875 M_BGE,
876 M_BGEL,
877 M_BGE_I,
878 M_BGEL_I,
879 M_BGEU,
880 M_BGEUL,
881 M_BGEU_I,
882 M_BGEUL_I,
df58fc94
RS
883 M_BGEZ,
884 M_BGEZL,
885 M_BGEZALL,
e7af610e
NC
886 M_BGT,
887 M_BGTL,
888 M_BGT_I,
889 M_BGTL_I,
890 M_BGTU,
891 M_BGTUL,
892 M_BGTU_I,
893 M_BGTUL_I,
df58fc94
RS
894 M_BGTZ,
895 M_BGTZL,
e7af610e
NC
896 M_BLE,
897 M_BLEL,
898 M_BLE_I,
899 M_BLEL_I,
900 M_BLEU,
901 M_BLEUL,
902 M_BLEU_I,
903 M_BLEUL_I,
df58fc94
RS
904 M_BLEZ,
905 M_BLEZL,
e7af610e
NC
906 M_BLT,
907 M_BLTL,
908 M_BLT_I,
909 M_BLTL_I,
910 M_BLTU,
911 M_BLTUL,
912 M_BLTU_I,
913 M_BLTUL_I,
df58fc94
RS
914 M_BLTZ,
915 M_BLTZL,
916 M_BLTZALL,
e7af610e 917 M_BNE,
df58fc94 918 M_BNEL,
e7af610e
NC
919 M_BNE_I,
920 M_BNEL_I,
d43b4baf 921 M_CACHE_AB,
df58fc94 922 M_CACHE_OB,
e7af610e
NC
923 M_DABS,
924 M_DADD_I,
925 M_DADDU_I,
926 M_DDIV_3,
927 M_DDIV_3I,
928 M_DDIVU_3,
929 M_DDIVU_3I,
5f74bc13
CD
930 M_DEXT,
931 M_DINS,
e7af610e
NC
932 M_DIV_3,
933 M_DIV_3I,
934 M_DIVU_3,
935 M_DIVU_3I,
936 M_DLA_AB,
1abe91b1 937 M_DLCA_AB,
e7af610e
NC
938 M_DLI,
939 M_DMUL,
8eaec934 940 M_DMUL_I,
e7af610e 941 M_DMULO,
8eaec934 942 M_DMULO_I,
e7af610e 943 M_DMULOU,
8eaec934 944 M_DMULOU_I,
e7af610e
NC
945 M_DREM_3,
946 M_DREM_3I,
947 M_DREMU_3,
948 M_DREMU_3I,
949 M_DSUB_I,
950 M_DSUBU_I,
951 M_DSUBU_I_2,
952 M_J_A,
953 M_JAL_1,
954 M_JAL_2,
955 M_JAL_A,
df58fc94
RS
956 M_JALS_1,
957 M_JALS_2,
958 M_JALS_A,
e7af610e
NC
959 M_L_DOB,
960 M_L_DAB,
961 M_LA_AB,
962 M_LB_A,
963 M_LB_AB,
964 M_LBU_A,
965 M_LBU_AB,
1abe91b1 966 M_LCA_AB,
e7af610e
NC
967 M_LD_A,
968 M_LD_OB,
969 M_LD_AB,
970 M_LDC1_AB,
971 M_LDC2_AB,
df58fc94 972 M_LDC2_OB,
e7af610e
NC
973 M_LDC3_AB,
974 M_LDL_AB,
df58fc94
RS
975 M_LDL_OB,
976 M_LDM_AB,
977 M_LDM_OB,
978 M_LDP_AB,
979 M_LDP_OB,
e7af610e 980 M_LDR_AB,
df58fc94 981 M_LDR_OB,
e7af610e
NC
982 M_LH_A,
983 M_LH_AB,
984 M_LHU_A,
985 M_LHU_AB,
986 M_LI,
987 M_LI_D,
988 M_LI_DD,
989 M_LI_S,
990 M_LI_SS,
991 M_LL_AB,
df58fc94 992 M_LL_OB,
e7af610e 993 M_LLD_AB,
df58fc94 994 M_LLD_OB,
e7af610e
NC
995 M_LS_A,
996 M_LW_A,
997 M_LW_AB,
998 M_LWC0_A,
999 M_LWC0_AB,
1000 M_LWC1_A,
1001 M_LWC1_AB,
1002 M_LWC2_A,
1003 M_LWC2_AB,
df58fc94 1004 M_LWC2_OB,
e7af610e
NC
1005 M_LWC3_A,
1006 M_LWC3_AB,
1007 M_LWL_A,
1008 M_LWL_AB,
df58fc94
RS
1009 M_LWL_OB,
1010 M_LWM_AB,
1011 M_LWM_OB,
1012 M_LWP_AB,
1013 M_LWP_OB,
e7af610e
NC
1014 M_LWR_A,
1015 M_LWR_AB,
df58fc94 1016 M_LWR_OB,
e7af610e 1017 M_LWU_AB,
df58fc94 1018 M_LWU_OB,
52b6b6b9
JM
1019 M_MSGSND,
1020 M_MSGLD,
1021 M_MSGLD_T,
1022 M_MSGWAIT,
1023 M_MSGWAIT_T,
a58ec95a 1024 M_MOVE,
e7af610e 1025 M_MUL,
8eaec934 1026 M_MUL_I,
e7af610e 1027 M_MULO,
8eaec934 1028 M_MULO_I,
e7af610e 1029 M_MULOU,
8eaec934 1030 M_MULOU_I,
e7af610e
NC
1031 M_NOR_I,
1032 M_OR_I,
3eebd5eb 1033 M_PREF_AB,
df58fc94 1034 M_PREF_OB,
e7af610e
NC
1035 M_REM_3,
1036 M_REM_3I,
1037 M_REMU_3,
1038 M_REMU_3I,
771c7ce4 1039 M_DROL,
e7af610e 1040 M_ROL,
771c7ce4 1041 M_DROL_I,
e7af610e 1042 M_ROL_I,
771c7ce4 1043 M_DROR,
e7af610e 1044 M_ROR,
771c7ce4 1045 M_DROR_I,
e7af610e
NC
1046 M_ROR_I,
1047 M_S_DA,
1048 M_S_DOB,
1049 M_S_DAB,
1050 M_S_S,
1051 M_SC_AB,
df58fc94 1052 M_SC_OB,
e7af610e 1053 M_SCD_AB,
df58fc94 1054 M_SCD_OB,
e7af610e
NC
1055 M_SD_A,
1056 M_SD_OB,
1057 M_SD_AB,
1058 M_SDC1_AB,
1059 M_SDC2_AB,
df58fc94 1060 M_SDC2_OB,
e7af610e
NC
1061 M_SDC3_AB,
1062 M_SDL_AB,
df58fc94
RS
1063 M_SDL_OB,
1064 M_SDM_AB,
1065 M_SDM_OB,
1066 M_SDP_AB,
1067 M_SDP_OB,
e7af610e 1068 M_SDR_AB,
df58fc94 1069 M_SDR_OB,
e7af610e
NC
1070 M_SEQ,
1071 M_SEQ_I,
1072 M_SGE,
1073 M_SGE_I,
1074 M_SGEU,
1075 M_SGEU_I,
1076 M_SGT,
1077 M_SGT_I,
1078 M_SGTU,
1079 M_SGTU_I,
1080 M_SLE,
1081 M_SLE_I,
1082 M_SLEU,
1083 M_SLEU_I,
1084 M_SLT_I,
1085 M_SLTU_I,
1086 M_SNE,
1087 M_SNE_I,
1088 M_SB_A,
1089 M_SB_AB,
1090 M_SH_A,
1091 M_SH_AB,
1092 M_SW_A,
1093 M_SW_AB,
1094 M_SWC0_A,
1095 M_SWC0_AB,
1096 M_SWC1_A,
1097 M_SWC1_AB,
1098 M_SWC2_A,
1099 M_SWC2_AB,
df58fc94 1100 M_SWC2_OB,
e7af610e
NC
1101 M_SWC3_A,
1102 M_SWC3_AB,
1103 M_SWL_A,
1104 M_SWL_AB,
df58fc94
RS
1105 M_SWL_OB,
1106 M_SWM_AB,
1107 M_SWM_OB,
1108 M_SWP_AB,
1109 M_SWP_OB,
e7af610e
NC
1110 M_SWR_A,
1111 M_SWR_AB,
df58fc94 1112 M_SWR_OB,
e7af610e
NC
1113 M_SUB_I,
1114 M_SUBU_I,
1115 M_SUBU_I_2,
1116 M_TEQ_I,
1117 M_TGE_I,
1118 M_TGEU_I,
1119 M_TLT_I,
1120 M_TLTU_I,
1121 M_TNE_I,
1122 M_TRUNCWD,
1123 M_TRUNCWS,
1124 M_ULD,
1125 M_ULD_A,
1126 M_ULH,
1127 M_ULH_A,
1128 M_ULHU,
1129 M_ULHU_A,
1130 M_ULW,
1131 M_ULW_A,
1132 M_USH,
1133 M_USH_A,
1134 M_USW,
1135 M_USW_A,
1136 M_USD,
1137 M_USD_A,
1138 M_XOR_I,
1139 M_COP0,
1140 M_COP1,
1141 M_COP2,
1142 M_COP3,
1143 M_NUM_MACROS
252b5132
RH
1144};
1145
1146
1147/* The order of overloaded instructions matters. Label arguments and
1148 register arguments look the same. Instructions that can have either
1149 for arguments must apear in the correct order in this table for the
1150 assembler to pick the right one. In other words, entries with
1151 immediate operands must apear after the same instruction with
1152 registers.
1153
1154 Many instructions are short hand for other instructions (i.e., The
1155 jal <register> instruction is short for jalr <register>). */
1156
1157extern const struct mips_opcode mips_builtin_opcodes[];
1158extern const int bfd_mips_num_builtin_opcodes;
1159extern struct mips_opcode *mips_opcodes;
1160extern int bfd_mips_num_opcodes;
1161#define NUMOPCODES bfd_mips_num_opcodes
1162
1163\f
1164/* The rest of this file adds definitions for the mips16 TinyRISC
1165 processor. */
1166
1167/* These are the bitmasks and shift counts used for the different
1168 fields in the instruction formats. Other than OP, no masks are
1169 provided for the fixed portions of an instruction, since they are
1170 not needed.
1171
1172 The I format uses IMM11.
1173
1174 The RI format uses RX and IMM8.
1175
1176 The RR format uses RX, and RY.
1177
1178 The RRI format uses RX, RY, and IMM5.
1179
1180 The RRR format uses RX, RY, and RZ.
1181
1182 The RRI_A format uses RX, RY, and IMM4.
1183
1184 The SHIFT format uses RX, RY, and SHAMT.
1185
1186 The I8 format uses IMM8.
1187
1188 The I8_MOVR32 format uses RY and REGR32.
1189
1190 The IR_MOV32R format uses REG32R and MOV32Z.
1191
1192 The I64 format uses IMM8.
1193
1194 The RI64 format uses RY and IMM5.
1195 */
1196
1197#define MIPS16OP_MASK_OP 0x1f
1198#define MIPS16OP_SH_OP 11
1199#define MIPS16OP_MASK_IMM11 0x7ff
1200#define MIPS16OP_SH_IMM11 0
1201#define MIPS16OP_MASK_RX 0x7
1202#define MIPS16OP_SH_RX 8
1203#define MIPS16OP_MASK_IMM8 0xff
1204#define MIPS16OP_SH_IMM8 0
1205#define MIPS16OP_MASK_RY 0x7
1206#define MIPS16OP_SH_RY 5
1207#define MIPS16OP_MASK_IMM5 0x1f
1208#define MIPS16OP_SH_IMM5 0
1209#define MIPS16OP_MASK_RZ 0x7
1210#define MIPS16OP_SH_RZ 2
1211#define MIPS16OP_MASK_IMM4 0xf
1212#define MIPS16OP_SH_IMM4 0
1213#define MIPS16OP_MASK_REGR32 0x1f
1214#define MIPS16OP_SH_REGR32 0
1215#define MIPS16OP_MASK_REG32R 0x1f
1216#define MIPS16OP_SH_REG32R 3
1217#define MIPS16OP_EXTRACT_REG32R(i) ((((i) >> 5) & 7) | ((i) & 0x18))
1218#define MIPS16OP_MASK_MOVE32Z 0x7
1219#define MIPS16OP_SH_MOVE32Z 0
1220#define MIPS16OP_MASK_IMM6 0x3f
1221#define MIPS16OP_SH_IMM6 5
1222
bb35fb24
NC
1223/* These are the characters which may appears in the args field of a MIPS16
1224 instruction. They appear in the order in which the fields appear when the
1225 instruction is used. Commas and parentheses in the args string are ignored
1226 when assembling, and written into the output when disassembling.
252b5132
RH
1227
1228 "y" 3 bit register (MIPS16OP_*_RY)
1229 "x" 3 bit register (MIPS16OP_*_RX)
1230 "z" 3 bit register (MIPS16OP_*_RZ)
1231 "Z" 3 bit register (MIPS16OP_*_MOVE32Z)
1232 "v" 3 bit same register as source and destination (MIPS16OP_*_RX)
1233 "w" 3 bit same register as source and destination (MIPS16OP_*_RY)
1234 "0" zero register ($0)
1235 "S" stack pointer ($sp or $29)
1236 "P" program counter
1237 "R" return address register ($ra or $31)
1238 "X" 5 bit MIPS register (MIPS16OP_*_REGR32)
1239 "Y" 5 bit MIPS register (MIPS16OP_*_REG32R)
1240 "6" 6 bit unsigned break code (MIPS16OP_*_IMM6)
1241 "a" 26 bit jump address
1242 "e" 11 bit extension value
1243 "l" register list for entry instruction
1244 "L" register list for exit instruction
1245
1246 The remaining codes may be extended. Except as otherwise noted,
1247 the full extended operand is a 16 bit signed value.
1248 "<" 3 bit unsigned shift count * 0 (MIPS16OP_*_RZ) (full 5 bit unsigned)
1249 ">" 3 bit unsigned shift count * 0 (MIPS16OP_*_RX) (full 5 bit unsigned)
1250 "[" 3 bit unsigned shift count * 0 (MIPS16OP_*_RZ) (full 6 bit unsigned)
1251 "]" 3 bit unsigned shift count * 0 (MIPS16OP_*_RX) (full 6 bit unsigned)
1252 "4" 4 bit signed immediate * 0 (MIPS16OP_*_IMM4) (full 15 bit signed)
1253 "5" 5 bit unsigned immediate * 0 (MIPS16OP_*_IMM5)
1254 "H" 5 bit unsigned immediate * 2 (MIPS16OP_*_IMM5)
1255 "W" 5 bit unsigned immediate * 4 (MIPS16OP_*_IMM5)
1256 "D" 5 bit unsigned immediate * 8 (MIPS16OP_*_IMM5)
1257 "j" 5 bit signed immediate * 0 (MIPS16OP_*_IMM5)
1258 "8" 8 bit unsigned immediate * 0 (MIPS16OP_*_IMM8)
1259 "V" 8 bit unsigned immediate * 4 (MIPS16OP_*_IMM8)
1260 "C" 8 bit unsigned immediate * 8 (MIPS16OP_*_IMM8)
1261 "U" 8 bit unsigned immediate * 0 (MIPS16OP_*_IMM8) (full 16 bit unsigned)
1262 "k" 8 bit signed immediate * 0 (MIPS16OP_*_IMM8)
1263 "K" 8 bit signed immediate * 8 (MIPS16OP_*_IMM8)
1264 "p" 8 bit conditional branch address (MIPS16OP_*_IMM8)
1265 "q" 11 bit branch address (MIPS16OP_*_IMM11)
1266 "A" 8 bit PC relative address * 4 (MIPS16OP_*_IMM8)
1267 "B" 5 bit PC relative address * 8 (MIPS16OP_*_IMM5)
1268 "E" 5 bit PC relative address * 4 (MIPS16OP_*_IMM5)
0499d65b
TS
1269 "m" 7 bit register list for save instruction (18 bit extended)
1270 "M" 7 bit register list for restore instruction (18 bit extended)
1271 */
1272
1273/* Save/restore encoding for the args field when all 4 registers are
1274 either saved as arguments or saved/restored as statics. */
1275#define MIPS16_ALL_ARGS 0xe
1276#define MIPS16_ALL_STATICS 0xb
252b5132
RH
1277
1278/* For the mips16, we use the same opcode table format and a few of
1279 the same flags. However, most of the flags are different. */
1280
1281/* Modifies the register in MIPS16OP_*_RX. */
1282#define MIPS16_INSN_WRITE_X 0x00000001
1283/* Modifies the register in MIPS16OP_*_RY. */
1284#define MIPS16_INSN_WRITE_Y 0x00000002
1285/* Modifies the register in MIPS16OP_*_RZ. */
1286#define MIPS16_INSN_WRITE_Z 0x00000004
1287/* Modifies the T ($24) register. */
1288#define MIPS16_INSN_WRITE_T 0x00000008
1289/* Modifies the SP ($29) register. */
1290#define MIPS16_INSN_WRITE_SP 0x00000010
1291/* Modifies the RA ($31) register. */
1292#define MIPS16_INSN_WRITE_31 0x00000020
1293/* Modifies the general purpose register in MIPS16OP_*_REG32R. */
1294#define MIPS16_INSN_WRITE_GPR_Y 0x00000040
1295/* Reads the register in MIPS16OP_*_RX. */
1296#define MIPS16_INSN_READ_X 0x00000080
1297/* Reads the register in MIPS16OP_*_RY. */
1298#define MIPS16_INSN_READ_Y 0x00000100
1299/* Reads the register in MIPS16OP_*_MOVE32Z. */
1300#define MIPS16_INSN_READ_Z 0x00000200
1301/* Reads the T ($24) register. */
1302#define MIPS16_INSN_READ_T 0x00000400
1303/* Reads the SP ($29) register. */
1304#define MIPS16_INSN_READ_SP 0x00000800
1305/* Reads the RA ($31) register. */
1306#define MIPS16_INSN_READ_31 0x00001000
1307/* Reads the program counter. */
1308#define MIPS16_INSN_READ_PC 0x00002000
1309/* Reads the general purpose register in MIPS16OP_*_REGR32. */
1310#define MIPS16_INSN_READ_GPR_X 0x00004000
9a2c7088
MR
1311/* Is an unconditional branch insn. */
1312#define MIPS16_INSN_UNCOND_BRANCH 0x00008000
1313/* Is a conditional branch insn. */
1314#define MIPS16_INSN_COND_BRANCH 0x00010000
252b5132
RH
1315
1316/* The following flags have the same value for the mips16 opcode
1317 table:
1318 INSN_UNCOND_BRANCH_DELAY
1319 INSN_COND_BRANCH_DELAY
1320 INSN_COND_BRANCH_LIKELY (never used)
1321 INSN_READ_HI
1322 INSN_READ_LO
1323 INSN_WRITE_HI
1324 INSN_WRITE_LO
1325 INSN_TRAP
1326 INSN_ISA3
1327 */
1328
1329extern const struct mips_opcode mips16_opcodes[];
1330extern const int bfd_mips16_num_opcodes;
1331
df58fc94
RS
1332/* These are the bitmasks and shift counts used for the different
1333 fields in the instruction formats. Other than MAJOR, no masks are
1334 provided for the fixed portions of an instruction, since they are
1335 not needed. */
1336
1337#define MICROMIPSOP_MASK_MAJOR 0x3f
1338#define MICROMIPSOP_SH_MAJOR 26
1339#define MICROMIPSOP_MASK_IMMEDIATE 0xffff
1340#define MICROMIPSOP_SH_IMMEDIATE 0
1341#define MICROMIPSOP_MASK_DELTA 0xffff
1342#define MICROMIPSOP_SH_DELTA 0
1343#define MICROMIPSOP_MASK_CODE10 0x3ff
1344#define MICROMIPSOP_SH_CODE10 16 /* 10-bit wait code. */
1345#define MICROMIPSOP_MASK_TRAP 0xf
1346#define MICROMIPSOP_SH_TRAP 12 /* 4-bit trap code. */
1347#define MICROMIPSOP_MASK_SHAMT 0x1f
1348#define MICROMIPSOP_SH_SHAMT 11
1349#define MICROMIPSOP_MASK_TARGET 0x3ffffff
1350#define MICROMIPSOP_SH_TARGET 0
1351#define MICROMIPSOP_MASK_EXTLSB 0x1f /* "ext" LSB. */
1352#define MICROMIPSOP_SH_EXTLSB 6
1353#define MICROMIPSOP_MASK_EXTMSBD 0x1f /* "ext" MSBD. */
1354#define MICROMIPSOP_SH_EXTMSBD 11
1355#define MICROMIPSOP_MASK_INSMSB 0x1f /* "ins" MSB. */
1356#define MICROMIPSOP_SH_INSMSB 11
1357#define MICROMIPSOP_MASK_CODE 0x3ff
1358#define MICROMIPSOP_SH_CODE 16 /* 10-bit higher break code. */
1359#define MICROMIPSOP_MASK_CODE2 0x3ff
1360#define MICROMIPSOP_SH_CODE2 6 /* 10-bit lower break code. */
1361#define MICROMIPSOP_MASK_CACHE 0x1f
1362#define MICROMIPSOP_SH_CACHE 21 /* 5-bit cache op. */
1363#define MICROMIPSOP_MASK_SEL 0x7
1364#define MICROMIPSOP_SH_SEL 11
1365#define MICROMIPSOP_MASK_OFFSET12 0xfff
1366#define MICROMIPSOP_SH_OFFSET12 0
1367#define MICROMIPSOP_MASK_STYPE 0x1f
1368#define MICROMIPSOP_SH_STYPE 16
1369#define MICROMIPSOP_MASK_OFFSET10 0x3ff
1370#define MICROMIPSOP_SH_OFFSET10 6
1371#define MICROMIPSOP_MASK_RS 0x1f
1372#define MICROMIPSOP_SH_RS 16
1373#define MICROMIPSOP_MASK_RT 0x1f
1374#define MICROMIPSOP_SH_RT 21
1375#define MICROMIPSOP_MASK_RD 0x1f
1376#define MICROMIPSOP_SH_RD 11
1377#define MICROMIPSOP_MASK_FS 0x1f
1378#define MICROMIPSOP_SH_FS 16
1379#define MICROMIPSOP_MASK_FT 0x1f
1380#define MICROMIPSOP_SH_FT 21
1381#define MICROMIPSOP_MASK_FD 0x1f
1382#define MICROMIPSOP_SH_FD 11
1383#define MICROMIPSOP_MASK_FR 0x1f
1384#define MICROMIPSOP_SH_FR 6
1385#define MICROMIPSOP_MASK_RS3 0x1f
1386#define MICROMIPSOP_SH_RS3 6
1387#define MICROMIPSOP_MASK_PREFX 0x1f
1388#define MICROMIPSOP_SH_PREFX 11
1389#define MICROMIPSOP_MASK_BCC 0x7
1390#define MICROMIPSOP_SH_BCC 18
1391#define MICROMIPSOP_MASK_CCC 0x7
1392#define MICROMIPSOP_SH_CCC 13
1393#define MICROMIPSOP_MASK_COPZ 0x7fffff
1394#define MICROMIPSOP_SH_COPZ 3
1395
1396#define MICROMIPSOP_MASK_MB 0x7
1397#define MICROMIPSOP_SH_MB 23
1398#define MICROMIPSOP_MASK_MC 0x7
1399#define MICROMIPSOP_SH_MC 4
1400#define MICROMIPSOP_MASK_MD 0x7
1401#define MICROMIPSOP_SH_MD 7
1402#define MICROMIPSOP_MASK_ME 0x7
1403#define MICROMIPSOP_SH_ME 1
1404#define MICROMIPSOP_MASK_MF 0x7
1405#define MICROMIPSOP_SH_MF 3
1406#define MICROMIPSOP_MASK_MG 0x7
1407#define MICROMIPSOP_SH_MG 0
1408#define MICROMIPSOP_MASK_MH 0x7
1409#define MICROMIPSOP_SH_MH 7
1410#define MICROMIPSOP_MASK_MI 0x7
1411#define MICROMIPSOP_SH_MI 7
1412#define MICROMIPSOP_MASK_MJ 0x1f
1413#define MICROMIPSOP_SH_MJ 0
1414#define MICROMIPSOP_MASK_ML 0x7
1415#define MICROMIPSOP_SH_ML 4
1416#define MICROMIPSOP_MASK_MM 0x7
1417#define MICROMIPSOP_SH_MM 1
1418#define MICROMIPSOP_MASK_MN 0x7
1419#define MICROMIPSOP_SH_MN 4
1420#define MICROMIPSOP_MASK_MP 0x1f
1421#define MICROMIPSOP_SH_MP 5
1422#define MICROMIPSOP_MASK_MQ 0x7
1423#define MICROMIPSOP_SH_MQ 7
1424
1425#define MICROMIPSOP_MASK_IMMA 0x7f
1426#define MICROMIPSOP_SH_IMMA 0
1427#define MICROMIPSOP_MASK_IMMB 0x7
1428#define MICROMIPSOP_SH_IMMB 1
1429#define MICROMIPSOP_MASK_IMMC 0xf
1430#define MICROMIPSOP_SH_IMMC 0
1431#define MICROMIPSOP_MASK_IMMD 0x3ff
1432#define MICROMIPSOP_SH_IMMD 0
1433#define MICROMIPSOP_MASK_IMME 0x7f
1434#define MICROMIPSOP_SH_IMME 0
1435#define MICROMIPSOP_MASK_IMMF 0xf
1436#define MICROMIPSOP_SH_IMMF 0
1437#define MICROMIPSOP_MASK_IMMG 0xf
1438#define MICROMIPSOP_SH_IMMG 0
1439#define MICROMIPSOP_MASK_IMMH 0xf
1440#define MICROMIPSOP_SH_IMMH 0
1441#define MICROMIPSOP_MASK_IMMI 0x7f
1442#define MICROMIPSOP_SH_IMMI 0
1443#define MICROMIPSOP_MASK_IMMJ 0xf
1444#define MICROMIPSOP_SH_IMMJ 0
1445#define MICROMIPSOP_MASK_IMML 0xf
1446#define MICROMIPSOP_SH_IMML 0
1447#define MICROMIPSOP_MASK_IMMM 0x7
1448#define MICROMIPSOP_SH_IMMM 1
1449#define MICROMIPSOP_MASK_IMMN 0x3
1450#define MICROMIPSOP_SH_IMMN 4
1451#define MICROMIPSOP_MASK_IMMO 0xf
1452#define MICROMIPSOP_SH_IMMO 0
1453#define MICROMIPSOP_MASK_IMMP 0x1f
1454#define MICROMIPSOP_SH_IMMP 0
1455#define MICROMIPSOP_MASK_IMMQ 0x7fffff
1456#define MICROMIPSOP_SH_IMMQ 0
1457#define MICROMIPSOP_MASK_IMMU 0x1f
1458#define MICROMIPSOP_SH_IMMU 0
1459#define MICROMIPSOP_MASK_IMMW 0x3f
1460#define MICROMIPSOP_SH_IMMW 1
1461#define MICROMIPSOP_MASK_IMMX 0xf
1462#define MICROMIPSOP_SH_IMMX 1
1463#define MICROMIPSOP_MASK_IMMY 0x1ff
1464#define MICROMIPSOP_SH_IMMY 1
1465
1466/* Placeholders for fields that only exist in the traditional 32-bit
1467 instruction encoding; see the comment above for details. */
1468#define MICROMIPSOP_MASK_CODE20 0
1469#define MICROMIPSOP_SH_CODE20 0
1470#define MICROMIPSOP_MASK_PERFREG 0
1471#define MICROMIPSOP_SH_PERFREG 0
1472#define MICROMIPSOP_MASK_CODE19 0
1473#define MICROMIPSOP_SH_CODE19 0
1474#define MICROMIPSOP_MASK_ALN 0
1475#define MICROMIPSOP_SH_ALN 0
1476#define MICROMIPSOP_MASK_VECBYTE 0
1477#define MICROMIPSOP_SH_VECBYTE 0
1478#define MICROMIPSOP_MASK_VECALIGN 0
1479#define MICROMIPSOP_SH_VECALIGN 0
1480#define MICROMIPSOP_MASK_DSPACC 0
1481#define MICROMIPSOP_SH_DSPACC 0
1482#define MICROMIPSOP_MASK_DSPACC_S 0
1483#define MICROMIPSOP_SH_DSPACC_S 0
1484#define MICROMIPSOP_MASK_DSPSFT 0
1485#define MICROMIPSOP_SH_DSPSFT 0
1486#define MICROMIPSOP_MASK_DSPSFT_7 0
1487#define MICROMIPSOP_SH_DSPSFT_7 0
1488#define MICROMIPSOP_MASK_SA3 0
1489#define MICROMIPSOP_SH_SA3 0
1490#define MICROMIPSOP_MASK_SA4 0
1491#define MICROMIPSOP_SH_SA4 0
1492#define MICROMIPSOP_MASK_IMM8 0
1493#define MICROMIPSOP_SH_IMM8 0
1494#define MICROMIPSOP_MASK_IMM10 0
1495#define MICROMIPSOP_SH_IMM10 0
1496#define MICROMIPSOP_MASK_WRDSP 0
1497#define MICROMIPSOP_SH_WRDSP 0
1498#define MICROMIPSOP_MASK_RDDSP 0
1499#define MICROMIPSOP_SH_RDDSP 0
1500#define MICROMIPSOP_MASK_BP 0
1501#define MICROMIPSOP_SH_BP 0
1502#define MICROMIPSOP_MASK_MT_U 0
1503#define MICROMIPSOP_SH_MT_U 0
1504#define MICROMIPSOP_MASK_MT_H 0
1505#define MICROMIPSOP_SH_MT_H 0
1506#define MICROMIPSOP_MASK_MTACC_T 0
1507#define MICROMIPSOP_SH_MTACC_T 0
1508#define MICROMIPSOP_MASK_MTACC_D 0
1509#define MICROMIPSOP_SH_MTACC_D 0
1510#define MICROMIPSOP_MASK_BBITIND 0
1511#define MICROMIPSOP_SH_BBITIND 0
1512#define MICROMIPSOP_MASK_CINSPOS 0
1513#define MICROMIPSOP_SH_CINSPOS 0
1514#define MICROMIPSOP_MASK_CINSLM1 0
1515#define MICROMIPSOP_SH_CINSLM1 0
1516#define MICROMIPSOP_MASK_SEQI 0
1517#define MICROMIPSOP_SH_SEQI 0
1518#define MICROMIPSOP_SH_OFFSET_A 0
1519#define MICROMIPSOP_MASK_OFFSET_A 0
1520#define MICROMIPSOP_SH_OFFSET_B 0
1521#define MICROMIPSOP_MASK_OFFSET_B 0
1522#define MICROMIPSOP_SH_OFFSET_C 0
1523#define MICROMIPSOP_MASK_OFFSET_C 0
1524#define MICROMIPSOP_SH_RZ 0
1525#define MICROMIPSOP_MASK_RZ 0
1526#define MICROMIPSOP_SH_FZ 0
1527#define MICROMIPSOP_MASK_FZ 0
1528
1529/* These are the characters which may appears in the args field of a microMIPS
1530 instruction. They appear in the order in which the fields appear
1531 when the instruction is used. Commas and parentheses in the args
1532 string are ignored when assembling, and written into the output
1533 when disassembling.
1534
1535 The followings are for 16-bit microMIPS instructions.
1536
1537 "ma" must be $28
1538 "mc" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_MC) at bit 4
1539 The same register used as both source and target.
1540 "md" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_MD) at bit 7
1541 "me" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_ME) at bit 1
1542 The same register used as both source and target.
1543 "mf" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_MF) at bit 3
1544 "mg" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_MG) at bit 0
1545 "mh" MIPS registers 4, 5, 6 (MICROMIPSOP_*_MH) at bit 7
1546 "mi" MIPS registers 5, 6, 7, 21, 22 (MICROMIPSOP_*_MI) at bit 7
1547 ("mh" and "mi" form a valid 3-bit register pair)
1548 "mj" 5-bit MIPS registers (MICROMIPSOP_*_MJ) at bit 0
1549 "ml" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_ML) at bit 4
1550 "mm" 3-bit MIPS registers 0, 2, 3, 16-20 (MICROMIPSOP_*_MM) at bit 1
1551 "mn" 3-bit MIPS registers 0, 2, 3, 16-20 (MICROMIPSOP_*_MN) at bit 4
1552 "mp" 5-bit MIPS registers (MICROMIPSOP_*_MP) at bit 5
1553 "mq" 3-bit MIPS registers 0, 2-7, 17 (MICROMIPSOP_*_MQ) at bit 7
1554 "mr" must be program counter
1555 "ms" must be $29
1556 "mt" must be the same as the previous register
1557 "mx" must be the same as the destination register
1558 "my" must be $31
1559 "mz" must be $0
1560
1561 "mA" 7-bit immediate (-64 .. 63) << 2 (MICROMIPSOP_*_IMMA)
1562 "mB" 3-bit immediate (-1, 1, 4, 8, 12, 16, 20, 24) (MICROMIPSOP_*_IMMB)
1563 "mC" 4-bit immediate (1, 2, 3, 4, 7, 8, 15, 16, 31, 32, 63, 64, 128, 255,
1564 32768, 65535) (MICROMIPSOP_*_IMMC)
1565 "mD" 10-bit branch address (-512 .. 511) << 1 (MICROMIPSOP_*_IMMD)
1566 "mE" 7-bit branch address (-64 .. 63) << 1 (MICROMIPSOP_*_IMME)
1567 "mF" 4-bit immediate (0 .. 15) (MICROMIPSOP_*_IMMF)
1568 "mG" 4-bit immediate (-1 .. 14) (MICROMIPSOP_*_IMMG)
1569 "mH" 4-bit immediate (0 .. 15) << 1 (MICROMIPSOP_*_IMMH)
1570 "mI" 7-bit immediate (-1 .. 126) (MICROMIPSOP_*_IMMI)
1571 "mJ" 4-bit immediate (0 .. 15) << 2 (MICROMIPSOP_*_IMMJ)
1572 "mL" 4-bit immediate (0 .. 15) (MICROMIPSOP_*_IMML)
1573 "mM" 3-bit immediate (1 .. 8) (MICROMIPSOP_*_IMMM)
1574 "mN" 2-bit immediate (0 .. 3) for register list (MICROMIPSOP_*_IMMN)
1575 "mO" 4-bit immediate (0 .. 15) (MICROMIPSOP_*_IMML)
1576 "mP" 5-bit immediate (0 .. 31) << 2 (MICROMIPSOP_*_IMMP)
1577 "mU" 5-bit immediate (0 .. 31) << 2 (MICROMIPSOP_*_IMMU)
1578 "mW" 6-bit immediate (0 .. 63) << 2 (MICROMIPSOP_*_IMMW)
1579 "mX" 4-bit immediate (-8 .. 7) (MICROMIPSOP_*_IMMX)
1580 "mY" 9-bit immediate (-258 .. -3, 2 .. 257) << 2 (MICROMIPSOP_*_IMMY)
1581 "mZ" must be zero
1582
1583 In most cases 32-bit microMIPS instructions use the same characters
1584 as MIPS (with ADDIUPC being a notable exception, but there are some
1585 others too).
1586
1587 "." 10-bit signed offset/number (MICROMIPSOP_*_OFFSET10)
1588 "1" 5-bit sync type (MICROMIPSOP_*_SHAMT)
1589 "<" 5-bit shift amount (MICROMIPSOP_*_SHAMT)
1590 ">" shift amount between 32 and 63, stored after subtracting 32
1591 (MICROMIPSOP_*_SHAMT)
1592 "|" 4-bit trap code (MICROMIPSOP_*_TRAP)
1593 "~" 12-bit signed offset (MICROMIPSOP_*_OFFSET12)
1594 "a" 26-bit target address (MICROMIPSOP_*_TARGET)
1595 "b" 5-bit base register (MICROMIPSOP_*_RS)
1596 "c" 10-bit higher breakpoint code (MICROMIPSOP_*_CODE)
1597 "d" 5-bit destination register specifier (MICROMIPSOP_*_RD)
1598 "h" 5-bit PREFX hint (MICROMIPSOP_*_PREFX)
1599 "i" 16 bit unsigned immediate (MICROMIPSOP_*_IMMEDIATE)
1600 "j" 16-bit signed immediate (MICROMIPSOP_*_DELTA)
1601 "k" 5-bit cache opcode in target register position (MICROMIPSOP_*_CACHE)
1602 "n" register list for 32-bit LWM/SWM instruction (MICROMIPSOP_*_RT)
1603 "o" 16-bit signed offset (MICROMIPSOP_*_DELTA)
1604 "p" 16-bit PC-relative branch target address (MICROMIPSOP_*_DELTA)
1605 "q" 10-bit lower breakpoint code (MICROMIPSOP_*_CODE2)
1606 "r" 5-bit same register used as both source and target (MICROMIPSOP_*_RS)
1607 "s" 5-bit source register specifier (MICROMIPSOP_*_RS)
1608 "t" 5-bit target register (MICROMIPSOP_*_RT)
1609 "u" 16-bit upper 16 bits of address (MICROMIPSOP_*_IMMEDIATE)
1610 "v" 5-bit same register used as both source and destination
1611 (MICROMIPSOP_*_RS)
1612 "w" 5-bit same register used as both target and destination
1613 (MICROMIPSOP_*_RT)
1614 "y" 5-bit source 3 register for ALNV.PS (MICROMIPSOP_*_RS3)
1615 "z" must be zero register
1616 "C" 23-bit coprocessor function code (MICROMIPSOP_*_COPZ)
1617 "B" 8-bit syscall/wait function code (MICROMIPSOP_*_CODE10)
1618 "K" 5-bit Hardware Register (RDHWR instruction) (MICROMIPSOP_*_RS)
1619
1620 "+A" 5-bit INS/EXT/DINS/DEXT/DINSM/DEXTM position, which becomes
1621 LSB (MICROMIPSOP_*_EXTLSB).
1622 Enforces: 0 <= pos < 32.
1623 "+B" 5-bit INS/DINS size, which becomes MSB (MICROMIPSOP_*_INSMSB).
1624 Requires that "+A" or "+E" occur first to set position.
1625 Enforces: 0 < (pos+size) <= 32.
1626 "+C" 5-bit EXT/DEXT size, which becomes MSBD (MICROMIPSOP_*_EXTMSBD).
1627 Requires that "+A" or "+E" occur first to set position.
1628 Enforces: 0 < (pos+size) <= 32.
1629 (Also used by DEXT w/ different limits, but limits for
1630 that are checked by the M_DEXT macro.)
1631 "+E" 5-bit DINSU/DEXTU position, which becomes LSB-32 (MICROMIPSOP_*_EXTLSB).
1632 Enforces: 32 <= pos < 64.
1633 "+F" 5-bit DINSM/DINSU size, which becomes MSB-32 (MICROMIPSOP_*_INSMSB).
1634 Requires that "+A" or "+E" occur first to set position.
1635 Enforces: 32 < (pos+size) <= 64.
1636 "+G" 5-bit DEXTM size, which becomes MSBD-32 (MICROMIPSOP_*_EXTMSBD).
1637 Requires that "+A" or "+E" occur first to set position.
1638 Enforces: 32 < (pos+size) <= 64.
1639 "+H" 5-bit DEXTU size, which becomes MSBD (MICROMIPSOP_*_EXTMSBD).
1640 Requires that "+A" or "+E" occur first to set position.
1641 Enforces: 32 < (pos+size) <= 64.
1642
1643 PC-relative addition (ADDIUPC) instruction:
1644 "mQ" 23-bit offset (-4194304 .. 4194303) << 2 (MICROMIPSOP_*_IMMQ)
1645 "mb" 3-bit MIPS registers 2-7, 16, 17 (MICROMIPSOP_*_MB) at bit 23
1646
1647 Floating point instructions:
1648 "D" 5-bit destination register (MICROMIPSOP_*_FD)
1649 "M" 3-bit compare condition code (MICROMIPSOP_*_CCC)
1650 "N" 3-bit branch condition code (MICROMIPSOP_*_BCC)
1651 "R" 5-bit fr source 3 register (MICROMIPSOP_*_FR)
1652 "S" 5-bit fs source 1 register (MICROMIPSOP_*_FS)
1653 "T" 5-bit ft source 2 register (MICROMIPSOP_*_FT)
1654 "V" 5-bit same register used as floating source and destination or target
1655 (MICROMIPSOP_*_FS)
1656
1657 Coprocessor instructions:
1658 "E" 5-bit target register (MICROMIPSOP_*_RT)
1659 "G" 5-bit destination register (MICROMIPSOP_*_RD)
1660 "H" 3-bit sel field for (D)MTC* and (D)MFC* (MICROMIPSOP_*_SEL)
1661 "+D" combined destination register ("G") and sel ("H") for CP0 ops,
1662 for pretty-printing in disassembly only
1663
1664 Macro instructions:
1665 "A" general 32 bit expression
1666 "I" 32-bit immediate (value placed in imm_expr).
1667 "+I" 32-bit immediate (value placed in imm2_expr).
1668 "F" 64-bit floating point constant in .rdata
1669 "L" 64-bit floating point constant in .lit8
1670 "f" 32-bit floating point constant
1671 "l" 32-bit floating point constant in .lit4
1672
1673 Other:
1674 "()" parens surrounding optional value
1675 "," separates operands
1676 "+" start of extension sequence
1677 "m" start of microMIPS extension sequence
1678
1679 Characters used so far, for quick reference when adding more:
1680 "1234567890"
1681 "<>(),+.|~"
1682 "ABCDEFGHI KLMN RST V "
1683 "abcd f hijklmnopqrstuvw yz"
1684
1685 Extension character sequences used so far ("+" followed by the
1686 following), for quick reference when adding more:
1687 ""
1688 ""
1689 "ABCDEFGHI"
1690 ""
1691
1692 Extension character sequences used so far ("m" followed by the
1693 following), for quick reference when adding more:
1694 ""
1695 ""
1696 " BCDEFGHIJ LMNOPQ U WXYZ"
1697 " bcdefghij lmn pq st xyz"
1698*/
1699
1700extern const struct mips_opcode micromips_opcodes[];
1701extern const int bfd_micromips_num_opcodes;
1702
c67a084a
NC
1703/* A NOP insn impemented as "or at,at,zero".
1704 Used to implement -mfix-loongson2f. */
1705#define LOONGSON2F_NOP_INSN 0x00200825
1706
252b5132 1707#endif /* _MIPS_H_ */