]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/cris/Makefile.in
Update years in copyright notice for the GDB files.
[thirdparty/binutils-gdb.git] / sim / cris / Makefile.in
CommitLineData
f6bcefef
HPN
1# Makefile template for Configure for the CRIS simulator, based on a mix
2# of the ones for m32r and i960.
3#
8acc9f48 4# Copyright (C) 2004-2013 Free Software Foundation, Inc.
f6bcefef
HPN
5# Contributed by Axis Communications.
6#
7# This program is free software; you can redistribute it and/or modify
8# it under the terms of the GNU General Public License as published by
4744ac1b 9# the Free Software Foundation; either version 3 of the License, or
f6bcefef
HPN
10# (at your option) any later version.
11#
12# This program is distributed in the hope that it will be useful,
13# but WITHOUT ANY WARRANTY; without even the implied warranty of
14# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15# GNU General Public License for more details.
16#
4744ac1b
JB
17# You should have received a copy of the GNU General Public License
18# along with this program. If not, see <http://www.gnu.org/licenses/>.
f6bcefef
HPN
19
20## COMMON_PRE_CONFIG_FRAG
21
530d5813
HPN
22CRISV10F_OBJS = crisv10f.o cpuv10.o decodev10.o modelv10.o mloopv10f.o
23CRISV32F_OBJS = crisv32f.o cpuv32.o decodev32.o modelv32.o mloopv32f.o
f6bcefef 24
f6bcefef
HPN
25CONFIG_DEVICES =
26
27SIM_OBJS = \
28 $(SIM_NEW_COMMON_OBJS) \
29 sim-cpu.o \
f6bcefef
HPN
30 sim-hrw.o \
31 sim-model.o \
32 sim-reg.o \
33 cgen-utils.o cgen-trace.o cgen-scache.o \
34 cgen-run.o sim-reason.o sim-engine.o sim-stop.o \
35 sim-if.o arch.o \
36 $(CRISV10F_OBJS) \
37 $(CRISV32F_OBJS) \
38 traps.o devices.o \
39 $(CONFIG_DEVICES) \
40 cris-desc.o
41
42# Extra headers included by sim-main.h.
43# FIXME: $(srccom)/cgen-ops.h should be in CGEN_INCLUDE_DEPS.
44SIM_EXTRA_DEPS = \
45 $(CGEN_INCLUDE_DEPS) $(srccom)/cgen-ops.h \
46 arch.h cpuall.h cris-sim.h cris-desc.h
47
48SIM_RUN_OBJS = nrun.o
49SIM_EXTRA_CLEAN = cris-clean
50
51# This selects the cris newlib/libgloss syscall definitions.
52NL_TARGET = -DNL_TARGET_cris
53
54## COMMON_POST_CONFIG_FRAG
55
56CGEN_CPU_DIR = $(CGENDIR)/../cpu
57
58arch = cris
59
60sim-if.o: sim-if.c $(SIM_MAIN_DEPS) $(sim-core_h) $(sim-options_h)
61
aad3b3cb
HPN
62# Needs CPU-specific knowledge.
63dv-cris.o: dv-cris.c $(SIM_MAIN_DEPS) $(sim-core_h)
64
65# This is the same rule as dv-core.o etc.
66dv-rv.o: dv-rv.c $(hw_main_headers) $(sim_main_headers)
67
f6bcefef
HPN
68arch.o: arch.c $(SIM_MAIN_DEPS)
69
70traps.o: traps.c targ-vals.h $(SIM_MAIN_DEPS) $(sim-options_h)
71devices.o: devices.c $(SIM_MAIN_DEPS)
72
aad3b3cb
HPN
73# rvdummy is just used for testing. It does nothing if
74# --enable-sim-hardware isn't active.
75
76all: rvdummy$(EXEEXT)
77
78check: rvdummy$(EXEEXT)
79
80rvdummy$(EXEEXT): rvdummy.o $(EXTRA_LIBDEPS)
81 $(CC) $(ALL_CFLAGS) -o rvdummy$(EXEEXT) rvdummy.o $(EXTRA_LIBS)
82
83rvdummy.o: rvdummy.c config.h tconfig.h $(remote_sim_h) $(callback_h)
84
f6bcefef
HPN
85# CRISV10 objs
86
87CRISV10F_INCLUDE_DEPS = \
88 $(CGEN_MAIN_CPU_DEPS) \
89 cpuv10.h decodev10.h engv10.h
90
91crisv10f.o: crisv10f.c cris-tmpl.c $(CRISV10F_INCLUDE_DEPS)
92
93# FIXME: What is mono and what does "Use of `mono' is wip" mean (other
94# than the apparent; some "mono" feature is work in progress)?
95mloopv10f.c engv10.h: stamp-v10fmloop
96stamp-v10fmloop: $(srcdir)/../common/genmloop.sh mloop.in Makefile
086c6838 97 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
f6bcefef
HPN
98 -mono -no-fast -pbb -switch semcrisv10f-switch.c \
99 -cpu crisv10f -infile $(srcdir)/mloop.in
100 $(SHELL) $(srcroot)/move-if-change eng.hin engv10.h
101 $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv10f.c
102 touch stamp-v10fmloop
103mloopv10f.o: mloopv10f.c semcrisv10f-switch.c $(CRISV10F_INCLUDE_DEPS)
104
105cpuv10.o: cpuv10.c $(CRISV10F_INCLUDE_DEPS)
106decodev10.o: decodev10.c $(CRISV10F_INCLUDE_DEPS)
f6bcefef
HPN
107modelv10.o: modelv10.c $(CRISV10F_INCLUDE_DEPS)
108
109# CRISV32 objs
110
111CRISV32F_INCLUDE_DEPS = \
112 $(CGEN_MAIN_CPU_DEPS) \
113 cpuv32.h decodev32.h engv32.h
114
115crisv32f.o: crisv32f.c cris-tmpl.c $(CRISV32F_INCLUDE_DEPS)
116
117# FIXME: What is mono and what does "Use of `mono' is wip" mean (other
118# than the apparent; some "mono" feature is work in progress)?
119mloopv32f.c engv32.h: stamp-v32fmloop
c3182514
HPN
120# We depend on stamp-v10fmloop to get serialization to avoid
121# racing with it for the same temporary file-names when "make -j".
122stamp-v32fmloop: stamp-v10fmloop $(srcdir)/../common/genmloop.sh mloop.in Makefile
086c6838 123 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
f6bcefef
HPN
124 -mono -no-fast -pbb -switch semcrisv32f-switch.c \
125 -cpu crisv32f -infile $(srcdir)/mloop.in
126 $(SHELL) $(srcroot)/move-if-change eng.hin engv32.h
127 $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv32f.c
128 touch stamp-v32fmloop
129mloopv32f.o: mloopv32f.c semcrisv32f-switch.c $(CRISV32F_INCLUDE_DEPS)
130
131cpuv32.o: cpuv32.c $(CRISV32F_INCLUDE_DEPS)
132decodev32.o: decodev32.c $(CRISV32F_INCLUDE_DEPS)
f6bcefef
HPN
133modelv32.o: modelv32.c $(CRISV32F_INCLUDE_DEPS)
134
135cris-clean:
136 for v in 10 32; do \
137 rm -f mloopv$${v}f.c engv$${v}.h stamp-v$${v}fmloop; \
138 rm -f stamp-v$${v}fcpu; \
139 done
140 -rm -f stamp-arch stamp-desc
141 -rm -f tmp-*
142
143# cgen support, enable with --enable-cgen-maint
144CGEN_MAINT = ; @true
145# The following line is commented in or out depending upon --enable-cgen-maint.
146@CGEN_MAINT@CGEN_MAINT =
147
148# Useful when making CGEN-generated files manually, without --enable-cgen-maint.
149stamps: stamp-v10fmloop stamp-v32fmloop stamp-arch stamp-v10fcpu stamp-v32fcpu stamp-desc
150
151stamp-arch: $(CGEN_READ_SCM) $(CGEN_ARCH_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
152 $(MAKE) cgen-arch $(CGEN_FLAGS_TO_PASS) mach=crisv10,crisv32 \
153 archfile=$(CGEN_CPU_DIR)/cris.cpu \
154 FLAGS="with-scache with-profile=fn"
155 touch stamp-arch
156arch.h arch.c cpuall.h: $(CGEN_MAINT) stamp-arch
157
cce0efb5 158# The sed-hack is supposed to be temporary, until we get CGEN to emit it.
f6bcefef
HPN
159stamp-v10fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
160 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
161 archfile=$(CGEN_CPU_DIR)/cris.cpu \
162 cpu=crisv10f mach=crisv10 SUFFIX=v10 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"
163 $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv10-switch.c $(srcdir)/semcrisv10f-switch.c
cce0efb5
HPN
164 sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev10.c > decodev10.c.tmp
165 mv decodev10.c.tmp $(srcdir)/decodev10.c
f6bcefef
HPN
166 touch stamp-v10fcpu
167cpuv10.h cpuv10.c semcrisv10f-switch.c modelv10.c decodev10.c decodev10.h: $(CGEN_MAINT) stamp-v10fcpu
168
169stamp-v32fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
170 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
171 archfile=$(CGEN_CPU_DIR)/cris.cpu \
172 cpu=crisv32f mach=crisv32 SUFFIX=v32 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"
173 $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv32-switch.c $(srcdir)/semcrisv32f-switch.c
cce0efb5
HPN
174 sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev32.c > decodev32.c.tmp
175 mv decodev32.c.tmp $(srcdir)/decodev32.c
f6bcefef
HPN
176 touch stamp-v32fcpu
177cpuv32.h cpuv32.c semcrisv32f-switch.c modelv32.c decodev32.c decodev32.h: $(CGEN_MAINT) stamp-v32fcpu
178
179stamp-desc: $(CGEN_READ_SCM) $(CGEN_DESC_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
180 $(MAKE) cgen-desc $(CGEN_FLAGS_TO_PASS) \
181 archfile=$(CGEN_CPU_DIR)/cris.cpu \
182 cpu=cris mach=all
183 touch stamp-desc
184cris-desc.c cris-desc.h cris-opc.h: $(CGEN_MAINT) stamp-desc