]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/cpu/armv7/omap3/board.c
Licenses: introduce SPDX Unique Lincense Identifiers
[people/ms/u-boot.git] / arch / arm / cpu / armv7 / omap3 / board.c
CommitLineData
91eee546
DB
1/*
2 *
3 * Common board functions for OMAP3 based boards.
4 *
5 * (C) Copyright 2004-2008
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Sunil Kumar <sunilsaini05@gmail.com>
10 * Shashi Ranjan <shashiranjanmca05@gmail.com>
11 *
12 * Derived from Beagle Board and 3430 SDP code by
13 * Richard Woodruff <r-woodruff2@ti.com>
14 * Syed Mohammed Khasim <khasim@ti.com>
15 *
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35#include <common.h>
47f7bcae 36#include <spl.h>
91eee546
DB
37#include <asm/io.h>
38#include <asm/arch/sys_proto.h>
39#include <asm/arch/mem.h>
06e758e7 40#include <asm/cache.h>
45bf0585 41#include <asm/armv7.h>
080a46ea 42#include <asm/arch/gpio.h>
bb085b87 43#include <asm/omap_common.h>
f0881250 44#include <asm/arch/mmc_host_def.h>
ee08a826 45#include <i2c.h>
8a87a3d7 46#include <linux/compiler.h>
91eee546 47
6507f133
TR
48DECLARE_GLOBAL_DATA_PTR;
49
45bf0585 50/* Declarations */
91eee546 51extern omap3_sysinfo sysinfo;
45bf0585 52static void omap3_setup_aux_cr(void);
57f588be 53#ifndef CONFIG_SYS_L2CACHE_OFF
45bf0585 54static void omap3_invalidate_l2_cache_secure(void);
57f588be 55#endif
91eee546 56
25223a68
A
57static const struct gpio_bank gpio_bank_34xx[6] = {
58 { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
59 { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
60 { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
61 { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
62 { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
63 { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
64};
65
66const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
67
bb085b87
SS
68#ifdef CONFIG_SPL_BUILD
69/*
70* We use static variables because global data is not ready yet.
71* Initialized data is available in SPL right from the beginning.
72* We would not typically need to save these parameters in regular
73* U-Boot. This is needed only in SPL at the moment.
74*/
75u32 omap3_boot_device = BOOT_DEVICE_NAND;
76
77/* auto boot mode detection is not possible for OMAP3 - hard code */
37189a19 78u32 spl_boot_mode(void)
bb085b87 79{
8e1b836e 80 switch (spl_boot_device()) {
bb085b87
SS
81 case BOOT_DEVICE_MMC2:
82 return MMCSD_MODE_RAW;
83 case BOOT_DEVICE_MMC1:
84 return MMCSD_MODE_FAT;
85 break;
bb085b87
SS
86 default:
87 puts("spl: ERROR: unknown device - can't select boot mode\n");
88 hang();
89 }
90}
91
8e1b836e 92u32 spl_boot_device(void)
bb085b87
SS
93{
94 return omap3_boot_device;
95}
96
f0881250
TR
97int board_mmc_init(bd_t *bis)
98{
99 switch (spl_boot_device()) {
100 case BOOT_DEVICE_MMC1:
e3913f56 101 omap_mmc_init(0, 0, 0, -1, -1);
f0881250
TR
102 break;
103 case BOOT_DEVICE_MMC2:
104 case BOOT_DEVICE_MMC2_2:
e3913f56 105 omap_mmc_init(1, 0, 0, -1, -1);
f0881250
TR
106 break;
107 }
108 return 0;
109}
110
ee08a826
TR
111void spl_board_init(void)
112{
b51a5e3a 113#if defined(CONFIG_SPL_NAND_SUPPORT) || defined(CONFIG_SPL_ONENAND_SUPPORT)
d7cb93b2
TR
114 gpmc_init();
115#endif
da521387 116#ifdef CONFIG_SPL_I2C_SUPPORT
ee08a826 117 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
da521387 118#endif
ee08a826 119}
bb085b87
SS
120#endif /* CONFIG_SPL_BUILD */
121
122
91eee546
DB
123/******************************************************************************
124 * Routine: secure_unlock
125 * Description: Setup security registers for access
126 * (GP Device only)
127 *****************************************************************************/
128void secure_unlock_mem(void)
129{
97a099ea
DB
130 struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
131 struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
132 struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
133 struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
134 struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
91eee546
DB
135
136 /* Protection Module Register Target APE (PM_RT) */
137 writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
138 writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
139 writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
140 writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
141
142 writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
143 writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
144 writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
145
146 writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
147 writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
148 writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
149 writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
150
151 /* IVA Changes */
152 writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
153 writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
154 writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
155
156 /* SDRC region 0 public */
157 writel(UNLOCK_1, &sms_base->rg_att0);
158}
159
160/******************************************************************************
161 * Routine: secureworld_exit()
162 * Description: If chip is EMU and boot type is external
163 * configure secure registers and exit secure world
164 * general use.
165 *****************************************************************************/
166void secureworld_exit()
167{
168 unsigned long i;
169
a4958313 170 /* configure non-secure access control register */
91eee546
DB
171 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
172 /* enabling co-processor CP10 and CP11 accesses in NS world */
173 __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
174 /*
175 * allow allocation of locked TLBs and L2 lines in NS world
176 * allow use of PLE registers in NS world also
177 */
178 __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
179 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
180
181 /* Enable ASA in ACR register */
182 __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
183 __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
184 __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
185
186 /* Exiting secure world */
187 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
188 __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
189 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
190}
191
91eee546
DB
192/******************************************************************************
193 * Routine: try_unlock_sram()
194 * Description: If chip is GP/EMU(special) type, unlock the SRAM for
195 * general use.
196 *****************************************************************************/
197void try_unlock_memory()
198{
199 int mode;
200 int in_sdram = is_running_in_sdram();
201
202 /*
203 * if GP device unlock device SRAM for general use
204 * secure code breaks for Secure/Emulation device - HS/E/T
205 */
206 mode = get_device_type();
207 if (mode == GP_DEVICE)
208 secure_unlock_mem();
209
210 /*
211 * If device is EMU and boot is XIP external booting
212 * Unlock firewalls and disable L2 and put chip
213 * out of secure world
214 *
215 * Assuming memories are unlocked by the demon who put us in SDRAM
216 */
217 if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
218 && (!in_sdram)) {
219 secure_unlock_mem();
220 secureworld_exit();
221 }
222
223 return;
224}
225
226/******************************************************************************
227 * Routine: s_init
228 * Description: Does early system init of muxing and clocks.
229 * - Called path is with SRAM stack.
230 *****************************************************************************/
231void s_init(void)
232{
233 int in_sdram = is_running_in_sdram();
234
235 watchdog_init();
236
237 try_unlock_memory();
238
45bf0585
A
239 /* Errata workarounds */
240 omap3_setup_aux_cr();
91eee546 241
45bf0585
A
242#ifndef CONFIG_SYS_L2CACHE_OFF
243 /* Invalidate L2-cache from secure mode */
244 omap3_invalidate_l2_cache_secure();
91eee546 245#endif
91eee546
DB
246
247 set_muxconf_regs();
86623add 248 sdelay(100);
91eee546
DB
249
250 prcm_init();
251
252 per_clocks_enable();
253
95f87910
G
254#ifdef CONFIG_USB_EHCI_OMAP
255 ehci_clocks_enable();
256#endif
257
bb085b87 258#ifdef CONFIG_SPL_BUILD
6507f133
TR
259 gd = &gdata;
260
bb085b87 261 preloader_console_init();
8775471b
AM
262
263 timer_init();
bb085b87
SS
264#endif
265
91eee546 266 if (!in_sdram)
cae377b5 267 mem_init();
91eee546
DB
268}
269
8a87a3d7
TR
270/*
271 * Routine: misc_init_r
272 * Description: A basic misc_init_r that just displays the die ID
273 */
274int __weak misc_init_r(void)
275{
276 dieid_num_r();
277
278 return 0;
279}
280
91eee546
DB
281/******************************************************************************
282 * Routine: wait_for_command_complete
283 * Description: Wait for posting to finish on watchdog
284 *****************************************************************************/
97a099ea 285void wait_for_command_complete(struct watchdog *wd_base)
91eee546
DB
286{
287 int pending = 1;
288 do {
289 pending = readl(&wd_base->wwps);
290 } while (pending);
291}
292
293/******************************************************************************
294 * Routine: watchdog_init
295 * Description: Shut down watch dogs
296 *****************************************************************************/
297void watchdog_init(void)
298{
97a099ea
DB
299 struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
300 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
91eee546
DB
301
302 /*
303 * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
304 * either taken care of by ROM (HS/EMU) or not accessible (GP).
305 * We need to take care of WD2-MPU or take a PRCM reset. WD3
306 * should not be running and does not generate a PRCM reset.
307 */
308
309 sr32(&prcm_base->fclken_wkup, 5, 1, 1);
310 sr32(&prcm_base->iclken_wkup, 5, 1, 1);
311 wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
312
313 writel(WD_UNLOCK1, &wd2_base->wspr);
314 wait_for_command_complete(wd2_base);
315 writel(WD_UNLOCK2, &wd2_base->wspr);
316}
317
91eee546
DB
318/******************************************************************************
319 * Dummy function to handle errors for EABI incompatibility
320 *****************************************************************************/
321void abort(void)
322{
323}
324
bb085b87 325#if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
91eee546
DB
326/******************************************************************************
327 * OMAP3 specific command to switch between NAND HW and SW ecc
328 *****************************************************************************/
54841ab5 329static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
91eee546 330{
da634ae3 331 if (argc < 2 || argc > 3)
91eee546 332 goto usage;
da634ae3
AB
333
334 if (strncmp(argv[1], "hw", 2) == 0) {
335 if (argc == 2) {
336 omap_nand_switch_ecc(1, 1);
337 } else {
338 if (strncmp(argv[2], "hamming", 7) == 0)
339 omap_nand_switch_ecc(1, 1);
340 else if (strncmp(argv[2], "bch8", 4) == 0)
341 omap_nand_switch_ecc(1, 8);
342 else
343 goto usage;
344 }
345 } else if (strncmp(argv[1], "sw", 2) == 0) {
346 omap_nand_switch_ecc(0, 0);
347 } else {
91eee546 348 goto usage;
da634ae3 349 }
91eee546
DB
350
351 return 0;
352
353usage:
36003268 354 printf ("Usage: nandecc %s\n", cmdtp->usage);
91eee546
DB
355 return 1;
356}
357
358U_BOOT_CMD(
da634ae3 359 nandecc, 3, 1, do_switch_ecc,
a93c92cd 360 "switch OMAP3 NAND ECC calculation algorithm",
da634ae3
AB
361 "hw [hamming|bch8] - Switch between NAND hardware 1-bit hamming and"
362 " 8-bit BCH\n"
363 " ecc calculation (second parameter may"
364 " be omitted).\n"
365 "nandecc sw - Switch to NAND software ecc algorithm."
a89c33db 366);
91eee546 367
bb085b87 368#endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
6a6b62e3
SP
369
370#ifdef CONFIG_DISPLAY_BOARDINFO
371/**
372 * Print board information
373 */
374int checkboard (void)
375{
376 char *mem_s ;
377
378 if (is_mem_sdr())
379 mem_s = "mSDR";
380 else
381 mem_s = "LPDDR";
382
383 printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
384 sysinfo.nand_string);
385
386 return 0;
387}
388#endif /* CONFIG_DISPLAY_BOARDINFO */
45bf0585
A
389
390static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
391{
392 u32 i, num_params = *parameters;
393 u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
394
395 /*
396 * copy the parameters to an un-cached area to avoid coherency
397 * issues
398 */
399 for (i = 0; i < num_params; i++) {
400 __raw_writel(*parameters, sram_scratch_space);
401 parameters++;
402 sram_scratch_space++;
403 }
404
405 /* Now make the PPA call */
406 do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
407}
408
409static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
410{
411 u32 acr;
412
413 /* Read ACR */
414 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
415 acr &= ~clear_bits;
416 acr |= set_bits;
417
418 if (get_device_type() == GP_DEVICE) {
419 omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
420 acr);
421 } else {
422 struct emu_hal_params emu_romcode_params;
423 emu_romcode_params.num_params = 1;
424 emu_romcode_params.param1 = acr;
425 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
426 (u32 *)&emu_romcode_params);
427 }
428}
429
45bf0585
A
430static void omap3_setup_aux_cr(void)
431{
432 /* Workaround for Cortex-A8 errata: #454179 #430973
433 * Set "IBE" bit
a4958313 434 * Set "Disable Branch Size Mispredicts" bit
45bf0585
A
435 * Workaround for erratum #621766
436 * Enable L1NEON bit
437 * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
438 */
439 omap3_update_aux_cr_secure(0xE0, 0);
440}
441
442#ifndef CONFIG_SYS_L2CACHE_OFF
57f588be
TR
443static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
444{
445 u32 acr;
446
447 /* Read ACR */
448 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
449 acr &= ~clear_bits;
450 acr |= set_bits;
451
452 /* Write ACR - affects non-secure banked bits */
453 asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
454}
455
45bf0585
A
456/* Invalidate the entire L2 cache from secure mode */
457static void omap3_invalidate_l2_cache_secure(void)
458{
459 if (get_device_type() == GP_DEVICE) {
460 omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
461 0);
462 } else {
463 struct emu_hal_params emu_romcode_params;
464 emu_romcode_params.num_params = 1;
465 emu_romcode_params.param1 = 0;
466 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
467 (u32 *)&emu_romcode_params);
468 }
469}
470
471void v7_outer_cache_enable(void)
472{
473 /* Set L2EN */
474 omap3_update_aux_cr_secure(0x2, 0);
475
476 /*
477 * On some revisions L2EN bit is banked on some revisions it's not
478 * No harm in setting both banked bits(in fact this is required
479 * by an erratum)
480 */
481 omap3_update_aux_cr(0x2, 0);
482}
483
f1f2c3ca 484void omap3_outer_cache_disable(void)
45bf0585
A
485{
486 /* Clear L2EN */
487 omap3_update_aux_cr_secure(0, 0x2);
488
489 /*
490 * On some revisions L2EN bit is banked on some revisions it's not
491 * No harm in clearing both banked bits(in fact this is required
492 * by an erratum)
493 */
494 omap3_update_aux_cr(0, 0x2);
495}
e3fe6257 496#endif /* !CONFIG_SYS_L2CACHE_OFF */
13d4f9bd
A
497
498#ifndef CONFIG_SYS_DCACHE_OFF
499void enable_caches(void)
500{
501 /* Enable D-cache. I-cache is already enabled in start.S */
502 dcache_enable();
503}
e3fe6257 504#endif /* !CONFIG_SYS_DCACHE_OFF */