]> git.ipfire.org Git - thirdparty/linux.git/blame - arch/arm/kernel/hw_breakpoint.c
perf/arch/powerpc: Implement hw_breakpoint_arch_parse()
[thirdparty/linux.git] / arch / arm / kernel / hw_breakpoint.c
CommitLineData
f81ef4a9
WD
1/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License version 2 as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14 *
15 * Copyright (C) 2009, 2010 ARM Limited
16 *
17 * Author: Will Deacon <will.deacon@arm.com>
18 */
19
20/*
21 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22 * using the CPU's debug registers.
23 */
24#define pr_fmt(fmt) "hw-breakpoint: " fmt
25
26#include <linux/errno.h>
7e202696 27#include <linux/hardirq.h>
f81ef4a9
WD
28#include <linux/perf_event.h>
29#include <linux/hw_breakpoint.h>
30#include <linux/smp.h>
9a6eb310 31#include <linux/cpu_pm.h>
184901a0 32#include <linux/coresight.h>
f81ef4a9
WD
33
34#include <asm/cacheflush.h>
35#include <asm/cputype.h>
36#include <asm/current.h>
37#include <asm/hw_breakpoint.h>
f81ef4a9
WD
38#include <asm/traps.h>
39
40/* Breakpoint currently in use for each BRP. */
41static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
42
43/* Watchpoint currently in use for each WRP. */
44static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
45
46/* Number of BRP/WRP registers on this CPU. */
670431ea
JP
47static int core_num_brps __ro_after_init;
48static int core_num_wrps __ro_after_init;
f81ef4a9
WD
49
50/* Debug architecture version. */
670431ea 51static u8 debug_arch __ro_after_init;
f81ef4a9 52
57ba8997 53/* Does debug architecture support OS Save and Restore? */
670431ea 54static bool has_ossr __ro_after_init;
57ba8997 55
f81ef4a9 56/* Maximum supported watchpoint length. */
670431ea 57static u8 max_watchpoint_len __ro_after_init;
f81ef4a9 58
9e962f76
DE
59#define READ_WB_REG_CASE(OP2, M, VAL) \
60 case ((OP2 << 4) + M): \
61 ARM_DBG_READ(c0, c ## M, OP2, VAL); \
f81ef4a9
WD
62 break
63
9e962f76
DE
64#define WRITE_WB_REG_CASE(OP2, M, VAL) \
65 case ((OP2 << 4) + M): \
66 ARM_DBG_WRITE(c0, c ## M, OP2, VAL); \
f81ef4a9
WD
67 break
68
69#define GEN_READ_WB_REG_CASES(OP2, VAL) \
70 READ_WB_REG_CASE(OP2, 0, VAL); \
71 READ_WB_REG_CASE(OP2, 1, VAL); \
72 READ_WB_REG_CASE(OP2, 2, VAL); \
73 READ_WB_REG_CASE(OP2, 3, VAL); \
74 READ_WB_REG_CASE(OP2, 4, VAL); \
75 READ_WB_REG_CASE(OP2, 5, VAL); \
76 READ_WB_REG_CASE(OP2, 6, VAL); \
77 READ_WB_REG_CASE(OP2, 7, VAL); \
78 READ_WB_REG_CASE(OP2, 8, VAL); \
79 READ_WB_REG_CASE(OP2, 9, VAL); \
80 READ_WB_REG_CASE(OP2, 10, VAL); \
81 READ_WB_REG_CASE(OP2, 11, VAL); \
82 READ_WB_REG_CASE(OP2, 12, VAL); \
83 READ_WB_REG_CASE(OP2, 13, VAL); \
84 READ_WB_REG_CASE(OP2, 14, VAL); \
85 READ_WB_REG_CASE(OP2, 15, VAL)
86
87#define GEN_WRITE_WB_REG_CASES(OP2, VAL) \
88 WRITE_WB_REG_CASE(OP2, 0, VAL); \
89 WRITE_WB_REG_CASE(OP2, 1, VAL); \
90 WRITE_WB_REG_CASE(OP2, 2, VAL); \
91 WRITE_WB_REG_CASE(OP2, 3, VAL); \
92 WRITE_WB_REG_CASE(OP2, 4, VAL); \
93 WRITE_WB_REG_CASE(OP2, 5, VAL); \
94 WRITE_WB_REG_CASE(OP2, 6, VAL); \
95 WRITE_WB_REG_CASE(OP2, 7, VAL); \
96 WRITE_WB_REG_CASE(OP2, 8, VAL); \
97 WRITE_WB_REG_CASE(OP2, 9, VAL); \
98 WRITE_WB_REG_CASE(OP2, 10, VAL); \
99 WRITE_WB_REG_CASE(OP2, 11, VAL); \
100 WRITE_WB_REG_CASE(OP2, 12, VAL); \
101 WRITE_WB_REG_CASE(OP2, 13, VAL); \
102 WRITE_WB_REG_CASE(OP2, 14, VAL); \
103 WRITE_WB_REG_CASE(OP2, 15, VAL)
104
105static u32 read_wb_reg(int n)
106{
107 u32 val = 0;
108
109 switch (n) {
110 GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
111 GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
112 GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
113 GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
114 default:
8b521cb2
JP
115 pr_warn("attempt to read from unknown breakpoint register %d\n",
116 n);
f81ef4a9
WD
117 }
118
119 return val;
120}
121
122static void write_wb_reg(int n, u32 val)
123{
124 switch (n) {
125 GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
126 GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
127 GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
128 GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
129 default:
8b521cb2
JP
130 pr_warn("attempt to write to unknown breakpoint register %d\n",
131 n);
f81ef4a9
WD
132 }
133 isb();
134}
135
0017ff42
WD
136/* Determine debug architecture. */
137static u8 get_debug_arch(void)
138{
139 u32 didr;
140
141 /* Do we implement the extended CPUID interface? */
d1244336 142 if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
5ad29ea2
WD
143 pr_warn_once("CPUID feature registers not supported. "
144 "Assuming v6 debug is present.\n");
0017ff42 145 return ARM_DEBUG_ARCH_V6;
d1244336 146 }
0017ff42 147
9e962f76 148 ARM_DBG_READ(c0, c0, 0, didr);
0017ff42
WD
149 return (didr >> 16) & 0xf;
150}
151
152u8 arch_get_debug_arch(void)
153{
154 return debug_arch;
155}
156
66e1cfe6
WD
157static int debug_arch_supported(void)
158{
159 u8 arch = get_debug_arch();
b5d5b8f9
WD
160
161 /* We don't support the memory-mapped interface. */
162 return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
163 arch >= ARM_DEBUG_ARCH_V7_1;
66e1cfe6
WD
164}
165
bf880114
WD
166/* Can we determine the watchpoint access type from the fsr? */
167static int debug_exception_updates_fsr(void)
168{
5b61d4a5 169 return get_debug_arch() >= ARM_DEBUG_ARCH_V8;
bf880114
WD
170}
171
c512de95
WD
172/* Determine number of WRP registers available. */
173static int get_num_wrp_resources(void)
174{
175 u32 didr;
9e962f76 176 ARM_DBG_READ(c0, c0, 0, didr);
c512de95
WD
177 return ((didr >> 28) & 0xf) + 1;
178}
179
180/* Determine number of BRP registers available. */
0017ff42
WD
181static int get_num_brp_resources(void)
182{
183 u32 didr;
9e962f76 184 ARM_DBG_READ(c0, c0, 0, didr);
0017ff42
WD
185 return ((didr >> 24) & 0xf) + 1;
186}
187
188/* Does this core support mismatch breakpoints? */
189static int core_has_mismatch_brps(void)
190{
191 return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
192 get_num_brp_resources() > 1);
193}
194
195/* Determine number of usable WRPs available. */
196static int get_num_wrps(void)
197{
198 /*
c512de95
WD
199 * On debug architectures prior to 7.1, when a watchpoint fires, the
200 * only way to work out which watchpoint it was is by disassembling
201 * the faulting instruction and working out the address of the memory
202 * access.
0017ff42
WD
203 *
204 * Furthermore, we can only do this if the watchpoint was precise
205 * since imprecise watchpoints prevent us from calculating register
206 * based addresses.
207 *
208 * Providing we have more than 1 breakpoint register, we only report
209 * a single watchpoint register for the time being. This way, we always
210 * know which watchpoint fired. In the future we can either add a
211 * disassembler and address generation emulator, or we can insert a
212 * check to see if the DFAR is set on watchpoint exception entry
213 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
214 * that it is set on some implementations].
215 */
c512de95
WD
216 if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
217 return 1;
0017ff42 218
c512de95 219 return get_num_wrp_resources();
0017ff42
WD
220}
221
222/* Determine number of usable BRPs available. */
223static int get_num_brps(void)
224{
225 int brps = get_num_brp_resources();
c512de95 226 return core_has_mismatch_brps() ? brps - 1 : brps;
0017ff42
WD
227}
228
f81ef4a9
WD
229/*
230 * In order to access the breakpoint/watchpoint control registers,
231 * we must be running in debug monitor mode. Unfortunately, we can
232 * be put into halting debug mode at any time by an external debugger
233 * but there is nothing we can do to prevent that.
234 */
0daa034e
WD
235static int monitor_mode_enabled(void)
236{
237 u32 dscr;
9e962f76 238 ARM_DBG_READ(c0, c1, 0, dscr);
0daa034e
WD
239 return !!(dscr & ARM_DSCR_MDBGEN);
240}
241
f81ef4a9
WD
242static int enable_monitor_mode(void)
243{
244 u32 dscr;
9e962f76 245 ARM_DBG_READ(c0, c1, 0, dscr);
f81ef4a9 246
8fbf397c
WD
247 /* If monitor mode is already enabled, just return. */
248 if (dscr & ARM_DSCR_MDBGEN)
249 goto out;
250
f81ef4a9 251 /* Write to the corresponding DSCR. */
8fbf397c 252 switch (get_debug_arch()) {
f81ef4a9
WD
253 case ARM_DEBUG_ARCH_V6:
254 case ARM_DEBUG_ARCH_V6_1:
9e962f76 255 ARM_DBG_WRITE(c0, c1, 0, (dscr | ARM_DSCR_MDBGEN));
f81ef4a9
WD
256 break;
257 case ARM_DEBUG_ARCH_V7_ECP14:
b5d5b8f9 258 case ARM_DEBUG_ARCH_V7_1:
5b61d4a5 259 case ARM_DEBUG_ARCH_V8:
9e962f76 260 ARM_DBG_WRITE(c0, c2, 2, (dscr | ARM_DSCR_MDBGEN));
b59a540c 261 isb();
f81ef4a9
WD
262 break;
263 default:
614bea50 264 return -ENODEV;
f81ef4a9
WD
265 }
266
267 /* Check that the write made it through. */
9e962f76 268 ARM_DBG_READ(c0, c1, 0, dscr);
f435ab79
WD
269 if (!(dscr & ARM_DSCR_MDBGEN)) {
270 pr_warn_once("Failed to enable monitor mode on CPU %d.\n",
271 smp_processor_id());
614bea50 272 return -EPERM;
f435ab79 273 }
f81ef4a9
WD
274
275out:
614bea50 276 return 0;
f81ef4a9
WD
277}
278
8fbf397c
WD
279int hw_breakpoint_slots(int type)
280{
66e1cfe6
WD
281 if (!debug_arch_supported())
282 return 0;
283
8fbf397c
WD
284 /*
285 * We can be called early, so don't rely on
286 * our static variables being initialised.
287 */
288 switch (type) {
289 case TYPE_INST:
290 return get_num_brps();
291 case TYPE_DATA:
292 return get_num_wrps();
293 default:
8b521cb2 294 pr_warn("unknown slot type: %d\n", type);
8fbf397c
WD
295 return 0;
296 }
297}
298
f81ef4a9
WD
299/*
300 * Check if 8-bit byte-address select is available.
301 * This clobbers WRP 0.
302 */
303static u8 get_max_wp_len(void)
304{
305 u32 ctrl_reg;
306 struct arch_hw_breakpoint_ctrl ctrl;
307 u8 size = 4;
308
309 if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
310 goto out;
311
f81ef4a9
WD
312 memset(&ctrl, 0, sizeof(ctrl));
313 ctrl.len = ARM_BREAKPOINT_LEN_8;
314 ctrl_reg = encode_ctrl_reg(ctrl);
315
316 write_wb_reg(ARM_BASE_WVR, 0);
317 write_wb_reg(ARM_BASE_WCR, ctrl_reg);
318 if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
319 size = 8;
320
321out:
322 return size;
323}
324
325u8 arch_get_max_wp_len(void)
326{
327 return max_watchpoint_len;
328}
329
f81ef4a9
WD
330/*
331 * Install a perf counter breakpoint.
332 */
333int arch_install_hw_breakpoint(struct perf_event *bp)
334{
335 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
336 struct perf_event **slot, **slots;
0daa034e 337 int i, max_slots, ctrl_base, val_base;
93a04a34 338 u32 addr, ctrl;
f81ef4a9 339
93a04a34
WD
340 addr = info->address;
341 ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
342
f81ef4a9
WD
343 if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
344 /* Breakpoint */
345 ctrl_base = ARM_BASE_BCR;
346 val_base = ARM_BASE_BVR;
1436c1aa 347 slots = this_cpu_ptr(bp_on_reg);
0017ff42 348 max_slots = core_num_brps;
f81ef4a9
WD
349 } else {
350 /* Watchpoint */
6f26aa05
WD
351 ctrl_base = ARM_BASE_WCR;
352 val_base = ARM_BASE_WVR;
1436c1aa 353 slots = this_cpu_ptr(wp_on_reg);
f81ef4a9
WD
354 max_slots = core_num_wrps;
355 }
356
357 for (i = 0; i < max_slots; ++i) {
358 slot = &slots[i];
359
360 if (!*slot) {
361 *slot = bp;
362 break;
363 }
364 }
365
f435ab79 366 if (i == max_slots) {
8b521cb2 367 pr_warn("Can't find any breakpoint slot\n");
0daa034e 368 return -EBUSY;
f435ab79 369 }
f81ef4a9 370
6f26aa05
WD
371 /* Override the breakpoint data with the step data. */
372 if (info->step_ctrl.enabled) {
373 addr = info->trigger & ~0x3;
374 ctrl = encode_ctrl_reg(info->step_ctrl);
375 if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
376 i = 0;
377 ctrl_base = ARM_BASE_BCR + core_num_brps;
378 val_base = ARM_BASE_BVR + core_num_brps;
379 }
380 }
381
f81ef4a9 382 /* Setup the address register. */
93a04a34 383 write_wb_reg(val_base + i, addr);
f81ef4a9
WD
384
385 /* Setup the control register. */
93a04a34 386 write_wb_reg(ctrl_base + i, ctrl);
0daa034e 387 return 0;
f81ef4a9
WD
388}
389
390void arch_uninstall_hw_breakpoint(struct perf_event *bp)
391{
392 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
393 struct perf_event **slot, **slots;
394 int i, max_slots, base;
395
396 if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
397 /* Breakpoint */
398 base = ARM_BASE_BCR;
1436c1aa 399 slots = this_cpu_ptr(bp_on_reg);
0017ff42 400 max_slots = core_num_brps;
f81ef4a9
WD
401 } else {
402 /* Watchpoint */
6f26aa05 403 base = ARM_BASE_WCR;
1436c1aa 404 slots = this_cpu_ptr(wp_on_reg);
f81ef4a9
WD
405 max_slots = core_num_wrps;
406 }
407
408 /* Remove the breakpoint. */
409 for (i = 0; i < max_slots; ++i) {
410 slot = &slots[i];
411
412 if (*slot == bp) {
413 *slot = NULL;
414 break;
415 }
416 }
417
f435ab79 418 if (i == max_slots) {
8b521cb2 419 pr_warn("Can't find any breakpoint slot\n");
f81ef4a9 420 return;
f435ab79 421 }
f81ef4a9 422
6f26aa05
WD
423 /* Ensure that we disable the mismatch breakpoint. */
424 if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
425 info->step_ctrl.enabled) {
426 i = 0;
427 base = ARM_BASE_BCR + core_num_brps;
428 }
429
f81ef4a9
WD
430 /* Reset the control register. */
431 write_wb_reg(base + i, 0);
432}
433
434static int get_hbp_len(u8 hbp_len)
435{
436 unsigned int len_in_bytes = 0;
437
438 switch (hbp_len) {
439 case ARM_BREAKPOINT_LEN_1:
440 len_in_bytes = 1;
441 break;
442 case ARM_BREAKPOINT_LEN_2:
443 len_in_bytes = 2;
444 break;
445 case ARM_BREAKPOINT_LEN_4:
446 len_in_bytes = 4;
447 break;
448 case ARM_BREAKPOINT_LEN_8:
449 len_in_bytes = 8;
450 break;
451 }
452
453 return len_in_bytes;
454}
455
456/*
457 * Check whether bp virtual address is in kernel space.
458 */
8e983ff9 459int arch_check_bp_in_kernelspace(struct arch_hw_breakpoint *hw)
f81ef4a9
WD
460{
461 unsigned int len;
462 unsigned long va;
f81ef4a9 463
8e983ff9
FW
464 va = hw->address;
465 len = get_hbp_len(hw->ctrl.len);
f81ef4a9
WD
466
467 return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
468}
469
470/*
471 * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
472 * Hopefully this will disappear when ptrace can bypass the conversion
473 * to generic breakpoint descriptions.
474 */
475int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
476 int *gen_len, int *gen_type)
477{
478 /* Type */
479 switch (ctrl.type) {
480 case ARM_BREAKPOINT_EXECUTE:
481 *gen_type = HW_BREAKPOINT_X;
482 break;
483 case ARM_BREAKPOINT_LOAD:
484 *gen_type = HW_BREAKPOINT_R;
485 break;
486 case ARM_BREAKPOINT_STORE:
487 *gen_type = HW_BREAKPOINT_W;
488 break;
489 case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
490 *gen_type = HW_BREAKPOINT_RW;
491 break;
492 default:
493 return -EINVAL;
494 }
495
496 /* Len */
497 switch (ctrl.len) {
498 case ARM_BREAKPOINT_LEN_1:
499 *gen_len = HW_BREAKPOINT_LEN_1;
500 break;
501 case ARM_BREAKPOINT_LEN_2:
502 *gen_len = HW_BREAKPOINT_LEN_2;
503 break;
504 case ARM_BREAKPOINT_LEN_4:
505 *gen_len = HW_BREAKPOINT_LEN_4;
506 break;
507 case ARM_BREAKPOINT_LEN_8:
508 *gen_len = HW_BREAKPOINT_LEN_8;
509 break;
510 default:
511 return -EINVAL;
512 }
513
514 return 0;
515}
516
517/*
518 * Construct an arch_hw_breakpoint from a perf_event.
519 */
520static int arch_build_bp_info(struct perf_event *bp)
521{
522 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
523
524 /* Type */
525 switch (bp->attr.bp_type) {
526 case HW_BREAKPOINT_X:
527 info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
528 break;
529 case HW_BREAKPOINT_R:
530 info->ctrl.type = ARM_BREAKPOINT_LOAD;
531 break;
532 case HW_BREAKPOINT_W:
533 info->ctrl.type = ARM_BREAKPOINT_STORE;
534 break;
535 case HW_BREAKPOINT_RW:
536 info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
537 break;
538 default:
539 return -EINVAL;
540 }
541
542 /* Len */
543 switch (bp->attr.bp_len) {
544 case HW_BREAKPOINT_LEN_1:
545 info->ctrl.len = ARM_BREAKPOINT_LEN_1;
546 break;
547 case HW_BREAKPOINT_LEN_2:
548 info->ctrl.len = ARM_BREAKPOINT_LEN_2;
549 break;
550 case HW_BREAKPOINT_LEN_4:
551 info->ctrl.len = ARM_BREAKPOINT_LEN_4;
552 break;
553 case HW_BREAKPOINT_LEN_8:
554 info->ctrl.len = ARM_BREAKPOINT_LEN_8;
555 if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
556 && max_watchpoint_len >= 8)
557 break;
558 default:
559 return -EINVAL;
560 }
561
6ee33c27
WD
562 /*
563 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
564 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
565 * by the hardware and must be aligned to the appropriate number of
566 * bytes.
567 */
568 if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
569 info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
570 info->ctrl.len != ARM_BREAKPOINT_LEN_4)
571 return -EINVAL;
572
f81ef4a9
WD
573 /* Address */
574 info->address = bp->attr.bp_addr;
575
576 /* Privilege */
577 info->ctrl.privilege = ARM_BREAKPOINT_USER;
8e983ff9 578 if (arch_check_bp_in_kernelspace(info))
f81ef4a9
WD
579 info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
580
581 /* Enabled? */
582 info->ctrl.enabled = !bp->attr.disabled;
583
584 /* Mismatch */
585 info->ctrl.mismatch = 0;
586
587 return 0;
588}
589
590/*
591 * Validate the arch-specific HW Breakpoint register settings.
592 */
593int arch_validate_hwbkpt_settings(struct perf_event *bp)
594{
595 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
596 int ret = 0;
6ee33c27 597 u32 offset, alignment_mask = 0x3;
f81ef4a9 598
0daa034e
WD
599 /* Ensure that we are in monitor debug mode. */
600 if (!monitor_mode_enabled())
601 return -ENODEV;
602
f81ef4a9
WD
603 /* Build the arch_hw_breakpoint. */
604 ret = arch_build_bp_info(bp);
605 if (ret)
606 goto out;
607
608 /* Check address alignment. */
609 if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
610 alignment_mask = 0x7;
6ee33c27
WD
611 offset = info->address & alignment_mask;
612 switch (offset) {
613 case 0:
614 /* Aligned */
615 break;
616 case 1:
6ee33c27
WD
617 case 2:
618 /* Allow halfword watchpoints and breakpoints. */
619 if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
620 break;
d968d2b8
WD
621 case 3:
622 /* Allow single byte watchpoint. */
623 if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
624 break;
6ee33c27
WD
625 default:
626 ret = -EINVAL;
627 goto out;
f81ef4a9
WD
628 }
629
6ee33c27
WD
630 info->address &= ~alignment_mask;
631 info->ctrl.len <<= offset;
632
1879445d 633 if (is_default_overflow_handler(bp)) {
bf880114
WD
634 /*
635 * Mismatch breakpoints are required for single-stepping
636 * breakpoints.
637 */
638 if (!core_has_mismatch_brps())
639 return -EINVAL;
640
641 /* We don't allow mismatch breakpoints in kernel space. */
8e983ff9 642 if (arch_check_bp_in_kernelspace(info))
bf880114
WD
643 return -EPERM;
644
645 /*
646 * Per-cpu breakpoints are not supported by our stepping
647 * mechanism.
648 */
50f16a8b 649 if (!bp->hw.target)
bf880114
WD
650 return -EINVAL;
651
652 /*
653 * We only support specific access types if the fsr
654 * reports them.
655 */
656 if (!debug_exception_updates_fsr() &&
657 (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
658 info->ctrl.type == ARM_BREAKPOINT_STORE))
659 return -EINVAL;
f81ef4a9 660 }
bf880114 661
f81ef4a9
WD
662out:
663 return ret;
664}
665
9ebb3cbc
WD
666/*
667 * Enable/disable single-stepping over the breakpoint bp at address addr.
668 */
669static void enable_single_step(struct perf_event *bp, u32 addr)
f81ef4a9 670{
9ebb3cbc 671 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
f81ef4a9 672
9ebb3cbc
WD
673 arch_uninstall_hw_breakpoint(bp);
674 info->step_ctrl.mismatch = 1;
675 info->step_ctrl.len = ARM_BREAKPOINT_LEN_4;
676 info->step_ctrl.type = ARM_BREAKPOINT_EXECUTE;
677 info->step_ctrl.privilege = info->ctrl.privilege;
678 info->step_ctrl.enabled = 1;
679 info->trigger = addr;
680 arch_install_hw_breakpoint(bp);
681}
f81ef4a9 682
9ebb3cbc
WD
683static void disable_single_step(struct perf_event *bp)
684{
685 arch_uninstall_hw_breakpoint(bp);
686 counter_arch_bp(bp)->step_ctrl.enabled = 0;
687 arch_install_hw_breakpoint(bp);
f81ef4a9
WD
688}
689
6f26aa05
WD
690static void watchpoint_handler(unsigned long addr, unsigned int fsr,
691 struct pt_regs *regs)
f81ef4a9 692{
6f26aa05
WD
693 int i, access;
694 u32 val, ctrl_reg, alignment_mask;
4a55c18e 695 struct perf_event *wp, **slots;
f81ef4a9 696 struct arch_hw_breakpoint *info;
6f26aa05 697 struct arch_hw_breakpoint_ctrl ctrl;
f81ef4a9 698
1436c1aa 699 slots = this_cpu_ptr(wp_on_reg);
4a55c18e 700
f81ef4a9
WD
701 for (i = 0; i < core_num_wrps; ++i) {
702 rcu_read_lock();
703
93a04a34
WD
704 wp = slots[i];
705
6f26aa05
WD
706 if (wp == NULL)
707 goto unlock;
f81ef4a9 708
6f26aa05 709 info = counter_arch_bp(wp);
f81ef4a9 710 /*
6f26aa05
WD
711 * The DFAR is an unknown value on debug architectures prior
712 * to 7.1. Since we only allow a single watchpoint on these
713 * older CPUs, we can set the trigger to the lowest possible
714 * faulting address.
f81ef4a9 715 */
6f26aa05
WD
716 if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
717 BUG_ON(i > 0);
718 info->trigger = wp->attr.bp_addr;
719 } else {
720 if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
721 alignment_mask = 0x7;
722 else
723 alignment_mask = 0x3;
724
725 /* Check if the watchpoint value matches. */
726 val = read_wb_reg(ARM_BASE_WVR + i);
727 if (val != (addr & ~alignment_mask))
728 goto unlock;
729
730 /* Possible match, check the byte address select. */
731 ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
732 decode_ctrl_reg(ctrl_reg, &ctrl);
733 if (!((1 << (addr & alignment_mask)) & ctrl.len))
734 goto unlock;
735
736 /* Check that the access type matches. */
bf880114
WD
737 if (debug_exception_updates_fsr()) {
738 access = (fsr & ARM_FSR_ACCESS_MASK) ?
739 HW_BREAKPOINT_W : HW_BREAKPOINT_R;
740 if (!(access & hw_breakpoint_type(wp)))
741 goto unlock;
742 }
6f26aa05
WD
743
744 /* We have a winner. */
745 info->trigger = addr;
746 }
747
f81ef4a9 748 pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
93a04a34 749 perf_bp_event(wp, regs);
f81ef4a9
WD
750
751 /*
752 * If no overflow handler is present, insert a temporary
753 * mismatch breakpoint so we can single-step over the
754 * watchpoint trigger.
755 */
1879445d 756 if (is_default_overflow_handler(wp))
9ebb3cbc 757 enable_single_step(wp, instruction_pointer(regs));
f81ef4a9 758
6f26aa05 759unlock:
f81ef4a9
WD
760 rcu_read_unlock();
761 }
762}
763
93a04a34
WD
764static void watchpoint_single_step_handler(unsigned long pc)
765{
766 int i;
4a55c18e 767 struct perf_event *wp, **slots;
93a04a34
WD
768 struct arch_hw_breakpoint *info;
769
1436c1aa 770 slots = this_cpu_ptr(wp_on_reg);
4a55c18e 771
c512de95 772 for (i = 0; i < core_num_wrps; ++i) {
93a04a34
WD
773 rcu_read_lock();
774
775 wp = slots[i];
776
777 if (wp == NULL)
778 goto unlock;
779
780 info = counter_arch_bp(wp);
781 if (!info->step_ctrl.enabled)
782 goto unlock;
783
784 /*
785 * Restore the original watchpoint if we've completed the
786 * single-step.
787 */
9ebb3cbc
WD
788 if (info->trigger != pc)
789 disable_single_step(wp);
93a04a34
WD
790
791unlock:
792 rcu_read_unlock();
793 }
794}
795
f81ef4a9
WD
796static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
797{
798 int i;
f81ef4a9 799 u32 ctrl_reg, val, addr;
4a55c18e 800 struct perf_event *bp, **slots;
f81ef4a9
WD
801 struct arch_hw_breakpoint *info;
802 struct arch_hw_breakpoint_ctrl ctrl;
803
1436c1aa 804 slots = this_cpu_ptr(bp_on_reg);
4a55c18e 805
f81ef4a9
WD
806 /* The exception entry code places the amended lr in the PC. */
807 addr = regs->ARM_pc;
808
93a04a34
WD
809 /* Check the currently installed breakpoints first. */
810 for (i = 0; i < core_num_brps; ++i) {
f81ef4a9
WD
811 rcu_read_lock();
812
813 bp = slots[i];
814
9ebb3cbc
WD
815 if (bp == NULL)
816 goto unlock;
f81ef4a9 817
9ebb3cbc 818 info = counter_arch_bp(bp);
f81ef4a9
WD
819
820 /* Check if the breakpoint value matches. */
821 val = read_wb_reg(ARM_BASE_BVR + i);
822 if (val != (addr & ~0x3))
9ebb3cbc 823 goto mismatch;
f81ef4a9
WD
824
825 /* Possible match, check the byte address select to confirm. */
826 ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
827 decode_ctrl_reg(ctrl_reg, &ctrl);
828 if ((1 << (addr & 0x3)) & ctrl.len) {
f81ef4a9 829 info->trigger = addr;
f81ef4a9
WD
830 pr_debug("breakpoint fired: address = 0x%x\n", addr);
831 perf_bp_event(bp, regs);
9ebb3cbc
WD
832 if (!bp->overflow_handler)
833 enable_single_step(bp, addr);
834 goto unlock;
f81ef4a9
WD
835 }
836
9ebb3cbc
WD
837mismatch:
838 /* If we're stepping a breakpoint, it can now be restored. */
839 if (info->step_ctrl.enabled)
840 disable_single_step(bp);
841unlock:
f81ef4a9
WD
842 rcu_read_unlock();
843 }
93a04a34
WD
844
845 /* Handle any pending watchpoint single-step breakpoints. */
846 watchpoint_single_step_handler(addr);
f81ef4a9
WD
847}
848
849/*
850 * Called from either the Data Abort Handler [watchpoint] or the
02fe2845 851 * Prefetch Abort Handler [breakpoint] with interrupts disabled.
f81ef4a9
WD
852 */
853static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
854 struct pt_regs *regs)
855{
7e202696 856 int ret = 0;
f81ef4a9
WD
857 u32 dscr;
858
02fe2845
RK
859 preempt_disable();
860
861 if (interrupts_enabled(regs))
862 local_irq_enable();
7e202696 863
f81ef4a9 864 /* We only handle watchpoints and hardware breakpoints. */
9e962f76 865 ARM_DBG_READ(c0, c1, 0, dscr);
f81ef4a9
WD
866
867 /* Perform perf callbacks. */
868 switch (ARM_DSCR_MOE(dscr)) {
869 case ARM_ENTRY_BREAKPOINT:
870 breakpoint_handler(addr, regs);
871 break;
872 case ARM_ENTRY_ASYNC_WATCHPOINT:
235584b6 873 WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
f81ef4a9 874 case ARM_ENTRY_SYNC_WATCHPOINT:
6f26aa05 875 watchpoint_handler(addr, fsr, regs);
f81ef4a9
WD
876 break;
877 default:
7e202696 878 ret = 1; /* Unhandled fault. */
f81ef4a9
WD
879 }
880
7e202696
WD
881 preempt_enable();
882
f81ef4a9
WD
883 return ret;
884}
885
886/*
887 * One-time initialisation.
888 */
0d352e3d
WD
889static cpumask_t debug_err_mask;
890
891static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
892{
893 int cpu = smp_processor_id();
894
8b521cb2
JP
895 pr_warn("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
896 instr, cpu);
0d352e3d
WD
897
898 /* Set the error flag for this CPU and skip the faulting instruction. */
899 cpumask_set_cpu(cpu, &debug_err_mask);
900 instruction_pointer(regs) += 4;
901 return 0;
902}
903
904static struct undef_hook debug_reg_hook = {
905 .instr_mask = 0x0fe80f10,
906 .instr_val = 0x0e000e10,
907 .fn = debug_reg_trap,
908};
909
57ba8997
DE
910/* Does this core support OS Save and Restore? */
911static bool core_has_os_save_restore(void)
912{
913 u32 oslsr;
914
915 switch (get_debug_arch()) {
916 case ARM_DEBUG_ARCH_V7_1:
917 return true;
918 case ARM_DEBUG_ARCH_V7_ECP14:
919 ARM_DBG_READ(c1, c1, 4, oslsr);
920 if (oslsr & ARM_OSLSR_OSLM0)
921 return true;
922 default:
923 return false;
924 }
925}
926
9b377e21 927static void reset_ctrl_regs(unsigned int cpu)
f81ef4a9 928{
9b377e21 929 int i, raw_num_brps, err = 0;
e64877dc 930 u32 val;
f81ef4a9 931
ac88e071
WD
932 /*
933 * v7 debug contains save and restore registers so that debug state
ed19b739
WD
934 * can be maintained across low-power modes without leaving the debug
935 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
936 * the debug registers out of reset, so we must unlock the OS Lock
937 * Access Register to avoid taking undefined instruction exceptions
938 * later on.
ac88e071 939 */
b5d5b8f9 940 switch (debug_arch) {
a26bce12
WD
941 case ARM_DEBUG_ARCH_V6:
942 case ARM_DEBUG_ARCH_V6_1:
7f4050a0
WD
943 /* ARMv6 cores clear the registers out of reset. */
944 goto out_mdbgen;
b5d5b8f9 945 case ARM_DEBUG_ARCH_V7_ECP14:
c09bae70
WD
946 /*
947 * Ensure sticky power-down is clear (i.e. debug logic is
948 * powered up).
949 */
9e962f76 950 ARM_DBG_READ(c1, c5, 4, val);
e64877dc 951 if ((val & 0x1) == 0)
b5d5b8f9 952 err = -EPERM;
e64877dc 953
57ba8997 954 if (!has_ossr)
e64877dc 955 goto clear_vcr;
b5d5b8f9
WD
956 break;
957 case ARM_DEBUG_ARCH_V7_1:
ac88e071 958 /*
b5d5b8f9 959 * Ensure the OS double lock is clear.
ac88e071 960 */
9e962f76 961 ARM_DBG_READ(c1, c3, 4, val);
e64877dc 962 if ((val & 0x1) == 1)
b5d5b8f9
WD
963 err = -EPERM;
964 break;
965 }
e89c0d70 966
b5d5b8f9 967 if (err) {
68a154fc 968 pr_warn_once("CPU %d debug is powered down!\n", cpu);
0d352e3d 969 cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
b5d5b8f9 970 return;
ac88e071
WD
971 }
972
b5d5b8f9 973 /*
e64877dc 974 * Unconditionally clear the OS lock by writing a value
02051ead 975 * other than CS_LAR_KEY to the access register.
b5d5b8f9 976 */
184901a0 977 ARM_DBG_WRITE(c1, c0, 4, ~CORESIGHT_UNLOCK);
b5d5b8f9
WD
978 isb();
979
980 /*
981 * Clear any configured vector-catch events before
982 * enabling monitor mode.
983 */
e64877dc 984clear_vcr:
9e962f76 985 ARM_DBG_WRITE(c0, c7, 0, 0);
b5d5b8f9
WD
986 isb();
987
614bea50 988 if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
68a154fc 989 pr_warn_once("CPU %d failed to disable vector catch\n", cpu);
f81ef4a9 990 return;
614bea50 991 }
f81ef4a9 992
614bea50
WD
993 /*
994 * The control/value register pairs are UNKNOWN out of reset so
995 * clear them to avoid spurious debug events.
996 */
c512de95
WD
997 raw_num_brps = get_num_brp_resources();
998 for (i = 0; i < raw_num_brps; ++i) {
f81ef4a9
WD
999 write_wb_reg(ARM_BASE_BCR + i, 0UL);
1000 write_wb_reg(ARM_BASE_BVR + i, 0UL);
1001 }
1002
1003 for (i = 0; i < core_num_wrps; ++i) {
1004 write_wb_reg(ARM_BASE_WCR + i, 0UL);
1005 write_wb_reg(ARM_BASE_WVR + i, 0UL);
1006 }
614bea50
WD
1007
1008 if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
68a154fc 1009 pr_warn_once("CPU %d failed to clear debug register pairs\n", cpu);
614bea50
WD
1010 return;
1011 }
1012
1013 /*
1014 * Have a crack at enabling monitor mode. We don't actually need
1015 * it yet, but reporting an error early is useful if it fails.
1016 */
7f4050a0 1017out_mdbgen:
614bea50
WD
1018 if (enable_monitor_mode())
1019 cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
f81ef4a9
WD
1020}
1021
9b377e21 1022static int dbg_reset_online(unsigned int cpu)
7d99331e 1023{
9b377e21
SAS
1024 local_irq_disable();
1025 reset_ctrl_regs(cpu);
1026 local_irq_enable();
1027 return 0;
7d99331e
WD
1028}
1029
9a6eb310
DE
1030#ifdef CONFIG_CPU_PM
1031static int dbg_cpu_pm_notify(struct notifier_block *self, unsigned long action,
1032 void *v)
1033{
1034 if (action == CPU_PM_EXIT)
9b377e21 1035 reset_ctrl_regs(smp_processor_id());
9a6eb310
DE
1036
1037 return NOTIFY_OK;
1038}
1039
50acff3c 1040static struct notifier_block dbg_cpu_pm_nb = {
9a6eb310
DE
1041 .notifier_call = dbg_cpu_pm_notify,
1042};
1043
1044static void __init pm_init(void)
1045{
1046 cpu_pm_register_notifier(&dbg_cpu_pm_nb);
1047}
1048#else
1049static inline void pm_init(void)
1050{
1051}
1052#endif
1053
f81ef4a9
WD
1054static int __init arch_hw_breakpoint_init(void)
1055{
9b377e21
SAS
1056 int ret;
1057
f81ef4a9
WD
1058 debug_arch = get_debug_arch();
1059
66e1cfe6 1060 if (!debug_arch_supported()) {
f81ef4a9 1061 pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
8fbf397c 1062 return 0;
f81ef4a9
WD
1063 }
1064
ddc37832
MR
1065 /*
1066 * Scorpion CPUs (at least those in APQ8060) seem to set DBGPRSR.SPD
1067 * whenever a WFI is issued, even if the core is not powered down, in
1068 * violation of the architecture. When DBGPRSR.SPD is set, accesses to
1069 * breakpoint and watchpoint registers are treated as undefined, so
1070 * this results in boot time and runtime failures when these are
1071 * accessed and we unexpectedly take a trap.
1072 *
1073 * It's not clear if/how this can be worked around, so we blacklist
1074 * Scorpion CPUs to avoid these issues.
1075 */
1076 if (read_cpuid_part() == ARM_CPU_PART_SCORPION) {
1077 pr_info("Scorpion CPU detected. Hardware breakpoints and watchpoints disabled\n");
1078 return 0;
1079 }
1080
57ba8997
DE
1081 has_ossr = core_has_os_save_restore();
1082
f81ef4a9
WD
1083 /* Determine how many BRPs/WRPs are available. */
1084 core_num_brps = get_num_brps();
1085 core_num_wrps = get_num_wrps();
1086
0d352e3d
WD
1087 /*
1088 * We need to tread carefully here because DBGSWENABLE may be
1089 * driven low on this core and there isn't an architected way to
1090 * determine that.
1091 */
fe2a5cd8 1092 cpus_read_lock();
0d352e3d 1093 register_undef_hook(&debug_reg_hook);
f81ef4a9 1094
ed19b739 1095 /*
9b377e21
SAS
1096 * Register CPU notifier which resets the breakpoint resources. We
1097 * assume that a halting debugger will leave the world in a nice state
1098 * for us.
ed19b739 1099 */
fe2a5cd8
SAS
1100 ret = cpuhp_setup_state_cpuslocked(CPUHP_AP_ONLINE_DYN,
1101 "arm/hw_breakpoint:online",
1102 dbg_reset_online, NULL);
0d352e3d 1103 unregister_undef_hook(&debug_reg_hook);
9b377e21 1104 if (WARN_ON(ret < 0) || !cpumask_empty(&debug_err_mask)) {
c09bae70 1105 core_num_brps = 0;
c09bae70 1106 core_num_wrps = 0;
9b377e21 1107 if (ret > 0)
1b3b2250 1108 cpuhp_remove_state_nocalls_cpuslocked(ret);
fe2a5cd8 1109 cpus_read_unlock();
c09bae70
WD
1110 return 0;
1111 }
ed19b739 1112
0d352e3d
WD
1113 pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
1114 core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
1115 "", core_num_wrps);
1116
b59a540c
WD
1117 /* Work out the maximum supported watchpoint length. */
1118 max_watchpoint_len = get_max_wp_len();
1119 pr_info("maximum watchpoint size is %u bytes.\n",
1120 max_watchpoint_len);
f81ef4a9
WD
1121
1122 /* Register debug fault handler. */
f7b8156d
CM
1123 hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1124 TRAP_HWBKPT, "watchpoint debug exception");
1125 hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1126 TRAP_HWBKPT, "breakpoint debug exception");
fe2a5cd8 1127 cpus_read_unlock();
f81ef4a9 1128
9b377e21 1129 /* Register PM notifiers. */
9a6eb310 1130 pm_init();
8fbf397c 1131 return 0;
f81ef4a9
WD
1132}
1133arch_initcall(arch_hw_breakpoint_init);
1134
1135void hw_breakpoint_pmu_read(struct perf_event *bp)
1136{
1137}
1138
1139/*
1140 * Dummy function to register with die_notifier.
1141 */
1142int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1143 unsigned long val, void *data)
1144{
1145 return NOTIFY_DONE;
1146}