]> git.ipfire.org Git - thirdparty/linux.git/blame - arch/arm/mach-omap2/timer.c
ARM: delete struct sys_timer
[thirdparty/linux.git] / arch / arm / mach-omap2 / timer.c
CommitLineData
1dbae815 1/*
0f622e8c 2 * linux/arch/arm/mach-omap2/timer.c
1dbae815
TL
3 *
4 * OMAP2 GP timer support.
5 *
f248076c
PW
6 * Copyright (C) 2009 Nokia Corporation
7 *
5a3a388f
KH
8 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
1dbae815
TL
13 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
96de0e25 15 * Juha Yrjölä <juha.yrjola@nokia.com>
77900a2f 16 * OMAP Dual-mode timer framework support by Timo Teras
1dbae815
TL
17 *
18 * Some parts based off of TI's 24xx code:
19 *
44169075 20 * Copyright (C) 2004-2009 Texas Instruments, Inc.
1dbae815
TL
21 *
22 * Roughly modelled after the OMAP1 MPU timer code.
44169075 23 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1dbae815
TL
24 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
f8ce2547 33#include <linux/clk.h>
77900a2f 34#include <linux/delay.h>
e6687290 35#include <linux/irq.h>
5a3a388f
KH
36#include <linux/clocksource.h>
37#include <linux/clockchips.h>
c345c8b0 38#include <linux/slab.h>
eed0de27 39#include <linux/of.h>
9725f445
JH
40#include <linux/of_address.h>
41#include <linux/of_irq.h>
40fc3bb5
JH
42#include <linux/platform_device.h>
43#include <linux/platform_data/dmtimer-omap.h>
f8ce2547 44
1dbae815 45#include <asm/mach/time.h>
a45c983f 46#include <asm/smp_twd.h>
cbc94380 47#include <asm/sched_clock.h>
7d7e1eba 48
3c7c5dab 49#include <asm/arch_timer.h>
2a296c8f 50#include "omap_hwmod.h"
25c7d49e 51#include "omap_device.h"
5c2e8852 52#include <plat/counter-32k.h>
7d7e1eba 53#include <plat/dmtimer.h>
1d5aef49 54#include "omap-pm.h"
b481113a 55
dbc04161 56#include "soc.h"
7d7e1eba 57#include "common.h"
b481113a 58#include "powerdomain.h"
1dbae815 59
aa561889
TL
60/* Parent clocks, eventually these will come from the clock framework */
61
62#define OMAP2_MPU_SOURCE "sys_ck"
63#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
64#define OMAP4_MPU_SOURCE "sys_clkin_ck"
65#define OMAP2_32K_SOURCE "func_32k_ck"
66#define OMAP3_32K_SOURCE "omap_32k_fck"
67#define OMAP4_32K_SOURCE "sys_32k_ck"
68
fa6d79d2
SS
69#define REALTIME_COUNTER_BASE 0x48243200
70#define INCREMENTER_NUMERATOR_OFFSET 0x10
71#define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
72#define NUMERATOR_DENUMERATOR_MASK 0xfffff000
73
aa561889
TL
74/* Clockevent code */
75
76static struct omap_dm_timer clkev;
5a3a388f 77static struct clock_event_device clockevent_gpt;
1dbae815 78
0cd61b68 79static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
1dbae815 80{
5a3a388f
KH
81 struct clock_event_device *evt = &clockevent_gpt;
82
ee17f114 83 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
1dbae815 84
5a3a388f 85 evt->event_handler(evt);
1dbae815
TL
86 return IRQ_HANDLED;
87}
88
89static struct irqaction omap2_gp_timer_irq = {
f36921be 90 .name = "gp_timer",
b30fabad 91 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
1dbae815
TL
92 .handler = omap2_gp_timer_interrupt,
93};
94
5a3a388f
KH
95static int omap2_gp_timer_set_next_event(unsigned long cycles,
96 struct clock_event_device *evt)
1dbae815 97{
ee17f114 98 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
971d0254 99 0xffffffff - cycles, OMAP_TIMER_POSTED);
5a3a388f
KH
100
101 return 0;
102}
103
104static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
105 struct clock_event_device *evt)
106{
107 u32 period;
108
971d0254 109 __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
5a3a388f
KH
110
111 switch (mode) {
112 case CLOCK_EVT_MODE_PERIODIC:
aa561889 113 period = clkev.rate / HZ;
5a3a388f 114 period -= 1;
aa561889 115 /* Looks like we need to first set the load value separately */
ee17f114 116 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
971d0254 117 0xffffffff - period, OMAP_TIMER_POSTED);
ee17f114 118 __omap_dm_timer_load_start(&clkev,
aa561889 119 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
971d0254 120 0xffffffff - period, OMAP_TIMER_POSTED);
5a3a388f
KH
121 break;
122 case CLOCK_EVT_MODE_ONESHOT:
123 break;
124 case CLOCK_EVT_MODE_UNUSED:
125 case CLOCK_EVT_MODE_SHUTDOWN:
126 case CLOCK_EVT_MODE_RESUME:
127 break;
128 }
129}
130
131static struct clock_event_device clockevent_gpt = {
f36921be 132 .name = "gp_timer",
5a3a388f
KH
133 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
134 .shift = 32,
11d6ec2e 135 .rating = 300,
5a3a388f
KH
136 .set_next_event = omap2_gp_timer_set_next_event,
137 .set_mode = omap2_gp_timer_set_mode,
138};
139
ad24bde8
JH
140static struct property device_disabled = {
141 .name = "status",
142 .length = sizeof("disabled"),
143 .value = "disabled",
144};
145
146static struct of_device_id omap_timer_match[] __initdata = {
147 { .compatible = "ti,omap2-timer", },
148 { }
149};
150
9725f445
JH
151/**
152 * omap_get_timer_dt - get a timer using device-tree
153 * @match - device-tree match structure for matching a device type
154 * @property - optional timer property to match
155 *
156 * Helper function to get a timer during early boot using device-tree for use
157 * as kernel system timer. Optionally, the property argument can be used to
158 * select a timer with a specific property. Once a timer is found then mark
159 * the timer node in device-tree as disabled, to prevent the kernel from
160 * registering this timer as a platform device and so no one else can use it.
161 */
162static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
163 const char *property)
164{
165 struct device_node *np;
166
167 for_each_matching_node(np, match) {
168 if (!of_device_is_available(np)) {
169 of_node_put(np);
170 continue;
171 }
172
173 if (property && !of_get_property(np, property, NULL)) {
174 of_node_put(np);
175 continue;
176 }
177
2727da85 178 of_add_property(np, &device_disabled);
9725f445
JH
179 return np;
180 }
181
182 return NULL;
183}
184
ad24bde8
JH
185/**
186 * omap_dmtimer_init - initialisation function when device tree is used
187 *
188 * For secure OMAP3 devices, timers with device type "timer-secure" cannot
189 * be used by the kernel as they are reserved. Therefore, to prevent the
190 * kernel registering these devices remove them dynamically from the device
191 * tree on boot.
192 */
bf85f205 193static void __init omap_dmtimer_init(void)
ad24bde8
JH
194{
195 struct device_node *np;
196
197 if (!cpu_is_omap34xx())
198 return;
199
200 /* If we are a secure device, remove any secure timer nodes */
201 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
9725f445
JH
202 np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
203 if (np)
204 of_node_put(np);
ad24bde8
JH
205 }
206}
207
bfd6d021
JH
208/**
209 * omap_dm_timer_get_errata - get errata flags for a timer
210 *
211 * Get the timer errata flags that are specific to the OMAP device being used.
212 */
bf85f205 213static u32 __init omap_dm_timer_get_errata(void)
bfd6d021
JH
214{
215 if (cpu_is_omap24xx())
216 return 0;
217
218 return OMAP_TIMER_ERRATA_I103_I767;
219}
220
aa561889
TL
221static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
222 int gptimer_id,
9725f445 223 const char *fck_source,
bfd6d021
JH
224 const char *property,
225 int posted)
5a3a388f 226{
aa561889 227 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
9725f445
JH
228 const char *oh_name;
229 struct device_node *np;
aa561889 230 struct omap_hwmod *oh;
61b001c5 231 struct resource irq, mem;
f88095ba 232 int r = 0;
aa561889 233
9725f445
JH
234 if (of_have_populated_dt()) {
235 np = omap_get_timer_dt(omap_timer_match, NULL);
236 if (!np)
237 return -ENODEV;
238
239 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
240 if (!oh_name)
241 return -ENODEV;
242
243 timer->irq = irq_of_parse_and_map(np, 0);
244 if (!timer->irq)
245 return -ENXIO;
246
247 timer->io_base = of_iomap(np, 0);
248
249 of_node_put(np);
250 } else {
251 if (omap_dm_timer_reserve_systimer(gptimer_id))
252 return -ENODEV;
253
254 sprintf(name, "timer%d", gptimer_id);
255 oh_name = name;
256 }
257
9725f445 258 oh = omap_hwmod_lookup(oh_name);
aa561889
TL
259 if (!oh)
260 return -ENODEV;
261
9725f445
JH
262 if (!of_have_populated_dt()) {
263 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
61b001c5 264 &irq);
9725f445
JH
265 if (r)
266 return -ENXIO;
61b001c5 267 timer->irq = irq.start;
9725f445
JH
268
269 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
61b001c5 270 &mem);
9725f445
JH
271 if (r)
272 return -ENXIO;
9725f445
JH
273
274 /* Static mapping, never released */
61b001c5 275 timer->io_base = ioremap(mem.start, mem.end - mem.start);
9725f445 276 }
aa561889 277
aa561889
TL
278 if (!timer->io_base)
279 return -ENXIO;
280
281 /* After the dmtimer is using hwmod these clocks won't be needed */
ae6df418 282 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
aa561889
TL
283 if (IS_ERR(timer->fclk))
284 return -ENODEV;
285
9725f445 286 /* FIXME: Need to remove hard-coded test on timer ID */
aa561889
TL
287 if (gptimer_id != 12) {
288 struct clk *src;
289
290 src = clk_get(NULL, fck_source);
291 if (IS_ERR(src)) {
f88095ba 292 r = -EINVAL;
aa561889 293 } else {
f88095ba
JH
294 r = clk_set_parent(timer->fclk, src);
295 if (IS_ERR_VALUE(r))
9725f445
JH
296 pr_warn("%s: %s cannot set source\n",
297 __func__, oh->name);
aa561889
TL
298 clk_put(src);
299 }
300 }
b1538832
JH
301
302 omap_hwmod_setup_one(oh_name);
303 omap_hwmod_enable(oh);
ee17f114 304 __omap_dm_timer_init_regs(timer);
aa561889 305
bfd6d021
JH
306 if (posted)
307 __omap_dm_timer_enable_posted(timer);
308
309 /* Check that the intended posted configuration matches the actual */
310 if (posted != timer->posted)
311 return -EINVAL;
1dbae815 312
bfd6d021 313 timer->rate = clk_get_rate(timer->fclk);
aa561889 314 timer->reserved = 1;
38698bef 315
f88095ba 316 return r;
aa561889 317}
f248076c 318
aa561889 319static void __init omap2_gp_clockevent_init(int gptimer_id,
9725f445
JH
320 const char *fck_source,
321 const char *property)
aa561889
TL
322{
323 int res;
f248076c 324
bfd6d021
JH
325 clkev.errata = omap_dm_timer_get_errata();
326
327 /*
328 * For clock-event timers we never read the timer counter and
329 * so we are not impacted by errata i103 and i767. Therefore,
330 * we can safely ignore this errata for clock-event timers.
331 */
332 __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
333
334 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
335 OMAP_TIMER_POSTED);
aa561889 336 BUG_ON(res);
f248076c 337
a032d33b 338 omap2_gp_timer_irq.dev_id = &clkev;
aa561889 339 setup_irq(clkev.irq, &omap2_gp_timer_irq);
5a3a388f 340
ee17f114 341 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
aa561889
TL
342
343 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
5a3a388f
KH
344 clockevent_gpt.shift);
345 clockevent_gpt.max_delta_ns =
346 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
347 clockevent_gpt.min_delta_ns =
df88acbb
AK
348 clockevent_delta2ns(3, &clockevent_gpt);
349 /* Timer internal resynch latency. */
5a3a388f 350
11d6ec2e
SS
351 clockevent_gpt.cpumask = cpu_possible_mask;
352 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
5a3a388f 353 clockevents_register_device(&clockevent_gpt);
aa561889
TL
354
355 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
356 gptimer_id, clkev.rate);
5a3a388f
KH
357}
358
f248076c 359/* Clocksource code */
3d05a3e8 360static struct omap_dm_timer clksrc;
1fe97c8f 361static bool use_gptimer_clksrc;
3d05a3e8 362
5a3a388f
KH
363/*
364 * clocksource
365 */
8e19608e 366static cycle_t clocksource_read_cycles(struct clocksource *cs)
5a3a388f 367{
971d0254 368 return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
bfd6d021 369 OMAP_TIMER_NONPOSTED);
5a3a388f
KH
370}
371
372static struct clocksource clocksource_gpt = {
f36921be 373 .name = "gp_timer",
5a3a388f
KH
374 .rating = 300,
375 .read = clocksource_read_cycles,
376 .mask = CLOCKSOURCE_MASK(32),
5a3a388f
KH
377 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
378};
379
2f0778af 380static u32 notrace dmtimer_read_sched_clock(void)
cbc94380 381{
3d05a3e8 382 if (clksrc.reserved)
971d0254 383 return __omap_dm_timer_read_counter(&clksrc,
bfd6d021 384 OMAP_TIMER_NONPOSTED);
5a3a388f 385
2f0778af 386 return 0;
3d05a3e8
TL
387}
388
258e84af
JH
389static struct of_device_id omap_counter_match[] __initdata = {
390 { .compatible = "ti,omap-counter32k", },
391 { }
392};
393
3d05a3e8 394/* Setup free-running counter for clocksource */
e0c3e27c 395static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
1fe97c8f
VH
396{
397 int ret;
9883f7c8 398 struct device_node *np = NULL;
1fe97c8f
VH
399 struct omap_hwmod *oh;
400 void __iomem *vbase;
401 const char *oh_name = "counter_32k";
402
9883f7c8
JH
403 /*
404 * If device-tree is present, then search the DT blob
405 * to see if the 32kHz counter is supported.
406 */
407 if (of_have_populated_dt()) {
408 np = omap_get_timer_dt(omap_counter_match, NULL);
409 if (!np)
410 return -ENODEV;
411
412 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
413 if (!oh_name)
414 return -ENODEV;
415 }
416
1fe97c8f
VH
417 /*
418 * First check hwmod data is available for sync32k counter
419 */
420 oh = omap_hwmod_lookup(oh_name);
421 if (!oh || oh->slaves_cnt == 0)
422 return -ENODEV;
423
424 omap_hwmod_setup_one(oh_name);
425
9883f7c8
JH
426 if (np) {
427 vbase = of_iomap(np, 0);
428 of_node_put(np);
429 } else {
430 vbase = omap_hwmod_get_mpu_rt_va(oh);
431 }
432
1fe97c8f
VH
433 if (!vbase) {
434 pr_warn("%s: failed to get counter_32k resource\n", __func__);
435 return -ENXIO;
436 }
437
438 ret = omap_hwmod_enable(oh);
439 if (ret) {
440 pr_warn("%s: failed to enable counter_32k module (%d)\n",
441 __func__, ret);
442 return ret;
443 }
444
445 ret = omap_init_clocksource_32k(vbase);
446 if (ret) {
447 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
448 __func__, ret);
449 omap_hwmod_idle(oh);
450 }
451
452 return ret;
453}
454
455static void __init omap2_gptimer_clocksource_init(int gptimer_id,
3d05a3e8
TL
456 const char *fck_source)
457{
458 int res;
459
bfd6d021
JH
460 clksrc.errata = omap_dm_timer_get_errata();
461
462 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
463 OMAP_TIMER_NONPOSTED);
3d05a3e8 464 BUG_ON(res);
5a3a388f 465
ee17f114 466 __omap_dm_timer_load_start(&clksrc,
971d0254 467 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
bfd6d021 468 OMAP_TIMER_NONPOSTED);
2f0778af 469 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
cbc94380 470
3d05a3e8
TL
471 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
472 pr_err("Could not register clocksource %s\n",
473 clocksource_gpt.name);
1fe97c8f
VH
474 else
475 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
476 gptimer_id, clksrc.rate);
477}
478
fa6d79d2
SS
479#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
480/*
481 * The realtime counter also called master counter, is a free-running
482 * counter, which is related to real time. It produces the count used
483 * by the CPU local timer peripherals in the MPU cluster. The timer counts
484 * at a rate of 6.144 MHz. Because the device operates on different clocks
485 * in different power modes, the master counter shifts operation between
486 * clocks, adjusting the increment per clock in hardware accordingly to
487 * maintain a constant count rate.
488 */
489static void __init realtime_counter_init(void)
490{
491 void __iomem *base;
492 static struct clk *sys_clk;
493 unsigned long rate;
494 unsigned int reg, num, den;
495
496 base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
497 if (!base) {
498 pr_err("%s: ioremap failed\n", __func__);
499 return;
500 }
501 sys_clk = clk_get(NULL, "sys_clkin_ck");
533b2981 502 if (IS_ERR(sys_clk)) {
fa6d79d2
SS
503 pr_err("%s: failed to get system clock handle\n", __func__);
504 iounmap(base);
505 return;
506 }
507
508 rate = clk_get_rate(sys_clk);
509 /* Numerator/denumerator values refer TRM Realtime Counter section */
510 switch (rate) {
511 case 1200000:
512 num = 64;
513 den = 125;
514 break;
515 case 1300000:
516 num = 768;
517 den = 1625;
518 break;
519 case 19200000:
520 num = 8;
521 den = 25;
522 break;
523 case 2600000:
524 num = 384;
525 den = 1625;
526 break;
527 case 2700000:
528 num = 256;
529 den = 1125;
530 break;
531 case 38400000:
532 default:
533 /* Program it for 38.4 MHz */
534 num = 4;
535 den = 25;
536 break;
537 }
538
539 /* Program numerator and denumerator registers */
540 reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
541 NUMERATOR_DENUMERATOR_MASK;
542 reg |= num;
543 __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
544
545 reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
546 NUMERATOR_DENUMERATOR_MASK;
547 reg |= den;
548 __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
549
550 iounmap(base);
551}
552#else
553static inline void __init realtime_counter_init(void)
554{}
555#endif
556
6f80b3bb
IG
557#define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
558 clksrc_nr, clksrc_src) \
6bb27d73 559void __init omap##name##_gptimer_timer_init(void) \
6f80b3bb
IG
560{ \
561 omap_dmtimer_init(); \
562 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
563 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
564}
565
566#define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
3d05a3e8 567 clksrc_nr, clksrc_src) \
6bb27d73 568void __init omap##name##_sync32k_timer_init(void) \
e74984e4 569{ \
ad24bde8 570 omap_dmtimer_init(); \
9725f445 571 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
6f80b3bb
IG
572 /* Enable the use of clocksource="gp_timer" kernel parameter */ \
573 if (use_gptimer_clksrc) \
574 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
575 else \
576 omap2_sync32k_clocksource_init(); \
e74984e4
TL
577}
578
e74984e4 579#ifdef CONFIG_ARCH_OMAP2
6f80b3bb
IG
580OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
581 2, OMAP2_MPU_SOURCE);
6f80b3bb 582#endif /* CONFIG_ARCH_OMAP2 */
e74984e4
TL
583
584#ifdef CONFIG_ARCH_OMAP3
6f80b3bb
IG
585OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
586 2, OMAP3_MPU_SOURCE);
6f80b3bb
IG
587OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
588 2, OMAP3_MPU_SOURCE);
26f01998
IG
589OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
590 2, OMAP3_MPU_SOURCE);
6f80b3bb 591#endif /* CONFIG_ARCH_OMAP3 */
e74984e4 592
08f30989 593#ifdef CONFIG_SOC_AM33XX
6f80b3bb
IG
594OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
595 2, OMAP4_MPU_SOURCE);
6f80b3bb 596#endif /* CONFIG_SOC_AM33XX */
08f30989 597
e74984e4 598#ifdef CONFIG_ARCH_OMAP4
6f80b3bb
IG
599OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
600 2, OMAP4_MPU_SOURCE);
39e1d4c1 601#ifdef CONFIG_LOCAL_TIMERS
6f80b3bb 602static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
6bb27d73 603void __init omap4_local_timer_init(void)
a45c983f 604{
6f80b3bb 605 omap4_sync32k_timer_init();
a45c983f
MZ
606 /* Local timers are not supprted on OMAP4430 ES1.0 */
607 if (omap_rev() != OMAP4430_REV_ES1_0) {
608 int err;
609
eed0de27
SS
610 if (of_have_populated_dt()) {
611 twd_local_timer_of_register();
612 return;
613 }
614
a45c983f
MZ
615 err = twd_local_timer_register(&twd_local_timer);
616 if (err)
617 pr_err("twd_local_timer_register failed %d\n", err);
618 }
1dbae815 619}
6f80b3bb 620#else /* CONFIG_LOCAL_TIMERS */
6bb27d73 621void __init omap4_local_timer_init(void)
6f80b3bb 622{
73f14f6d 623 omap4_sync32k_timer_init();
6f80b3bb
IG
624}
625#endif /* CONFIG_LOCAL_TIMERS */
6f80b3bb 626#endif /* CONFIG_ARCH_OMAP4 */
c345c8b0 627
37b3280d 628#ifdef CONFIG_SOC_OMAP5
6f80b3bb
IG
629OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
630 2, OMAP4_MPU_SOURCE);
6bb27d73 631void __init omap5_realtime_timer_init(void)
fa6d79d2 632{
3c7c5dab
SS
633 int err;
634
6f80b3bb 635 omap5_sync32k_timer_init();
fa6d79d2 636 realtime_counter_init();
3c7c5dab
SS
637
638 err = arch_timer_of_register();
639 if (err)
640 pr_err("%s: arch_timer_register failed %d\n", __func__, err);
fa6d79d2 641}
6f80b3bb 642#endif /* CONFIG_SOC_OMAP5 */
37b3280d 643
c345c8b0
TKD
644/**
645 * omap_timer_init - build and register timer device with an
646 * associated timer hwmod
647 * @oh: timer hwmod pointer to be used to build timer device
648 * @user: parameter that can be passed from calling hwmod API
649 *
650 * Called by omap_hwmod_for_each_by_class to register each of the timer
651 * devices present in the system. The number of timer devices is known
652 * by parsing through the hwmod database for a given class name. At the
653 * end of function call memory is allocated for timer device and it is
654 * registered to the framework ready to be proved by the driver.
655 */
656static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
657{
658 int id;
659 int ret = 0;
660 char *name = "omap_timer";
661 struct dmtimer_platform_data *pdata;
c541c15f 662 struct platform_device *pdev;
c345c8b0
TKD
663 struct omap_timer_capability_dev_attr *timer_dev_attr;
664
665 pr_debug("%s: %s\n", __func__, oh->name);
666
667 /* on secure device, do not register secure timer */
668 timer_dev_attr = oh->dev_attr;
669 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
670 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
671 return ret;
672
673 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
674 if (!pdata) {
675 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
676 return -ENOMEM;
677 }
678
679 /*
680 * Extract the IDs from name field in hwmod database
681 * and use the same for constructing ids' for the
682 * timer devices. In a way, we are avoiding usage of
683 * static variable witin the function to do the same.
684 * CAUTION: We have to be careful and make sure the
685 * name in hwmod database does not change in which case
686 * we might either make corresponding change here or
687 * switch back static variable mechanism.
688 */
689 sscanf(oh->name, "timer%2d", &id);
690
d1c1691b
JH
691 if (timer_dev_attr)
692 pdata->timer_capability = timer_dev_attr->timer_capability;
0dad9fae 693
bfd6d021 694 pdata->timer_errata = omap_dm_timer_get_errata();
6e740f9a
TL
695 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
696
c541c15f 697 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
c16ae1e6 698 NULL, 0, 0);
c345c8b0 699
c541c15f 700 if (IS_ERR(pdev)) {
c345c8b0
TKD
701 pr_err("%s: Can't build omap_device for %s: %s.\n",
702 __func__, name, oh->name);
703 ret = -EINVAL;
704 }
705
706 kfree(pdata);
707
708 return ret;
709}
3392cdd3
TKD
710
711/**
712 * omap2_dm_timer_init - top level regular device initialization
713 *
714 * Uses dedicated hwmod api to parse through hwmod database for
715 * given class name and then build and register the timer device.
716 */
717static int __init omap2_dm_timer_init(void)
718{
719 int ret;
720
9725f445
JH
721 /* If dtb is there, the devices will be created dynamically */
722 if (of_have_populated_dt())
723 return -ENODEV;
724
3392cdd3
TKD
725 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
726 if (unlikely(ret)) {
727 pr_err("%s: device registration failed.\n", __func__);
728 return -EINVAL;
729 }
730
731 return 0;
732}
733arch_initcall(omap2_dm_timer_init);
1fe97c8f
VH
734
735/**
736 * omap2_override_clocksource - clocksource override with user configuration
737 *
738 * Allows user to override default clocksource, using kernel parameter
739 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
740 *
741 * Note that, here we are using same standard kernel parameter "clocksource=",
742 * and not introducing any OMAP specific interface.
743 */
744static int __init omap2_override_clocksource(char *str)
745{
746 if (!str)
747 return 0;
748 /*
749 * For OMAP architecture, we only have two options
750 * - sync_32k (default)
751 * - gp_timer (sys_clk based)
752 */
753 if (!strcmp(str, "gp_timer"))
754 use_gptimer_clksrc = true;
755
756 return 0;
757}
758early_param("clocksource", omap2_override_clocksource);