]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/powerpc/cpu/mpc85xx/fdt.c
powerpc: T4240: Remove macro CONFIG_PPC_T4240
[people/ms/u-boot.git] / arch / powerpc / cpu / mpc85xx / fdt.c
CommitLineData
f852ce72 1/*
a09b9b68 2 * Copyright 2007-2011 Freescale Semiconductor, Inc.
f852ce72
KG
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
f852ce72
KG
8 */
9
10#include <common.h>
11#include <libfdt.h>
12#include <fdt_support.h>
730b2fcf 13#include <asm/processor.h>
cb0ff65c 14#include <linux/ctype.h>
6aba33e9 15#include <asm/io.h>
d4683776 16#include <asm/fsl_fdt.h>
db977abf 17#include <asm/fsl_portals.h>
377ffcfa 18#include <hwconfig.h>
da1cd955
DD
19#ifdef CONFIG_FSL_ESDHC
20#include <fsl_esdhc.h>
21#endif
075affb1
QG
22#ifdef CONFIG_SYS_DPAA_FMAN
23#include <fsl_fman.h>
24#endif
f852ce72 25
58ec4866
TP
26DECLARE_GLOBAL_DATA_PTR;
27
69018ce2 28extern void ft_qe_setup(void *blob);
f8027f6b 29extern void ft_fixup_num_cores(void *blob);
a09b9b68 30extern void ft_srio_setup(void *blob);
6b70ffb9 31
ec2b74ff
KG
32#ifdef CONFIG_MP
33#include "mp.h"
ec2b74ff
KG
34
35void ft_fixup_cpu(void *blob, u64 memory_limit)
36{
37 int off;
ffd06e02 38 phys_addr_t spin_tbl_addr = get_spin_phys_addr();
eb539412 39 u32 bootpg = determine_mp_bootpg(NULL);
c840d26c 40 u32 id = get_my_id();
9d64c6bb 41 const char *enable_method;
377ffcfa
SS
42#if defined(T1040_TDM_QUIRK_CCSR_BASE)
43 int ret;
44 int tdm_hwconfig_enabled = 0;
45 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
46#endif
ec2b74ff
KG
47
48 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
49 while (off != -FDT_ERR_NOTFOUND) {
50 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
51
52 if (reg) {
709389b6
YS
53 u32 phys_cpu_id = thread_to_core(*reg);
54 u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
55 val = cpu_to_fdt64(val);
ec2b74ff 56 if (*reg == id) {
b80d3054
MM
57 fdt_setprop_string(blob, off, "status",
58 "okay");
ec2b74ff 59 } else {
ec2b74ff
KG
60 fdt_setprop_string(blob, off, "status",
61 "disabled");
ec2b74ff 62 }
9d64c6bb
AS
63
64 if (hold_cores_in_reset(0)) {
65#ifdef CONFIG_FSL_CORENET
66 /* Cores held in reset, use BRR to release */
67 enable_method = "fsl,brr-holdoff";
68#else
69 /* Cores held in reset, use EEBPCR to release */
70 enable_method = "fsl,eebpcr-holdoff";
71#endif
72 } else {
73 /* Cores out of reset and in a spin-loop */
74 enable_method = "spin-table";
75
76 fdt_setprop(blob, off, "cpu-release-addr",
77 &val, sizeof(val));
78 }
79
b80d3054 80 fdt_setprop_string(blob, off, "enable-method",
9d64c6bb 81 enable_method);
ec2b74ff
KG
82 } else {
83 printf ("cpu NULL\n");
84 }
85 off = fdt_node_offset_by_prop_value(blob, off,
86 "device_type", "cpu", 4);
87 }
88
377ffcfa
SS
89#if defined(T1040_TDM_QUIRK_CCSR_BASE)
90#define CONFIG_MEM_HOLE_16M 0x1000000
91 /*
92 * Extract hwconfig from environment.
93 * Search for tdm entry in hwconfig.
94 */
95 ret = getenv_f("hwconfig", buffer, sizeof(buffer));
96 if (ret > 0)
97 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
98
99 /* Reserve the memory hole created by TDM LAW, so OSes dont use it */
100 if (tdm_hwconfig_enabled) {
101 off = fdt_add_mem_rsv(blob, T1040_TDM_QUIRK_CCSR_BASE,
102 CONFIG_MEM_HOLE_16M);
103 if (off < 0)
104 printf("Failed to reserve memory for tdm: %s\n",
105 fdt_strerror(off));
106 }
107#endif
108
ec2b74ff
KG
109 /* Reserve the boot page so OSes dont use it */
110 if ((u64)bootpg < memory_limit) {
111 off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
112 if (off < 0)
ffd06e02
YS
113 printf("Failed to reserve memory for bootpg: %s\n",
114 fdt_strerror(off));
115 }
2d9f26b6
YS
116
117#ifndef CONFIG_MPC8xxx_DISABLE_BPTR
118 /*
119 * Reserve the default boot page so OSes dont use it.
120 * The default boot page is always mapped to bootpg above using
121 * boot page translation.
122 */
123 if (0xfffff000ull < memory_limit) {
124 off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096);
125 if (off < 0) {
126 printf("Failed to reserve memory for 0xfffff000: %s\n",
127 fdt_strerror(off));
128 }
129 }
130#endif
131
ffd06e02
YS
132 /* Reserve spin table page */
133 if (spin_tbl_addr < memory_limit) {
134 off = fdt_add_mem_rsv(blob,
135 (spin_tbl_addr & ~0xffful), 4096);
136 if (off < 0)
137 printf("Failed to reserve memory for spin table: %s\n",
138 fdt_strerror(off));
ec2b74ff 139 }
ce249d95
TY
140#ifdef CONFIG_DEEP_SLEEP
141#ifdef CONFIG_SPL_MMC_BOOT
142 off = fdt_add_mem_rsv(blob, CONFIG_SYS_MMC_U_BOOT_START,
143 CONFIG_SYS_MMC_U_BOOT_SIZE);
144 if (off < 0)
145 printf("Failed to reserve memory for SD deep sleep: %s\n",
146 fdt_strerror(off));
147#elif defined(CONFIG_SPL_SPI_BOOT)
148 off = fdt_add_mem_rsv(blob, CONFIG_SYS_SPI_FLASH_U_BOOT_START,
149 CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE);
150 if (off < 0)
151 printf("Failed to reserve memory for SPI deep sleep: %s\n",
152 fdt_strerror(off));
153#endif
154#endif
ec2b74ff
KG
155}
156#endif
69018ce2 157
6aba33e9
KG
158#ifdef CONFIG_SYS_FSL_CPC
159static inline void ft_fixup_l3cache(void *blob, int off)
160{
161 u32 line_size, num_ways, size, num_sets;
162 cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
163 u32 cfg0 = in_be32(&cpc->cpccfg0);
164
165 size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
166 num_ways = CPC_CFG0_NUM_WAYS(cfg0);
167 line_size = CPC_CFG0_LINE_SZ(cfg0);
168 num_sets = size / (line_size * num_ways);
169
170 fdt_setprop(blob, off, "cache-unified", NULL, 0);
171 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
172 fdt_setprop_cell(blob, off, "cache-size", size);
173 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
174 fdt_setprop_cell(blob, off, "cache-level", 3);
175#ifdef CONFIG_SYS_CACHE_STASHING
176 fdt_setprop_cell(blob, off, "cache-stash-id", 1);
177#endif
178}
179#else
1b3e4044 180#define ft_fixup_l3cache(x, y)
6aba33e9 181#endif
1b3e4044
KG
182
183#if defined(CONFIG_L2_CACHE)
730b2fcf
KG
184/* return size in kilobytes */
185static inline u32 l2cache_size(void)
186{
6d0f6bcf 187 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
730b2fcf
KG
188 volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
189 u32 ver = SVR_SOC_VER(get_svr());
190
191 switch (l2siz_field) {
192 case 0x0:
193 break;
194 case 0x1:
195 if (ver == SVR_8540 || ver == SVR_8560 ||
48f6a5c3 196 ver == SVR_8541 || ver == SVR_8555)
730b2fcf
KG
197 return 128;
198 else
199 return 256;
200 break;
201 case 0x2:
202 if (ver == SVR_8540 || ver == SVR_8560 ||
48f6a5c3 203 ver == SVR_8541 || ver == SVR_8555)
730b2fcf
KG
204 return 256;
205 else
206 return 512;
207 break;
208 case 0x3:
209 return 1024;
210 break;
211 }
212
213 return 0;
214}
215
216static inline void ft_fixup_l2cache(void *blob)
217{
218 int len, off;
219 u32 *ph;
220 struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
730b2fcf
KG
221
222 const u32 line_size = 32;
223 const u32 num_ways = 8;
224 const u32 size = l2cache_size() * 1024;
225 const u32 num_sets = size / (line_size * num_ways);
226
227 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
228 if (off < 0) {
229 debug("no cpu node fount\n");
230 return;
231 }
232
233 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
234
235 if (ph == NULL) {
236 debug("no next-level-cache property\n");
237 return ;
238 }
239
240 off = fdt_node_offset_by_phandle(blob, *ph);
241 if (off < 0) {
242 printf("%s: %s\n", __func__, fdt_strerror(off));
243 return ;
244 }
245
246 if (cpu) {
ee4756d4
TT
247 char buf[40];
248
249 if (isdigit(cpu->name[0])) {
250 /* MPCxxxx, where xxxx == 4-digit number */
251 len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
252 cpu->name) + 1;
253 } else {
254 /* Pxxxx or Txxxx, where xxxx == 4-digit number */
255 len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
256 tolower(cpu->name[0]), cpu->name + 1) + 1;
257 }
258
259 /*
260 * append "cache" after the NULL character that the previous
261 * sprintf wrote. This is how a device tree stores multiple
262 * strings in a property.
263 */
264 len += sprintf(buf + len, "cache") + 1;
cb0ff65c 265
ee4756d4 266 fdt_setprop(blob, off, "compatible", buf, len);
730b2fcf
KG
267 }
268 fdt_setprop(blob, off, "cache-unified", NULL, 0);
269 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
730b2fcf
KG
270 fdt_setprop_cell(blob, off, "cache-size", size);
271 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
272 fdt_setprop_cell(blob, off, "cache-level", 2);
1b3e4044
KG
273
274 /* we dont bother w/L3 since no platform of this type has one */
275}
6d2b9da1
YS
276#elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
277 defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
1b3e4044
KG
278static inline void ft_fixup_l2cache(void *blob)
279{
280 int off, l2_off, l3_off = -1;
281 u32 *ph;
6d2b9da1 282#ifdef CONFIG_BACKSIDE_L2_CACHE
1b3e4044 283 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
6d2b9da1
YS
284#else
285 struct ccsr_cluster_l2 *l2cache =
286 (struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
287 u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
288#endif
1b3e4044 289 u32 size, line_size, num_ways, num_sets;
acf3f8da
KG
290 int has_l2 = 1;
291
292 /* P2040/P2040E has no L2, so dont set any L2 props */
48f6a5c3 293 if (SVR_SOC_VER(get_svr()) == SVR_P2040)
acf3f8da 294 has_l2 = 0;
1b3e4044
KG
295
296 size = (l2cfg0 & 0x3fff) * 64 * 1024;
297 num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
298 line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
299 num_sets = size / (line_size * num_ways);
300
301 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
302
303 while (off != -FDT_ERR_NOTFOUND) {
304 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
305
306 if (ph == NULL) {
307 debug("no next-level-cache property\n");
308 goto next;
309 }
310
311 l2_off = fdt_node_offset_by_phandle(blob, *ph);
312 if (l2_off < 0) {
313 printf("%s: %s\n", __func__, fdt_strerror(off));
314 goto next;
315 }
316
acf3f8da 317 if (has_l2) {
82fd1f8d 318#ifdef CONFIG_SYS_CACHE_STASHING
82fd1f8d 319 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
e9827468 320#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
6d2b9da1 321 /* Only initialize every eighth thread */
8d451a71
SW
322 if (reg && !((*reg) % 8)) {
323 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
324 (*reg / 4) + 32 + 1);
325 }
6d2b9da1 326#else
8d451a71 327 if (reg) {
82fd1f8d 328 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
8d451a71
SW
329 (*reg * 2) + 32 + 1);
330 }
331#endif
82fd1f8d
KG
332#endif
333
acf3f8da
KG
334 fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
335 fdt_setprop_cell(blob, l2_off, "cache-block-size",
336 line_size);
337 fdt_setprop_cell(blob, l2_off, "cache-size", size);
338 fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
339 fdt_setprop_cell(blob, l2_off, "cache-level", 2);
340 fdt_setprop(blob, l2_off, "compatible", "cache", 6);
341 }
1b3e4044
KG
342
343 if (l3_off < 0) {
344 ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
345
346 if (ph == NULL) {
347 debug("no next-level-cache property\n");
348 goto next;
349 }
350 l3_off = *ph;
351 }
352next:
353 off = fdt_node_offset_by_prop_value(blob, off,
354 "device_type", "cpu", 4);
355 }
356 if (l3_off > 0) {
357 l3_off = fdt_node_offset_by_phandle(blob, l3_off);
358 if (l3_off < 0) {
359 printf("%s: %s\n", __func__, fdt_strerror(off));
360 return ;
361 }
362 ft_fixup_l3cache(blob, l3_off);
363 }
730b2fcf
KG
364}
365#else
366#define ft_fixup_l2cache(x)
367#endif
368
369static inline void ft_fixup_cache(void *blob)
370{
371 int off;
372
373 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
374
375 while (off != -FDT_ERR_NOTFOUND) {
376 u32 l1cfg0 = mfspr(SPRN_L1CFG0);
377 u32 l1cfg1 = mfspr(SPRN_L1CFG1);
378 u32 isize, iline_size, inum_sets, inum_ways;
379 u32 dsize, dline_size, dnum_sets, dnum_ways;
380
381 /* d-side config */
382 dsize = (l1cfg0 & 0x7ff) * 1024;
383 dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
384 dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
385 dnum_sets = dsize / (dline_size * dnum_ways);
386
387 fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
730b2fcf
KG
388 fdt_setprop_cell(blob, off, "d-cache-size", dsize);
389 fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
390
82fd1f8d
KG
391#ifdef CONFIG_SYS_CACHE_STASHING
392 {
393 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
394 if (reg)
395 fdt_setprop_cell(blob, off, "cache-stash-id",
396 (*reg * 2) + 32 + 0);
397 }
398#endif
399
730b2fcf
KG
400 /* i-side config */
401 isize = (l1cfg1 & 0x7ff) * 1024;
402 inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
403 iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
404 inum_sets = isize / (iline_size * inum_ways);
405
406 fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
730b2fcf
KG
407 fdt_setprop_cell(blob, off, "i-cache-size", isize);
408 fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
409
410 off = fdt_node_offset_by_prop_value(blob, off,
411 "device_type", "cpu", 4);
412 }
413
414 ft_fixup_l2cache(blob);
415}
416
417
0e17f02a
AF
418void fdt_add_enet_stashing(void *fdt)
419{
420 do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
421
422 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
423
424 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
eea9a123
PC
425 do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
426 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
427 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
0e17f02a
AF
428}
429
bcad21fd 430#if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
e2d0f255 431#ifdef CONFIG_SYS_DPAA_FMAN
1b942f74
KG
432static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
433 unsigned long freq)
bcad21fd 434{
1b942f74
KG
435 phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
436 int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
bcad21fd
KG
437
438 if (off >= 0) {
439 off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
440 if (off > 0)
441 printf("WARNING enable to set clock-frequency "
1b942f74 442 "for %s: %s\n", compat, fdt_strerror(off));
bcad21fd
KG
443 }
444}
e2d0f255 445#endif
bcad21fd
KG
446
447static void ft_fixup_dpaa_clks(void *blob)
448{
449 sys_info_t sysinfo;
450
451 get_sys_info(&sysinfo);
e2d0f255 452#ifdef CONFIG_SYS_DPAA_FMAN
1b942f74 453 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
997399fa 454 sysinfo.freq_fman[0]);
bcad21fd
KG
455
456#if (CONFIG_SYS_NUM_FMAN == 2)
1b942f74 457 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
997399fa 458 sysinfo.freq_fman[1]);
bcad21fd 459#endif
e2d0f255 460#endif
bcad21fd 461
990e1a8c
HW
462#ifdef CONFIG_SYS_DPAA_QBMAN
463 do_fixup_by_compat_u32(blob, "fsl,qman",
997399fa 464 "clock-frequency", sysinfo.freq_qman, 1);
990e1a8c
HW
465#endif
466
bcad21fd 467#ifdef CONFIG_SYS_DPAA_PME
1b942f74 468 do_fixup_by_compat_u32(blob, "fsl,pme",
997399fa 469 "clock-frequency", sysinfo.freq_pme, 1);
bcad21fd
KG
470#endif
471}
472#else
473#define ft_fixup_dpaa_clks(x)
474#endif
475
46df64f2
LY
476#ifdef CONFIG_QE
477static void ft_fixup_qe_snum(void *blob)
478{
479 unsigned int svr;
480
481 svr = mfspr(SPRN_SVR);
48f6a5c3 482 if (SVR_SOC_VER(svr) == SVR_8569) {
46df64f2
LY
483 if(IS_SVR_REV(svr, 1, 0))
484 do_fixup_by_compat_u32(blob, "fsl,qe",
485 "fsl,qe-num-snums", 46, 1);
486 else
487 do_fixup_by_compat_u32(blob, "fsl,qe",
488 "fsl,qe-num-snums", 76, 1);
489 }
490}
491#endif
492
e71372cb 493#if defined(CONFIG_ARCH_P4080)
f81f19fa
SL
494static void fdt_fixup_usb(void *fdt)
495{
496 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
497 u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
498 int off;
499
500 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
501 if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
502 FSL_CORENET_RCWSR11_EC1_FM1_USB1)
503 fdt_status_disabled(fdt, off);
504
505 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
506 if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
507 FSL_CORENET_RCWSR11_EC2_USB2)
508 fdt_status_disabled(fdt, off);
509}
510#else
511#define fdt_fixup_usb(x)
512#endif
513
26bc57da 514#if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T4240) || \
652a7bbd 515 defined(CONFIG_ARCH_T4160) || defined(CONFIG_PPC_T4080)
605714f6
SL
516void fdt_fixup_dma3(void *blob)
517{
518 /* the 3rd DMA is not functional if SRIO2 is chosen */
519 int nodeoff;
520 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
521
522#define CONFIG_SYS_ELO3_DMA3 (0xffe000000 + 0x102300)
0f3d80e9 523#if defined(CONFIG_ARCH_T2080)
605714f6
SL
524 u32 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
525 FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
526 srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
527
528 switch (srds_prtcl_s2) {
529 case 0x29:
530 case 0x2d:
531 case 0x2e:
26bc57da 532#elif defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) || \
605714f6
SL
533 defined(CONFIG_PPC_T4080)
534 u32 srds_prtcl_s4 = in_be32(&gur->rcwsr[4]) &
535 FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
536 srds_prtcl_s4 >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
537
538 switch (srds_prtcl_s4) {
539 case 6:
540 case 8:
541 case 14:
542 case 16:
543#endif
544 nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,elo3-dma",
545 CONFIG_SYS_ELO3_DMA3);
546 if (nodeoff > 0)
547 fdt_status_disabled(blob, nodeoff);
548 else
549 printf("WARNING: unable to disable dma3\n");
550 break;
551 default:
552 break;
553 }
554}
555#else
556#define fdt_fixup_dma3(x)
557#endif
558
5d737010 559#if defined(CONFIG_ARCH_T1040)
d616fc58
CC
560static void fdt_fixup_l2_switch(void *blob)
561{
562 uchar l2swaddr[6];
563 int node;
564
565 /* The l2switch node from device-tree has
566 * compatible string "vitesse-9953" */
567 node = fdt_node_offset_by_compatible(blob, -1, "vitesse-9953");
568 if (node == -FDT_ERR_NOTFOUND)
569 /* no l2switch node has been found */
570 return;
571
572 /* Get MAC address for the l2switch from "l2switchaddr"*/
573 if (!eth_getenv_enetaddr("l2switchaddr", l2swaddr)) {
574 printf("Warning: MAC address for l2switch not found\n");
575 memset(l2swaddr, 0, sizeof(l2swaddr));
576 }
577
578 /* Add MAC address to l2switch node */
579 fdt_setprop(blob, node, "local-mac-address", l2swaddr,
580 sizeof(l2swaddr));
581}
582#else
583#define fdt_fixup_l2_switch(x)
584#endif
585
f852ce72
KG
586void ft_cpu_setup(void *blob, bd_t *bd)
587{
2fc7eb0c
HW
588 int off;
589 int val;
51abee64 590 int len;
2fc7eb0c
HW
591 sys_info_t sysinfo;
592
6b70ffb9
KP
593 /* delete crypto node if not on an E-processor */
594 if (!IS_E_PROCESSOR(get_svr()))
595 fdt_fixup_crypto_node(blob, 0);
5e95e2d8
VG
596#if CONFIG_SYS_FSL_SEC_COMPAT >= 4
597 else {
598 ccsr_sec_t __iomem *sec;
599
600 sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
028dbb8d 601 fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
5e95e2d8
VG
602 }
603#endif
6b70ffb9 604
ba37aa03 605 fdt_fixup_ethernet(blob);
0e17f02a
AF
606
607 fdt_add_enet_stashing(blob);
f852ce72 608
cb93071b
YS
609#ifndef CONFIG_FSL_TBCLK_EXTRA_DIV
610#define CONFIG_FSL_TBCLK_EXTRA_DIV 1
611#endif
f852ce72 612 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
cb93071b
YS
613 "timebase-frequency", get_tbclk() / CONFIG_FSL_TBCLK_EXTRA_DIV,
614 1);
f852ce72
KG
615 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
616 "bus-frequency", bd->bi_busfreq, 1);
2fc7eb0c
HW
617 get_sys_info(&sysinfo);
618 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
619 while (off != -FDT_ERR_NOTFOUND) {
51abee64
LT
620 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len);
621 val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);
2fc7eb0c
HW
622 fdt_setprop(blob, off, "clock-frequency", &val, 4);
623 off = fdt_node_offset_by_prop_value(blob, off, "device_type",
624 "cpu", 4);
625 }
f852ce72
KG
626 do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
627 "bus-frequency", bd->bi_busfreq, 1);
58ec4866 628
f852ce72 629#ifdef CONFIG_QE
69018ce2 630 ft_qe_setup(blob);
46df64f2 631 ft_fixup_qe_snum(blob);
f852ce72
KG
632#endif
633
075affb1 634#ifdef CONFIG_SYS_DPAA_FMAN
ffadc441 635 fdt_fixup_fman_firmware(blob);
075affb1 636#endif
ffadc441 637
6d0f6bcf 638#ifdef CONFIG_SYS_NS16550
f852ce72 639 do_fixup_by_compat_u32(blob, "ns16550",
6d0f6bcf 640 "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
f852ce72
KG
641#endif
642
643#ifdef CONFIG_CPM2
644 do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
8e261575 645 "current-speed", gd->baudrate, 1);
f852ce72
KG
646
647 do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
648 "clock-frequency", bd->bi_brgfreq, 1);
649#endif
650
85f8cda3
KG
651#ifdef CONFIG_FSL_CORENET
652 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
653 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
7dd09b54 654 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2.0",
7b700d21 655 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
f5c2623d
D
656 do_fixup_by_compat_u32(blob, "fsl,mpic",
657 "clock-frequency", get_bus_freq(0)/2, 1);
658#else
659 do_fixup_by_compat_u32(blob, "fsl,mpic",
660 "clock-frequency", get_bus_freq(0), 1);
85f8cda3
KG
661#endif
662
f852ce72 663 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
ec2b74ff
KG
664
665#ifdef CONFIG_MP
666 ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
f8027f6b 667 ft_fixup_num_cores(blob);
8f3a7fa4 668#endif
730b2fcf
KG
669
670 ft_fixup_cache(blob);
da1cd955
DD
671
672#if defined(CONFIG_FSL_ESDHC)
673 fdt_fixup_esdhc(blob, bd);
674#endif
bcad21fd
KG
675
676 ft_fixup_dpaa_clks(blob);
db977abf
KG
677
678#if defined(CONFIG_SYS_BMAN_MEM_PHYS)
679 fdt_portal(blob, "fsl,bman-portal", "bman-portals",
680 (u64)CONFIG_SYS_BMAN_MEM_PHYS,
681 CONFIG_SYS_BMAN_MEM_SIZE);
2a0ffb84 682 fdt_fixup_bportals(blob);
db977abf
KG
683#endif
684
685#if defined(CONFIG_SYS_QMAN_MEM_PHYS)
686 fdt_portal(blob, "fsl,qman-portal", "qman-portals",
687 (u64)CONFIG_SYS_QMAN_MEM_PHYS,
688 CONFIG_SYS_QMAN_MEM_SIZE);
689
690 fdt_fixup_qportals(blob);
691#endif
a09b9b68
KG
692
693#ifdef CONFIG_SYS_SRIO
694 ft_srio_setup(blob);
695#endif
f5feb5af 696
697 /*
698 * system-clock = CCB clock/2
699 * Here gd->bus_clk = CCB clock
700 * We are using the system clock as 1588 Timer reference
701 * clock source select
702 */
703 do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
704 "timer-frequency", gd->bus_clk/2, 1);
65bb8b06 705
33c87536
JH
706 /*
707 * clock-freq should change to clock-frequency and
708 * flexcan-v1.0 should change to p1010-flexcan respectively
709 * in the future.
710 */
65bb8b06 711 do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
33c87536
JH
712 "clock_freq", gd->bus_clk/2, 1);
713
714 do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
715 "clock-frequency", gd->bus_clk/2, 1);
716
717 do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
718 "clock-frequency", gd->bus_clk/2, 1);
f81f19fa
SL
719
720 fdt_fixup_usb(blob);
d616fc58
CC
721
722 fdt_fixup_l2_switch(blob);
605714f6
SL
723
724 fdt_fixup_dma3(blob);
f852ce72 725}
90f89f09
TT
726
727/*
728 * For some CCSR devices, we only have the virtual address, not the physical
729 * address. This is because we map CCSR as a whole, so we typically don't need
730 * a macro for the physical address of any device within CCSR. In this case,
731 * we calculate the physical address of that device using it's the difference
732 * between the virtual address of the device and the virtual address of the
733 * beginning of CCSR.
734 */
735#define CCSR_VIRT_TO_PHYS(x) \
736 (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
737
cc15df57
TT
738static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
739{
740 printf("Warning: U-Boot configured %s at address %llx,\n"
741 "but the device tree has it at %llx\n", name, uaddr, daddr);
742}
743
90f89f09
TT
744/*
745 * Verify the device tree
746 *
747 * This function compares several CONFIG_xxx macros that contain physical
748 * addresses with the corresponding nodes in the device tree, to see if
749 * the physical addresses are all correct. For example, if
750 * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
751 * of the first UART. We convert this to a physical address and compare
752 * that with the physical address of the first ns16550-compatible node
753 * in the device tree. If they don't match, then we display a warning.
754 *
755 * Returns 1 on success, 0 on failure
756 */
757int ft_verify_fdt(void *fdt)
758{
cc15df57 759 uint64_t addr = 0;
90f89f09
TT
760 int aliases;
761 int off;
762
763 /* First check the CCSR base address */
764 off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
765 if (off > 0)
cc15df57 766 addr = fdt_get_base_address(fdt, off);
90f89f09 767
cc15df57 768 if (!addr) {
90f89f09
TT
769 printf("Warning: could not determine base CCSR address in "
770 "device tree\n");
771 /* No point in checking anything else */
772 return 0;
773 }
774
cc15df57
TT
775 if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
776 msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
90f89f09
TT
777 /* No point in checking anything else */
778 return 0;
779 }
780
781 /*
cc15df57
TT
782 * Check some nodes via aliases. We assume that U-Boot and the device
783 * tree enumerate the devices equally. E.g. the first serial port in
784 * U-Boot is the same as "serial0" in the device tree.
90f89f09
TT
785 */
786 aliases = fdt_path_offset(fdt, "/aliases");
787 if (aliases > 0) {
788#ifdef CONFIG_SYS_NS16550_COM1
789 if (!fdt_verify_alias_address(fdt, aliases, "serial0",
790 CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
791 return 0;
792#endif
793
794#ifdef CONFIG_SYS_NS16550_COM2
795 if (!fdt_verify_alias_address(fdt, aliases, "serial1",
796 CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
797 return 0;
798#endif
799 }
800
cc15df57
TT
801 /*
802 * The localbus node is typically a root node, even though the lbc
803 * controller is part of CCSR. If we were to put the lbc node under
804 * the SOC node, then the 'ranges' property in the lbc node would
805 * translate through the 'ranges' property of the parent SOC node, and
806 * we don't want that. Since it's a separate node, it's possible for
807 * the 'reg' property to be wrong, so check it here. For now, we
808 * only check for "fsl,elbc" nodes.
809 */
810#ifdef CONFIG_SYS_LBC_ADDR
811 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
812 if (off > 0) {
8aa5ec6e 813 const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL);
cc15df57
TT
814 if (reg) {
815 uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
816
817 addr = fdt_translate_address(fdt, off, reg);
818 if (uaddr != addr) {
819 msg("the localbus", uaddr, addr);
820 return 0;
821 }
822 }
823 }
824#endif
825
90f89f09
TT
826 return 1;
827}
d4683776
ZQ
828
829void fdt_del_diu(void *blob)
830{
831 int nodeoff = 0;
832
833 while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
834 "fsl,diu")) >= 0) {
835 fdt_del_node(blob, nodeoff);
836 }
837}