]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/powerpc/include/asm/mmu.h
powerpc/mm: Used free register to save a few cycles in SW TLB miss handling
[thirdparty/kernel/stable.git] / arch / powerpc / include / asm / mmu.h
CommitLineData
047ea784
PM
1#ifndef _ASM_POWERPC_MMU_H_
2#define _ASM_POWERPC_MMU_H_
88ced031 3#ifdef __KERNEL__
047ea784 4
7c03d653
BH
5#include <asm/asm-compat.h>
6#include <asm/feature-fixups.h>
7
8/*
9 * MMU features bit definitions
10 */
11
12/*
13 * First half is MMU families
14 */
15#define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
16#define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
17#define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
18#define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
19#define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
20
21/*
22 * This is individual features
23 */
24
25/* Enable use of high BAT registers */
26#define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
27
28/* Enable >32-bit physical addresses on 32-bit processor, only used
29 * by CONFIG_6xx currently as BookE supports that from day 1
30 */
31#define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
32
f048aace
BH
33/* Enable use of broadcast TLB invalidations. We don't always set it
34 * on processors that support it due to other constraints with the
35 * use of such invalidations
36 */
37#define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
38
c3071951 39/* Enable use of tlbilx invalidate instructions.
f048aace 40 */
c3071951 41#define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
f048aace
BH
42
43/* This indicates that the processor cannot handle multiple outstanding
44 * broadcast tlbivax or tlbsync. This makes the code use a spinlock
45 * around such invalidate forms.
46 */
47#define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
48
7c03d653
BH
49#ifndef __ASSEMBLY__
50#include <asm/cputable.h>
51
52static inline int mmu_has_feature(unsigned long feature)
53{
54 return (cur_cpu_spec->mmu_features & feature);
55}
56
57extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
58
59#endif /* !__ASSEMBLY__ */
60
61
8d2169e8
DG
62#ifdef CONFIG_PPC64
63/* 64-bit classic hash table MMU */
64# include <asm/mmu-hash64.h>
4db68bfe
DG
65#elif defined(CONFIG_PPC_STD_MMU)
66/* 32-bit classic hash table MMU */
67# include <asm/mmu-hash32.h>
4d922c8d
JB
68#elif defined(CONFIG_40x)
69/* 40x-style software loaded TLB */
70# include <asm/mmu-40x.h>
57d7909e
DG
71#elif defined(CONFIG_44x)
72/* 44x-style software loaded TLB */
73# include <asm/mmu-44x.h>
70fe3af8
KG
74#elif defined(CONFIG_PPC_BOOK3E_MMU)
75/* Freescale Book-E software loaded TLB or Book-3e (ISA 2.06+) MMU */
76# include <asm/mmu-book3e.h>
31202345
DG
77#elif defined (CONFIG_PPC_8xx)
78/* Motorola/Freescale 8xx software loaded TLB */
79# include <asm/mmu-8xx.h>
1f8d419e 80#endif
1f8d419e 81
88ced031 82#endif /* __KERNEL__ */
047ea784 83#endif /* _ASM_POWERPC_MMU_H_ */