]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/powerpc/kernel/fpu.S
Merge tag 'loongarch-kvm-6.8' of git://git.kernel.org/pub/scm/linux/kernel/git/chenhu...
[thirdparty/kernel/stable.git] / arch / powerpc / kernel / fpu.S
CommitLineData
2874c5fd 1/* SPDX-License-Identifier: GPL-2.0-or-later */
14cf11af
PM
2/*
3 * FPU support code, moved here from head.S so that it can be used
4 * by chips which use other head-whatever.S files.
5 *
fea23bfe
PM
6 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
7 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
8 * Copyright (C) 1996 Paul Mackerras.
9 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
14cf11af
PM
10 */
11
39326182 12#include <linux/export.h>
b3b8dc6c 13#include <asm/reg.h>
14cf11af
PM
14#include <asm/page.h>
15#include <asm/mmu.h>
14cf11af
PM
16#include <asm/cputable.h>
17#include <asm/cache.h>
18#include <asm/thread_info.h>
19#include <asm/ppc_asm.h>
20#include <asm/asm-offsets.h>
46f52210 21#include <asm/ptrace.h>
ec0c464c 22#include <asm/asm-compat.h>
2c86cd18 23#include <asm/feature-fixups.h>
14cf11af 24
72ffff5b 25#ifdef CONFIG_VSX
5e1d824f
TP
26#define __REST_1FPVSR(n,c,base) \
27BEGIN_FTR_SECTION \
28 b 2f; \
29END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
30 REST_FPR(n,base); \
31 b 3f; \
322: REST_VSR(n,c,base); \
333:
34
0b7673c3 35#define __REST_32FPVSRS(n,c,base) \
72ffff5b
MN
36BEGIN_FTR_SECTION \
37 b 2f; \
38END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
39 REST_32FPRS(n,base); \
40 b 3f; \
412: REST_32VSRS(n,c,base); \
423:
43
0b7673c3 44#define __SAVE_32FPVSRS(n,c,base) \
72ffff5b
MN
45BEGIN_FTR_SECTION \
46 b 2f; \
47END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
48 SAVE_32FPRS(n,base); \
49 b 3f; \
502: SAVE_32VSRS(n,c,base); \
513:
52#else
5e1d824f 53#define __REST_1FPVSR(n,b,base) REST_FPR(n, base)
0b7673c3
MN
54#define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
55#define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
72ffff5b 56#endif
5e1d824f 57#define REST_1FPVSR(n,c,base) __REST_1FPVSR(n,__REG_##c,__REG_##base)
0b7673c3
MN
58#define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
59#define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
72ffff5b 60
18461960
PM
61/*
62 * Load state from memory into FP registers including FPSCR.
63 * Assumes the caller has enabled FP in the MSR.
64 */
65_GLOBAL(load_fp_state)
66 lfd fr0,FPSTATE_FPSCR(r3)
67 MTFSF_L(fr0)
68 REST_32FPVSRS(0, R4, R3)
69 blr
9445aa1a 70EXPORT_SYMBOL(load_fp_state)
e2b36d59 71_ASM_NOKPROBE_SYMBOL(load_fp_state); /* used by restore_math */
18461960
PM
72
73/*
74 * Store FP state into memory, including FPSCR
75 * Assumes the caller has enabled FP in the MSR.
76 */
77_GLOBAL(store_fp_state)
78 SAVE_32FPVSRS(0, R4, R3)
79 mffs fr0
80 stfd fr0,FPSTATE_FPSCR(r3)
5e1d824f 81 REST_1FPVSR(0, R4, R3)
18461960 82 blr
9445aa1a 83EXPORT_SYMBOL(store_fp_state)
18461960 84
14cf11af
PM
85/*
86 * This task wants to use the FPU now.
87 * On UP, disable FP for the task which had the FPU previously,
88 * and save its floating-point registers in its thread_struct.
89 * Load up this task's FP registers from its thread_struct,
90 * enable the FPU for the current task and return to the task.
955c1cab
PM
91 * Note that on 32-bit this can only use registers that will be
92 * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
14cf11af 93 */
b85a046a 94_GLOBAL(load_up_fpu)
14cf11af 95 mfmsr r5
ff0b0d6e
NP
96#ifdef CONFIG_PPC_BOOK3S_64
97 /* interrupt doesn't set MSR[RI] and HPT can fault on current access */
98 ori r5,r5,MSR_FP|MSR_RI
99#else
14cf11af 100 ori r5,r5,MSR_FP
ff0b0d6e 101#endif
ce48b210
MN
102#ifdef CONFIG_VSX
103BEGIN_FTR_SECTION
104 oris r5,r5,MSR_VSX@h
105END_FTR_SECTION_IFSET(CPU_FTR_VSX)
106#endif
14cf11af
PM
107 MTMSRD(r5) /* enable use of fpu now */
108 isync
14cf11af 109 /* enable use of FP after return */
b85a046a 110#ifdef CONFIG_PPC32
51ed00e7 111 addi r5,r2,THREAD
14cf11af
PM
112 lwz r4,THREAD_FPEXC_MODE(r5)
113 ori r9,r9,MSR_FP /* enable FP for current */
114 or r9,r9,r4
b85a046a
PM
115#else
116 ld r4,PACACURRENT(r13)
117 addi r5,r4,THREAD /* Get THREAD */
e2f5a3c1 118 lwz r4,THREAD_FPEXC_MODE(r5)
b85a046a
PM
119 ori r12,r12,MSR_FP
120 or r12,r12,r4
121 std r12,_MSR(r1)
59dc5bfc
NP
122#ifdef CONFIG_PPC_BOOK3S_64
123 li r4,0
124 stb r4,PACASRR_VALID(r13)
125#endif
b85a046a 126#endif
b2b46304 127 li r4,1
70fe3d98 128 stb r4,THREAD_LOAD_FP(r5)
955c1cab
PM
129 addi r10,r5,THREAD_FPSTATE
130 lfd fr0,FPSTATE_FPSCR(r10)
3a2c48cf 131 MTFSF_L(fr0)
955c1cab 132 REST_32FPVSRS(0, R4, R10)
14cf11af
PM
133 /* restore registers and return */
134 /* we haven't used ctr or xer or lr */
6f3d8e69 135 blr
5f32e836 136_ASM_NOKPROBE_SYMBOL(load_up_fpu)
14cf11af 137
14cf11af 138/*
8792468d
CB
139 * save_fpu(tsk)
140 * Save the floating-point registers in its thread_struct.
14cf11af
PM
141 * Enables the FPU for use in the kernel on return.
142 */
8792468d 143_GLOBAL(save_fpu)
14cf11af 144 addi r3,r3,THREAD /* want THREAD of task */
18461960 145 PPC_LL r6,THREAD_FPSAVEAREA(r3)
3ddfbcf1 146 PPC_LL r5,PT_REGS(r3)
18461960
PM
147 PPC_LCMPI 0,r6,0
148 bne 2f
de79f7b9 149 addi r6,r3,THREAD_FPSTATE
8792468d 1502: SAVE_32FPVSRS(0, R4, R6)
14cf11af 151 mffs fr0
de79f7b9 152 stfd fr0,FPSTATE_FPSCR(r6)
5e1d824f 153 REST_1FPVSR(0, R4, R6)
14cf11af 154 blr